DE602006004998D1 - Entdeckung eines fehlers durch eine lange störung - Google Patents

Entdeckung eines fehlers durch eine lange störung

Info

Publication number
DE602006004998D1
DE602006004998D1 DE602006004998T DE602006004998T DE602006004998D1 DE 602006004998 D1 DE602006004998 D1 DE 602006004998D1 DE 602006004998 T DE602006004998 T DE 602006004998T DE 602006004998 T DE602006004998 T DE 602006004998T DE 602006004998 D1 DE602006004998 D1 DE 602006004998D1
Authority
DE
Germany
Prior art keywords
procedure
discovery
error
sensitive
delay
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
DE602006004998T
Other languages
English (en)
Inventor
Olivier Benoit
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Thales DIS France SA
Original Assignee
Gemalto SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Gemalto SA filed Critical Gemalto SA
Publication of DE602006004998D1 publication Critical patent/DE602006004998D1/de
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F21/00Security arrangements for protecting computers, components thereof, programs or data against unauthorised activity
    • G06F21/70Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer
    • G06F21/71Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer to assure secure computing or processing of information
    • G06F21/75Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer to assure secure computing or processing of information by inhibiting the analysis of circuitry or operation
    • G06F21/755Protecting specific internal or peripheral components, in which the protection of a component leads to protection of the entire computer to assure secure computing or processing of information by inhibiting the analysis of circuitry or operation with measures against power attack

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • General Engineering & Computer Science (AREA)
  • Software Systems (AREA)
  • Computer Security & Cryptography (AREA)
  • General Physics & Mathematics (AREA)
  • Mathematical Physics (AREA)
  • Storage Device Security (AREA)
  • Debugging And Monitoring (AREA)
  • Air Bags (AREA)
  • Locating Faults (AREA)
  • Hardware Redundancy (AREA)
  • Control Of Electric Motors In General (AREA)
DE602006004998T 2005-07-19 2006-06-12 Entdeckung eines fehlers durch eine lange störung Active DE602006004998D1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR0552239A FR2888960B1 (fr) 2005-07-19 2005-07-19 Detection d'une faute par perturbation longue
PCT/EP2006/063091 WO2007009847A1 (fr) 2005-07-19 2006-06-12 Detection d'une faute par perturbation longue

Publications (1)

Publication Number Publication Date
DE602006004998D1 true DE602006004998D1 (de) 2009-03-12

Family

ID=36143304

Family Applications (1)

Application Number Title Priority Date Filing Date
DE602006004998T Active DE602006004998D1 (de) 2005-07-19 2006-06-12 Entdeckung eines fehlers durch eine lange störung

Country Status (8)

Country Link
US (1) US8375253B2 (de)
EP (1) EP1904946B1 (de)
JP (1) JP4822231B2 (de)
CN (1) CN101263502B (de)
AT (1) ATE421734T1 (de)
DE (1) DE602006004998D1 (de)
FR (1) FR2888960B1 (de)
WO (1) WO2007009847A1 (de)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2926381A1 (fr) * 2008-01-11 2009-07-17 Sagem Securite Sa Methode de transfert securise de donnees
US8583880B2 (en) 2008-05-15 2013-11-12 Nxp B.V. Method for secure data reading and data handling system
FR2934396B1 (fr) * 2008-07-24 2010-09-17 Oberthur Technologies Procede de traitement conditionnel de donnees protege contre les attaques par generation de fautes et dispositif associe
EP2333628B1 (de) * 2009-12-04 2013-12-04 Umicore AG & Co. KG System und Verfahren zur Systemautomatisierung basierend auf der Interpretation einer Betriebsbaumsequenz
EP2354993A1 (de) * 2009-12-30 2011-08-10 Gemalto SA JCVM-Bytecode-Ausführungsschutz vor Fehlerangriffen
KR20150136337A (ko) * 2014-05-27 2015-12-07 한국전자통신연구원 부채널 분석 시스템 및 그 방법
EP3057027B1 (de) * 2015-02-16 2018-06-13 Nxp B.V. Verfahren zum sicheren Lesen von Daten, Computerprogrammprodukt und Datenhandhabungssystem
US11055409B2 (en) 2019-01-06 2021-07-06 Nuvoton Technology Corporation Protected system
CN110096856B (zh) * 2019-04-19 2022-02-11 奇安信科技集团股份有限公司 一种访问控制方法、系统、电子设备及介质
US11960358B1 (en) * 2022-09-30 2024-04-16 Nxp B.V. More secure data reading with error correction codes

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4387423A (en) * 1979-02-16 1983-06-07 Honeywell Information Systems Inc. Microprogrammed system having single microstep apparatus
US5535331A (en) * 1987-09-04 1996-07-09 Texas Instruments Incorporated Processor condition sensing circuits, systems and methods
CA2117936C (en) * 1993-10-15 2000-01-18 Nobuyasu Kanekawa Logic circuit having error detection function, redundant resource management method, and fault tolerant system using it
JP3206275B2 (ja) * 1994-02-25 2001-09-10 株式会社日立製作所 誤り検出機能付き論理回路及びそれを用いたフォールトトレラントシステム
JPH09160808A (ja) * 1995-12-08 1997-06-20 Sumitomo Electric Ind Ltd プログラムの流れ監視装置
US6275468B1 (en) * 1996-07-31 2001-08-14 Motorola, Inc. Automatic timing adjustment for diverse routing of HFC systems
EP1158743B1 (de) * 2000-05-23 2008-07-09 Hitachi, Ltd. Rechnersystem mit Fernkopiereinrichtung
US7006947B2 (en) * 2001-01-08 2006-02-28 Vextec Corporation Method and apparatus for predicting failure in a system
JP4009437B2 (ja) * 2001-05-09 2007-11-14 株式会社ルネサステクノロジ 情報処理装置
US7072291B1 (en) * 2001-08-23 2006-07-04 Cisco Technology, Inc. Devices, softwares and methods for redundantly encoding a data stream for network transmission with adjustable redundant-coding delay
US7313734B2 (en) * 2002-01-14 2007-12-25 International Business Machines Corporation Method and system for instruction tracing with enhanced interrupt avoidance
JP4219818B2 (ja) * 2002-01-24 2009-02-04 富士通株式会社 割込み遅延を動的に決定する計算機
EP1612638B1 (de) * 2004-07-01 2011-03-09 Texas Instruments Incorporated Verfahren und System zur Überprüfung der Ausführung einer Eingabesequenz eines sicheren Modus
TWI336823B (en) * 2004-07-10 2011-02-01 Onwafer Technologies Inc Methods of and apparatuses for maintenance, diagnosis, and optimization of processes

Also Published As

Publication number Publication date
FR2888960B1 (fr) 2007-10-12
US8375253B2 (en) 2013-02-12
WO2007009847A1 (fr) 2007-01-25
JP2009501983A (ja) 2009-01-22
US20090119646A1 (en) 2009-05-07
EP1904946B1 (de) 2009-01-21
CN101263502B (zh) 2010-05-19
ATE421734T1 (de) 2009-02-15
EP1904946A1 (de) 2008-04-02
JP4822231B2 (ja) 2011-11-24
FR2888960A1 (fr) 2007-01-26
CN101263502A (zh) 2008-09-10

Similar Documents

Publication Publication Date Title
DE602006004998D1 (de) Entdeckung eines fehlers durch eine lange störung
WO2010030450A3 (en) Method and apparatus for merging eda coverage logs of coverage data
US20100218149A1 (en) Method and apparatus for hardware design verification
GB2395316B (en) Method and apparatus for performing validation of program code conversion
TW200632719A (en) Multivariate control of semiconductor processes
WO2007078913A3 (en) Cross-architecture execution optimization
ATE516537T1 (de) Prüfung von skriptsprachen mit schnittstellen mittels annotationen in xml
WO2005114235A3 (en) Method and structure to develop a test program for semiconductor integrated circuits
WO2010014981A3 (en) Method and apparatus for detection and optimization of presumably parallel program regions
WO2014180107A1 (zh) 一种基于测试的静态分析误报消除方法
GB2486864A (en) System and method for static detection and categorization of information-flow downgraders
Elghondakly et al. Waterfall and agile requirements-based model for automated test cases generation
WO2008021777A3 (en) Formal verification of graphical programs
DE60321525D1 (de) Verfahren, Inspektionssystem, Rechnerprogramm und Referenzsubstrat zum Erkennen von Maskenfehlern
JP2020126603A (ja) 自動候補修正パッチ生成
HK1118118A1 (en) Method for controlling a relational database system
CN104899139A (zh) 一种用于服务器基础功能测试的自动测试方法
CN104503914A (zh) 一种信息诊断方法及系统
JP2005284785A (ja) プログラム開発装置
DE502005005915D1 (de) Verfahren, betriebssystem und rechengerät zum abarbeiten eines computerprogramms
JP2005208762A5 (de)
Strong Using FMEA to improve software reliability
WO2009154980A3 (en) Systems and methods for automatically identifying data dependencies for reports, automatic spell checking of dynamically generated web pages, and automatic quality assurance of workflow reports
Fedyukovich et al. Function summaries in software upgrade checking
US7904289B2 (en) Method and system for testing functionality of a chip checker

Legal Events

Date Code Title Description
8364 No opposition during term of opposition