DE60125150D1 - Verwendung von organischen spin-on-materialien als begrenzungsschicht für lokale verbindungsstrukturen, kontakt- und durchkontaktschichten - Google Patents

Verwendung von organischen spin-on-materialien als begrenzungsschicht für lokale verbindungsstrukturen, kontakt- und durchkontaktschichten

Info

Publication number
DE60125150D1
DE60125150D1 DE60125150T DE60125150T DE60125150D1 DE 60125150 D1 DE60125150 D1 DE 60125150D1 DE 60125150 T DE60125150 T DE 60125150T DE 60125150 T DE60125150 T DE 60125150T DE 60125150 D1 DE60125150 D1 DE 60125150D1
Authority
DE
Germany
Prior art keywords
contact
materials
connection structures
limiting layer
local connection
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE60125150T
Other languages
English (en)
Other versions
DE60125150T2 (de
Inventor
Ramkumar Subramanian
Wenge Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Publication of DE60125150D1 publication Critical patent/DE60125150D1/de
Application granted granted Critical
Publication of DE60125150T2 publication Critical patent/DE60125150T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76834Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02118Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02118Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
    • H01L21/0212Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC the material being fluoro carbon compounds, e.g.(CFx) n, (CHxFy) n or polytetrafluoroethylene
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/312Organic layers, e.g. photoresist
    • H01L21/3127Layers comprising fluoro (hydro)carbon compounds, e.g. polytetrafluoroethylene

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
DE60125150T 2000-03-17 2001-02-21 Verwendung von organischen spin-on-materialien als begrenzungsschicht für lokale verbindungsstrukturen, kontakt- und durchkontaktschichten Expired - Lifetime DE60125150T2 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US527871 2000-03-17
US09/527,871 US6596623B1 (en) 2000-03-17 2000-03-17 Use of organic spin on materials as a stop-layer for local interconnect, contact and via layers
PCT/US2001/005762 WO2001071802A2 (en) 2000-03-17 2001-02-21 Use of organic spin on materials as a stop-layer for local interconnect, contact and via layers

Publications (2)

Publication Number Publication Date
DE60125150D1 true DE60125150D1 (de) 2007-01-25
DE60125150T2 DE60125150T2 (de) 2007-10-25

Family

ID=24103287

Family Applications (1)

Application Number Title Priority Date Filing Date
DE60125150T Expired - Lifetime DE60125150T2 (de) 2000-03-17 2001-02-21 Verwendung von organischen spin-on-materialien als begrenzungsschicht für lokale verbindungsstrukturen, kontakt- und durchkontaktschichten

Country Status (4)

Country Link
US (1) US6596623B1 (de)
EP (1) EP1264340B1 (de)
DE (1) DE60125150T2 (de)
WO (1) WO2001071802A2 (de)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020132491A1 (en) * 1998-12-31 2002-09-19 John E. Lang Method of removing photoresist material with dimethyl sulfoxide
JP2006339343A (ja) * 2005-06-01 2006-12-14 Matsushita Electric Ind Co Ltd 半導体装置及びその製造方法
US7611935B2 (en) * 2007-05-24 2009-11-03 Advanced Micro Devices, Inc. Gate straining in a semiconductor device

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5198298A (en) * 1989-10-24 1993-03-30 Advanced Micro Devices, Inc. Etch stop layer using polymers
US5759908A (en) 1995-05-16 1998-06-02 University Of Cincinnati Method for forming SiC-SOI structures
US5659201A (en) 1995-06-05 1997-08-19 Advanced Micro Devices, Inc. High conductivity interconnection line
US6040619A (en) * 1995-06-07 2000-03-21 Advanced Micro Devices Semiconductor device including antireflective etch stop layer
US5760480A (en) 1995-09-20 1998-06-02 Advanced Micro Devics, Inc. Low RC interconnection
US5910453A (en) * 1996-01-16 1999-06-08 Advanced Micro Devices, Inc. Deep UV anti-reflection coating etch
US5886410A (en) * 1996-06-26 1999-03-23 Intel Corporation Interconnect structure with hard mask and low dielectric constant materials
US6127262A (en) * 1996-06-28 2000-10-03 Applied Materials, Inc. Method and apparatus for depositing an etch stop layer
JP3997494B2 (ja) * 1996-09-17 2007-10-24 ソニー株式会社 半導体装置
JPH10242271A (ja) 1997-02-28 1998-09-11 Sony Corp 半導体装置及びその製造方法
US5986344A (en) * 1998-04-14 1999-11-16 Advanced Micro Devices, Inc. Anti-reflective coating layer for semiconductor device
US6040248A (en) * 1998-06-24 2000-03-21 Taiwan Semiconductor Manufacturing Company Chemistry for etching organic low-k materials
US6265780B1 (en) * 1998-12-01 2001-07-24 United Microelectronics Corp. Dual damascene structure for the wiring-line structures of multi-level interconnects in integrated circuit
KR100265771B1 (ko) * 1998-07-09 2000-10-02 윤종용 감광성 폴리머를 사용하는 듀얼 다마신 공정에 의한 금속 배선형성방법

Also Published As

Publication number Publication date
WO2001071802A3 (en) 2002-02-07
WO2001071802A2 (en) 2001-09-27
EP1264340A2 (de) 2002-12-11
EP1264340B1 (de) 2006-12-13
US6596623B1 (en) 2003-07-22
DE60125150T2 (de) 2007-10-25

Similar Documents

Publication Publication Date Title
DE60132709D1 (de) Bestimmung der wirksamen zusammensetzung von kohlenwasserstoffgasen
DE60002101D1 (de) Bildung von luft-plasma-gespritzten wärmedämmschichten für turbinenkomponenten
NO20030227L (no) Selv- og lastb¶rende byggelement
NO20026041D0 (no) Kjemisk föler for brönnboringsapplikasjoner
NO20014282D0 (no) Mikrosvitsjer for nedhulls-anvendelse
NO20014838D0 (no) Avföling av påkjenninger i hydrokarbonbrönner
DE60031531D1 (de) Hochgefüllte unterschicht für antihaftgegenstand
NO20032327D0 (no) Naftalenderivater
DE60128411D1 (de) Mehrschichtelektrodenstruktur und Verfahren für ihre Herstellung
DE60204756D1 (de) Richtungsübereinstimmung von flachseilen für aufzüge
DE10195877T1 (de) Schichtmikrophonaufbau
DE60113584D1 (de) Reifenaufbautrommel
DE60144432D1 (de) Dehnbares absorbierendes kleidungsstück mit nichtdehnbarer deckschicht
DE60107037D1 (de) Reversible thermochrome lichtdurchlässige Laminatschicht
DE60022381D1 (de) Hochbrechende schichten aus germanium-silicium-oxynitrid für planare wellenleiter
DE60125150D1 (de) Verwendung von organischen spin-on-materialien als begrenzungsschicht für lokale verbindungsstrukturen, kontakt- und durchkontaktschichten
DE60143217D1 (de) Kompositelement und herstellungsverfahren dafür
DE50107590D1 (de) Statischer Mischer mit profilierten Lagen
DE50113788D1 (de) Strukturierung ferroelektrischer schichten
ATE341596T1 (de) Raupe aus chemischem verankerungsklebstoff
DE50210249D1 (de) Schichtsystem mit einer porösen schicht
DE60136957D1 (de) Ebener, doppeltgespannter verbunddachdeckenbau für industrielle gebäude mit grosser überspannung
ATE296102T1 (de) Liganden von integrinrezeptoren
DE60043591D1 (de) Aufzug
DE50107790D1 (de) Geteilte Lageranordnung mit einer Zwischenlage

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: GLOBALFOUNDRIES INC., GRAND CAYMAN, KY

8328 Change in the person/name/address of the agent

Representative=s name: GRUENECKER, KINKELDEY, STOCKMAIR & SCHWANHAEUSSER,