DE3484142D1 - DYNAMIC SEMICONDUCTOR MEMORY ARRANGEMENT. - Google Patents
DYNAMIC SEMICONDUCTOR MEMORY ARRANGEMENT.Info
- Publication number
- DE3484142D1 DE3484142D1 DE8484102612T DE3484142T DE3484142D1 DE 3484142 D1 DE3484142 D1 DE 3484142D1 DE 8484102612 T DE8484102612 T DE 8484102612T DE 3484142 T DE3484142 T DE 3484142T DE 3484142 D1 DE3484142 D1 DE 3484142D1
- Authority
- DE
- Germany
- Prior art keywords
- semiconductor memory
- memory arrangement
- dynamic semiconductor
- dynamic
- arrangement
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4074—Power supply or voltage generation circuits, e.g. bias voltage generators, substrate voltage generators, back-up power, power control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4087—Address decoders, e.g. bit - or word line decoders; Multiple line decoders
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58039550A JPS59165449A (en) | 1983-03-10 | 1983-03-10 | Semiconductor memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
DE3484142D1 true DE3484142D1 (en) | 1991-04-04 |
Family
ID=12556162
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE8484102612T Expired - Lifetime DE3484142D1 (en) | 1983-03-10 | 1984-03-09 | DYNAMIC SEMICONDUCTOR MEMORY ARRANGEMENT. |
Country Status (4)
Country | Link |
---|---|
US (1) | US4697252A (en) |
EP (1) | EP0121798B1 (en) |
JP (1) | JPS59165449A (en) |
DE (1) | DE3484142D1 (en) |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61280651A (en) * | 1985-05-24 | 1986-12-11 | Fujitsu Ltd | Semiconductor memory unit |
US5051959A (en) * | 1985-08-14 | 1991-09-24 | Fujitsu Limited | Complementary semiconductor memory device including cell access transistor and word line driving transistor having channels of different conductivity type |
US4760560A (en) * | 1985-08-30 | 1988-07-26 | Kabushiki Kaisha Toshiba | Random access memory with resistance to crystal lattice memory errors |
JPH0289357A (en) * | 1988-09-27 | 1990-03-29 | Nec Corp | Semiconductor circuit |
US5267201A (en) * | 1990-04-06 | 1993-11-30 | Mosaid, Inc. | High voltage boosted word line supply charge pump regulator for DRAM |
GB9007791D0 (en) * | 1990-04-06 | 1990-06-06 | Foss Richard C | High voltage boosted wordline supply charge pump and regulator for dram |
GB9007790D0 (en) * | 1990-04-06 | 1990-06-06 | Lines Valerie L | Dynamic memory wordline driver scheme |
JP3107556B2 (en) * | 1990-06-01 | 2000-11-13 | 株式会社東芝 | Dynamic semiconductor memory device |
KR100198659B1 (en) | 1996-05-16 | 1999-06-15 | 구본준 | Memory cell, memory device and its fabrication method |
US5253202A (en) * | 1991-02-05 | 1993-10-12 | International Business Machines Corporation | Word line driver circuit for dynamic random access memories |
JPH056675A (en) * | 1991-06-27 | 1993-01-14 | Nec Corp | Static type semiconductor memory |
JP3093432B2 (en) * | 1992-04-08 | 2000-10-03 | 日本電気株式会社 | Row decoder |
US5600598A (en) * | 1994-12-14 | 1997-02-04 | Mosaid Technologies Incorporated | Memory cell and wordline driver for embedded DRAM in ASIC process |
BRPI0716661B1 (en) * | 2006-08-15 | 2019-05-21 | Hydralift Amclyde, Inc. | APPARATUS AND METHOD FOR PROVIDING LIFT COMPENSATION FOR A SUSPENDED LOAD OF A CABLE END IN A MARINE ENVIRONMENT WITH THE OTHER CABLE END. |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3938109A (en) * | 1975-02-19 | 1976-02-10 | Intel Corporation | High speed ECL compatible MOS-Ram |
GB1521955A (en) * | 1976-03-16 | 1978-08-23 | Tokyo Shibaura Electric Co | Semiconductor memory device |
US4364075A (en) * | 1980-09-02 | 1982-12-14 | Intel Corporation | CMOS Dynamic RAM cell and method of fabrication |
US4511811A (en) * | 1982-02-08 | 1985-04-16 | Seeq Technology, Inc. | Charge pump for providing programming voltage to the word lines in a semiconductor memory array |
-
1983
- 1983-03-10 JP JP58039550A patent/JPS59165449A/en active Granted
-
1984
- 1984-03-09 DE DE8484102612T patent/DE3484142D1/en not_active Expired - Lifetime
- 1984-03-09 EP EP84102612A patent/EP0121798B1/en not_active Expired - Lifetime
- 1984-03-09 US US06/587,975 patent/US4697252A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0121798A2 (en) | 1984-10-17 |
JPS6146977B2 (en) | 1986-10-16 |
US4697252A (en) | 1987-09-29 |
EP0121798A3 (en) | 1988-03-23 |
JPS59165449A (en) | 1984-09-18 |
EP0121798B1 (en) | 1991-02-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3381545D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3485174D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3585711D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3382212D1 (en) | SEMICONDUCTOR MEMORY. | |
DE3485625D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3778439D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3583091D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3577944D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
NL193295B (en) | Dynamic semiconductor memory unit. | |
DE3484180D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
KR850001613A (en) | Semiconductor memory | |
DE3582376D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3481355D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3586377D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3576236D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3772137D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3577367D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3778408D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3580993D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3575225D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3586556D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3486094D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3576754D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3484630D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. | |
DE3578254D1 (en) | SEMICONDUCTOR MEMORY ARRANGEMENT. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8320 | Willingness to grant licences declared (paragraph 23) | ||
8339 | Ceased/non-payment of the annual fee |