CN203014696U - Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter - Google Patents

Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter Download PDF

Info

Publication number
CN203014696U
CN203014696U CN 201220711238 CN201220711238U CN203014696U CN 203014696 U CN203014696 U CN 203014696U CN 201220711238 CN201220711238 CN 201220711238 CN 201220711238 U CN201220711238 U CN 201220711238U CN 203014696 U CN203014696 U CN 203014696U
Authority
CN
China
Prior art keywords
oxide
semiconductor
metal
current
drain electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn - After Issue
Application number
CN 201220711238
Other languages
Chinese (zh)
Inventor
朱勤为
黄飞明
赵文遐
丁国华
贺洁
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
WUXI SI-POWER MICRO-ELECTRONICS Co Ltd
Original Assignee
WUXI SI-POWER MICRO-ELECTRONICS Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by WUXI SI-POWER MICRO-ELECTRONICS Co Ltd filed Critical WUXI SI-POWER MICRO-ELECTRONICS Co Ltd
Priority to CN 201220711238 priority Critical patent/CN203014696U/en
Application granted granted Critical
Publication of CN203014696U publication Critical patent/CN203014696U/en
Anticipated expiration legal-status Critical
Withdrawn - After Issue legal-status Critical Current

Links

Images

Landscapes

  • Dc-Dc Converters (AREA)

Abstract

The utility model relates to a circuit capable of realizing constant-current controlling in a primary-side controlled switching power converter. The circuit comprises a controller including a sampling/retaining circuit, a voltage/current conversion circuit, an oscillator circuit, a trigger, and a current limiting comparator. Specifically, the sampling/retaining circuit carries out sampling and retaining on a feedback voltage VFB and inputting the feedback voltage VFB to the voltage/current conversion circuit. The voltage/current conversion circuit converts the feedback voltage VFB to obtain a needed control current. The oscillator circuit outputs a corresponding an oscillation frequency signal according to the control current and inputs the oscillation frequency signal to a setting terminal of the trigger. The output terminal of the trigger outputs a high-level signal when the oscillation frequency signal is at the high level, thereby driving the conduction of a power tube. When a sampling voltage VCS is greater than a reference voltage VREF of the inversion terminal of the current limiting comparator, the current limiting comparator outputs a current limiting signal, so that the trigger outputs a low-level signal to turn off the power tube. The provided circuit has the advantages of compact structure, capability of realization of constant current controlling, wide application range and security and reliability.

Description

Realize the circuit that constant current is controlled in the control switch supply convertor of former limit
Technical field
The utility model relates to a kind of circuit structure, and especially a kind of circuit of realizing that in the control switch supply convertor of former limit constant current is controlled belongs to the technical field that switching power converters is controlled.
Background technology
Along with popularizing rapidly of the portable electric appts such as smart mobile phone, panel computer, make as portable set provides the switched-mode power supply adapter of electric energy and obtained fast development.The switched-mode power supply adapter has become the portable electric appts standard configuration owing to himself having the advantages such as lightweight, that efficient is high, volume is little.
Former limit control switch mode power variator need not the secondary side FEEDBACK CONTROL devices such as device such as optocoupler and TL431, needed discrete device is few with respect to traditional secondary side feedback switch mode power converter in peripheral applications, therefore is widely used in small-power inverse-excitation type switch power-supply converter.
Portable electric appts generally adopts lithium battery power supply, and power supply adaptor is in the lithium cell charging process, in order to shorten the charging interval, at first can adopt the constant current quick charge, and the electric energy that stores when lithium battery adopts constant voltage charge when saturated.The charge characteristic of lithium battery requires power supply adaptor to have the constant current output characteristic, namely can provide constant electric current for load.
In addition, in succession put into effect the incandescent lighting route map of superseded inefficiency along with each Main Economic body of the world, the LED solid-state illumination is developed rapidly.The characteristics of luminescence of LED is different from incandescent lamp, and its brightness determines by drive current, and when the drive current size changed, LED brightness also changed thereupon, in order to keep the LED brightness uniformity, needs to adopt constant current to drive.Volume is little, required peripheral components is few, adopt transformer isolation coefficient of safety advantages of higher because former limit control off-line type anti exciting converter has, and becomes the preferred option that present small power LED illumination drives.
Anti exciting converter adopts transformer that input and output are isolated, the transformer isolation mode helps to improve the safety and reliability of supply convertor, the couple electrical energy that transformer can be received former edge joint is to secondary side, and most supply convertors come the control transformer storage power with power switch.Traditional supply convertor uses optocoupler to do isolation, and output voltage is fed back to former limit controller, and former limit controller is according to feedback voltage regulating power switch.In addition, traditional supply convertor also need to be regulated output voltage and output current in secondary side, and optocoupler and secondary side are regulated volume and the cost that has increased supply convertor.
In order to overcome the shortcoming of traditional off-line type anti exciting converter, industry has been invented former limit and has been controlled the off-line type anti exciting converter, former limit is controlled and is utilized the auxiliary winding of transformer that the variation of output voltage is fed back to controller, controller comes the regulating power switch accordingly, thus the output voltage of constant converter and/or output current.But existing controller all can not be realized constant current control effectively.
Summary of the invention
The purpose of this utility model is to overcome the deficiencies in the prior art, and a kind of circuit of realizing that in the control switch supply convertor of former limit constant current is controlled is provided, and its compact conformation can be realized constant current control, and wide accommodation is safe and reliable.
According to the technical scheme that the utility model provides, the described circuit of realizing that in the control switch supply convertor of former limit constant current is controlled comprises controller, and described controller comprises:
Sample/hold circuit receives feedback voltage V FB, and to described feedback voltage V FBSample and keep, and with described feedback voltage V FBInput in voltage/current conversion circuit after maintenance;
Voltage/current conversion circuit is with described feedback voltage V FBBe converted to required control electric current, and with in described control electric current input pierce circuit;
Pierce circuit, the control electric current of receiver voltage/current converter circuit input, and according to controlling oscillation frequency signal corresponding to electric current output, and with the set end of described oscillation frequency signal input trigger;
Trigger, the set termination of described trigger is received oscillation frequency signal, and the reset terminal of trigger receives the output signal of Current-Limiting Comparator; When oscillation frequency signal was high level, the output of trigger output high level signal was with the conducting of driving power pipe;
Current-Limiting Comparator, the in-phase end of described Current-Limiting Comparator receives sampled voltage V by the lead-edge-blanking circuit CS, and by lead-edge-blanking circuit shielding sampled voltage V CSThe forward position spike; As described sampled voltage V CSReference voltage V greater than the Current-Limiting Comparator end of oppisite phase REFThe time, Current-Limiting Comparator output current limiting signal, so that the trigger output low level, the switch-off power pipe.
Described controller also comprises the reference circuit for generation of reference voltage and reference current, the reference voltage V that reference circuit produces REFThe end of oppisite phase of input Current-Limiting Comparator.
Described trigger adopts rest-set flip-flop, and the output of trigger is connected with the gate terminal of power tube by driving intensifier circuit.
Described sample/hold circuit comprises the first metal-oxide-semiconductor and the second metal-oxide-semiconductor, the gate terminal of described the first metal-oxide-semiconductor and feedback voltage V FBConnect, the drain electrode end ground connection of the first metal-oxide-semiconductor, the drain electrode end of the source terminal of the first metal-oxide-semiconductor and the second metal-oxide-semiconductor all is connected with an end of the first current source, the other end ground connection of the first current source; The drain electrode end of the second metal-oxide-semiconductor is connected with the gate terminal of the second metal-oxide-semiconductor and the drain electrode end of the 3rd metal-oxide-semiconductor, and the drain electrode end of the second metal-oxide-semiconductor is by the second current source ground connection, the source terminal of the 3rd metal-oxide-semiconductor is by keeping capacity earth, and the gate terminal of the 3rd metal-oxide-semiconductor is connected with sampling control signal.
The output current value of described the first current source is the twice of the second current source output current value, and the first metal-oxide-semiconductor is the identical metal-oxide-semiconductor of physical dimension with the second metal-oxide-semiconductor, and the first metal-oxide-semiconductor and the second metal-oxide-semiconductor are the PMOS pipe.
Described voltage/current conversion circuit comprises the 4th metal-oxide-semiconductor and the 5th metal-oxide-semiconductor, the drain electrode end ground connection of described the 4th metal-oxide-semiconductor, the gate terminal of the 4th metal-oxide-semiconductor is connected with sample/hold circuit, the source terminal of the 4th metal-oxide-semiconductor is connected with the emitter terminal of the first triode, and the base terminal of the first triode is connected with the collector terminal of the first triode, an end of the 3rd current source and the source terminal of the 5th metal-oxide-semiconductor; The gate terminal of the 5th metal-oxide-semiconductor is connected with the drain electrode end of the 5th metal-oxide-semiconductor and the base terminal of the second triode, and the drain electrode end of the 5th metal-oxide-semiconductor is by the 4th current source ground connection, the other end ground connection of the 3rd current source;
The emitter terminal of the second triode is by the first transfer resistance ground connection, the collector terminal of the second triode is connected with the drain electrode end of the 6th metal-oxide-semiconductor, the gate terminal of the 6th metal-oxide-semiconductor and the gate terminal of the 7th metal-oxide-semiconductor, the equal ground connection of source terminal of the source terminal of the 6th metal-oxide-semiconductor and the 7th metal-oxide-semiconductor; The drain electrode end of the 7th metal-oxide-semiconductor is connected with the drain electrode end of the 8th metal-oxide-semiconductor, the gate terminal of the 8th metal-oxide-semiconductor and the gate terminal of the 11 metal-oxide-semiconductor; The source terminal ground connection of the 8th metal-oxide-semiconductor;
The source terminal ground connection of the 11 metal-oxide-semiconductor, the drain electrode end of the 11 metal-oxide-semiconductor is connected with the drain electrode end of the tenth metal-oxide-semiconductor, the drain electrode end of the 12 metal-oxide-semiconductor, the gate terminal of the 12 metal-oxide-semiconductor and the gate terminal of the 13 metal-oxide-semiconductor; The source terminal ground connection of the tenth metal-oxide-semiconductor, the gate terminal of the tenth metal-oxide-semiconductor is connected with the gate terminal of the 9th metal-oxide-semiconductor, the drain electrode end of the 9th metal-oxide-semiconductor and the collector terminal of the 3rd triode, the emitter terminal of the 3rd triode is by the second transfer resistance ground connection, and the base terminal of the 3rd triode is connected with the base voltage signal;
The source terminal of the 12 metal-oxide-semiconductor and the source terminal ground connection of the 13 metal-oxide-semiconductor, the drain electrode end of the 13 metal-oxide-semiconductor is connected with the drain electrode end of the 14 metal-oxide-semiconductor, the gate terminal of the 14 metal-oxide-semiconductor and the gate terminal of the 15 metal-oxide-semiconductor, the source terminal of the 14 metal-oxide-semiconductor and the source terminal ground connection of the 15 metal-oxide-semiconductor, the drain electrode end of the 15 metal-oxide-semiconductor is connected with pierce circuit.
The output current value of described the 3rd current source is the twice of the 4th current source output current value, and the 4th metal-oxide-semiconductor is the identical metal-oxide-semiconductor of physical dimension with the 5th metal-oxide-semiconductor, and the first triode and the second triode are the NPN triode.
Described pierce circuit comprises the 16 metal-oxide-semiconductor and the 17 metal-oxide-semiconductor, the gate terminal of the source terminal of described the 16 metal-oxide-semiconductor and the drain electrode end of the 17 metal-oxide-semiconductor, the 17 metal-oxide-semiconductor, the gate terminal of the 19 metal-oxide-semiconductor are connected and the gate terminal of the 21 metal-oxide-semiconductor connects, the equal ground connection of source terminal of the source terminal of the 17 metal-oxide-semiconductor, the source terminal of the 19 metal-oxide-semiconductor and the 21 metal-oxide-semiconductor; The gate terminal of the 16 metal-oxide-semiconductor is connected with an end of the drain electrode end of the 16 metal-oxide-semiconductor, bias current sources, the gate terminal of the 18 metal-oxide-semiconductor and the gate terminal of the 20 metal-oxide-semiconductor, the other end ground connection of bias current sources;
The drain electrode end of the 18 metal-oxide-semiconductor is connected with the drain electrode end of the 20 metal-oxide-semiconductor, the drain electrode end of the 23 metal-oxide-semiconductor, the gate terminal of the 23 metal-oxide-semiconductor and the gate terminal of the 25 metal-oxide-semiconductor, the source terminal of the 23 metal-oxide-semiconductor is connected with the drain electrode end of the 22 metal-oxide-semiconductor, the gate terminal of the 22 metal-oxide-semiconductor, the gate terminal of the 24 metal-oxide-semiconductor, the equal ground connection of source terminal of the source terminal of the 22 metal-oxide-semiconductor and the 24 metal-oxide-semiconductor, the drain electrode end of the 24 metal-oxide-semiconductor is connected with the source terminal of the 25 metal-oxide-semiconductor; The source terminal of the 20 metal-oxide-semiconductor is connected with the drain electrode end of the 21 metal-oxide-semiconductor, and the source terminal of the 20 metal-oxide-semiconductor and the drain electrode end of the 21 metal-oxide-semiconductor are connected with the output of voltage/current conversion circuit;
the drain electrode end of the 25 metal-oxide-semiconductor is connected with the source terminal of the 26 metal-oxide-semiconductor and the source terminal of the 27 metal-oxide-semiconductor, the drain electrode end of the 26 metal-oxide-semiconductor and the drain electrode end of the 18 metal-oxide-semiconductor, the gate terminal of the 28 metal-oxide-semiconductor, the gate terminal of the 29 metal-oxide-semiconductor connects, the equal ground connection of source terminal of the source terminal of the 28 metal-oxide-semiconductor and the 29 metal-oxide-semiconductor, the drain electrode end of the 29 metal-oxide-semiconductor is connected with the drain electrode end of the 27 metal-oxide-semiconductor, and the drain electrode end of the 29 metal-oxide-semiconductor is connected with an end of oscillating capacitance and the input of hysteresis comparator, the other end ground connection of oscillating capacitance,
The output of hysteresis comparator is connected with the input of the first inverter, the output of the first inverter is connected with the input of the second inverter, the gate terminal of the 26 metal-oxide-semiconductor and the input of the 3rd inverter, the output of the 3rd inverter is connected with the gate terminal of the 27 metal-oxide-semiconductor, the output output oscillation frequency signal of the second inverter.
advantage of the present utility model: after feedback voltage is delivered in controller, feedback voltage is sampled and kept, then feedback voltage is converted to the feedback current signal, the feedback current signal is given pierce circuit, frequency of oscillation to pierce circuit output is modulated, power tube under the frequency of oscillation of pierce circuit output is controlled in conducting with end between two states and switch, thereby set up interaction relation between switching frequency and feedback voltage, can realize feeding back the constant-current control circuit that interlock changes with switching frequency, can be according to the variation of feedback voltage, coming the control switch frequency to follow feedback voltage changes, thereby constant output current, wide accommodation, safe and reliable.
Description of drawings
Fig. 1 is the circuit theory diagrams of available circuit.
Fig. 2 is use state diagram of the present utility model.
Fig. 3 is the circuit theory diagrams of the utility model sample/hold circuit, voltage/current conversion circuit.
Fig. 4 is the sequential chart of the utility model switching drive signal and sampling control signal.
Fig. 5 is the circuit theory diagrams of the utility model pierce circuit.
Embodiment
The utility model is described in further detail below in conjunction with concrete drawings and Examples.
as shown in Figure 1: be the circuit theory diagrams of existing former limit control switch supply convertor, it comprises the first rectifier diode 101, the second rectifier diode 102, the 3rd rectifier diode 103 and the 4th rectifier diode 104, the cathode terminal of the first rectifier diode 101 is connected with the cathode terminal of the second rectifier diode 102, the anode tap of the first rectifier diode 101 is connected with the cathode terminal of the 3rd rectifier diode 103, the anode tap of the second rectifier diode 102 is connected with the cathode terminal of the 4th rectifier diode 104, the anode tap ground connection of the 3rd rectifier diode 103 and the 4th rectifier diode 104, to form rectification circuit, be used for 110V or 220V AC rectification with input.The cathode terminal of the cathode terminal of the first rectifier diode 101 and the second rectifier diode 102 is connected with an end of filter capacitor 105, the other end ground connection of filter capacitor 105.The cathode terminal of the first rectifier diode 101 also is connected with an end of high voltage startup resistance 106, and the cathode terminal of the cathode terminal of the first rectifier diode 101 and the second rectifier diode 102 interconnects rear formation high direct voltage V IN, the other end of described high voltage startup resistance 106 is connected with an end of storage capacitor 107, the power end of controller 108 and the cathode terminal of auxiliary winding rectifier diode 109, the other end ground connection of storage capacitor 107.Anode tap and the auxiliary winding N of auxiliary winding rectifier diode 109 AUXAn end and the first divider resistance R 1An end connect, the first divider resistance R 1The other end and the FB of controller 108 end and the second resistance R 2An end connect, the other end ground connection of the second resistance R 2, auxiliary winding N AUXOther end ground connection.
Transformer 110 armature winding N PAn end and high direct voltage V INConnect, the other end is connected with the drain electrode end of power tube 111, and the gate terminal of power tube 111 is connected with the DRV end of controller 108, and the source terminal of power tube 111 is by current sampling resistor 112 ground connection, and the source terminal of power tube 111 is connected with the CS end of controller 108.The output winding N of transformer 110 SAn end is connected with the anode tap of output winding rectifier diode 113, the cathode terminal of output winding rectifier diode 113 by output filter capacitor 114 with export winding N SThe other end connect, the two ends of output filter capacitor 114 arrange output dummy load 115, are the load of supposition, the cathode terminal of output winding rectifier diode 113 forms output voltage terminal V OUT, output winding N SThe other end be output winding common port RTN.For the ease of explaining the utility model, transformer 110 armature winding N have been omitted in Fig. 1 PThe RCD energy absorption network at two ends.
During work, after switching power converters powers on, by obtaining high direct voltage V after the rectification circuit rectification IN, described high direct voltage V INCharge by 106 pairs of storage capacitors 107 of high voltage startup resistance, storage capacitor 107 voltages raise gradually.After the voltage of storage capacitor 107 rose to a certain preset value, controller 108 was started working, DRV end output high level power ratio control pipe 111 conductings of controller 108; After power tube 111 conductings, electric current flows through the primary coil N of transformer 110 P(former limit inductance), transformer 110 beginning storage power; Along with the increase of inductive current, on current sampling resistor 112, voltage increases gradually, after reaching when electric current the current-limiting points that controller 108 inside designs in advance, and DRV end output low level power ratio control pipe 111 cut-offs of controller 108; Transformer 110 passes through output winding N with the energy that stores with the form of electric current SDischarge; Output current also needs to be output filter capacitor 114 chargings when being load supplying; Between 111 off periods, output filter capacitor 114 receives from transformer 110 output winding N at power tube SElectric current, its voltage rises gradually; The output winding N of while transformer 110 SWith auxiliary winding N AUXBetween, form transformer device structure at power tube between 111 off periods, i.e. the auxiliary winding output voltage V of transformer AUXWith transformer output winding voltage V OUTWith the proportional relation of the number of turn of coil separately; Therefore the FB pin of controller 108 receives and can reflect output voltage V OUTFeedback voltage V FBController 108 is according to V FBMagnitude of voltage, the output waveform frequency of regulating the DRV end, and then the input power of control switch supply convertor.
The utility model is applied to be operated in the former limit control off-line type anti exciting converter of discontinuous conduction mode (DCM), the power output P of converter OUTCan be expressed as:
P OUT=I OUT·V OUT (1)
I OUTThe converter output current, V OUTIt is the converter output voltage.Converter is operated in the input power P under DCM INExpression formula is:
P IN = 1 2 · L P · I PEAK 2 · f SW - - - ( 2 )
L PThe transformer primary side inductance value, I PEAKThe inductance peak current, generally by controller inner setting, f SWIt is the controller switches frequency.The power transmission efficiency of converter is η, and the relation of input power and power output can be expressed as:
P OUT=η·P IN (3)
Can be further the expression formula of output current be rewritten into:
I OUT = η · 1 2 · L P · I PEAK 2 · f SW V OUT - - - ( 4 )
Utilize the auxiliary winding N of transformer of anti exciting converter AUXTo output voltage V OUTSample, transformer is assisted winding N AUXAt the power switch off period, utilize the coupled relation of transformer will export winding voltage and feed back to auxiliary winding.
Transformer is assisted winding N AUXBy the first divider resistance R in a resistor voltage divider network 1, the second divider resistance R 2Receive ground, the first divider resistance R 1With the second divider resistance R 2Centre tap be connected to the input port of controller.Transformer is assisted winding N AUXVoltage signal V AUXThrough after the resistor network dividing potential drop, to deliver to controller 108 inside and be further processed, transformer is assisted winding N AUXBe called feedback voltage signal V through the voltage signal after the resistor network dividing potential drop FBRelational expression between them:
V FB = V AUX ( R 1 + R 2 ) · R 2 - - - ( 5 )
Ignore the forward conduction voltage drop of exporting rectifier diode, output voltage V OUTEqual the transformer secondary output winding voltage, with auxiliary winding voltage V AUXRelation as follows:
V OUT N S = V AUX N AUX - - - ( 6 )
Wherein, N SThe transformer output winding coil number of turn, N AUXIt is the transformer auxiliary winding coil number of turn.Hence one can see that, output voltage V OUTWith feedback voltage signal V FBBetween relation be:
V OUT = N S N AUX · V FB R 2 · ( R 1 + R 2 ) - - - ( 7 )
With output voltage V OUTThe voltage expression formula is updated to output current I OUTIn expression formula, obtain new output current expression formula:
I OUT = η · L P · L PEAK 2 2 · N S N AUX · ( R 1 + R 2 ) R 2 · f SW V FB - - - ( 8 )
Can find out from output current expression formula (8), if the switching frequency f of controller 108 SWFollow feedback voltage signal V FBChange, can keep output current I OUTConstant.
As shown in Figure 2: in order to realize that the utility model controller 108 comprises to realize constant current control in the control switch supply convertor of former limit
Sample/hold circuit 203 receives feedback voltage V FB, and to described feedback voltage V FBSample and keep, and with described feedback voltage V FBInput to after maintenance in voltage/current conversion circuit 204;
Voltage/current conversion circuit 204 is with described feedback voltage V FBBe converted to required control electric current, and with in described control electric current input pierce circuit 205;
Pierce circuit 205, the control electric current of receiver voltage/current converter circuit 204 input, and according to controlling oscillation frequency signal corresponding to electric current output, and with the set end of described oscillation frequency signal 206 input triggers 207; In the utility model embodiment, described oscillation frequency signal 206 and switching frequency f SWHas correlation, i.e. oscillation frequency signal and feedback voltage V FBBetween linear, control to realize required constant current.
Trigger 207, the set termination of described trigger 207 is received oscillation frequency signal, and the reset terminal of trigger 207 receives the output signal of Current-Limiting Comparator 202; When oscillation frequency signal was high level, the output of trigger 207 output high level signal was with 111 conductings of driving power pipe;
Current-Limiting Comparator 202, the in-phase end of described Current-Limiting Comparator 202 receives sampled voltage V by lead-edge-blanking circuit 210 CS, and by lead-edge-blanking circuit 210 shielding sampled voltage V CSThe forward position spike; As described sampled voltage V CSReference voltage V greater than Current-Limiting Comparator 202 end of oppisite phase REFThe time, Current-Limiting Comparator 202 output current limiting signals, so that trigger 207 output low levels, switch-off power pipe 111.
Described controller 108 also comprises the reference circuit 201 for generation of reference voltage and reference current, the reference voltage V that reference circuit 201 produces REFThe end of oppisite phase of input Current-Limiting Comparator 202, described reference voltage V REFDetermined inductance peak current I PEAKValue, reference circuit 201 is set in integrated circuit, and utilizes reference voltage and reference current that reference circuit 201 produces to be needed, be technological means conventional in integrated circuit fields, repeat no more herein.Described trigger 207 adopts rest-set flip-flop, and the output of trigger 207 is connected with the gate terminal of power tube 111 by driving intensifier circuit 208, and the output signal that drives 208 pairs of rest-set flip-flops 207 of intensifier circuit is carried out the homophase amplification, strengthens driving force.Drive intensifier circuit 208 and lead-edge-blanking circuit 210 and all can adopt circuit form conventional in integrated circuit fields.Fig. 2 middle controller 108 syndeton and corresponding operation principle in use can be with reference to the description of above-mentioned Fig. 1, be that controller 108 is when work, under the output of pierce circuit 205 and Current-Limiting Comparator 202 is controlled, the conducting of driving power pipe 111 and cut-off, conversion and the transmission of control transformer 110 energy realize required constant current control.
As shown in Figure 3: described sample/hold circuit 203 comprises the first metal-oxide-semiconductor 303 and the second metal-oxide-semiconductor 304, the gate terminal of described the first metal-oxide-semiconductor 303 and feedback voltage V FBConnect, the drain electrode end ground connection of the first metal-oxide-semiconductor 303, the drain electrode end of the source terminal of the first metal-oxide-semiconductor 303 and the second metal-oxide-semiconductor 304 all is connected with an end of the first current source 301, the other end ground connection of the first current source 301; The drain electrode end of the second metal-oxide-semiconductor 304 is connected with the gate terminal of the second metal-oxide-semiconductor 304 and the drain electrode end of the 3rd metal-oxide-semiconductor 307, and the drain electrode end of the second metal-oxide-semiconductor 304 is by the second current source 305 ground connection, the source terminal of the 3rd metal-oxide-semiconductor 307 is by keeping electric capacity 308 ground connection, and the gate terminal of the 3rd metal-oxide-semiconductor 307 is connected with sampling control signal 306.
Above-mentioned is a specific embodiment of the utility model sample/hold circuit 203, wherein, the output current value of described the first current source 301 is the twice of the second current source 305 output current values, the first metal-oxide-semiconductor 302 is the identical metal-oxide-semiconductor of physical dimension with the second metal-oxide-semiconductor 304, the first metal-oxide-semiconductor 302 and the second metal-oxide-semiconductor 304 are the PMOS pipe, described physical dimension comprises the relevant parameters such as breadth length ratio of conducting channel, and personnel are known by the art.Therefore, the grid voltage of the second metal-oxide-semiconductor 304 equals feedback voltage V FB, the waveform of sampling control signal 306 as shown in Figure 4.In Fig. 4,209 waveforms are gate drive signals of power tube 111, and after gate drive signal 209 became low level, sampling control signal 306 became high level; Sampling control signal 306 is subjected to gate drive signal 209 to control generation, after electric circuit inspection arrives the trailing edge of gate drive signal 209, control sampling control signal 306 and produce high level, the duration of high level is 1 μ s in a specific embodiment of the present utility model.The 3rd metal-oxide-semiconductor 307 is nmos switches, and the gate terminal 303 of the first metal-oxide-semiconductor 302 receives feedback voltage V FB, when sampling control signal 306 was high level, the 3rd metal-oxide-semiconductor 307 conductings sampled the grid voltage of the second metal-oxide-semiconductor 304 and keep keeping on electric capacity 308, are about to feedback voltage V FBSample and keep keeping on electric capacity 308; In the utility model embodiment, utilize the first current source 301, the first metal-oxide-semiconductor 302, the second metal-oxide-semiconductor 304, the second current source 305, the 3rd metal-oxide-semiconductor 307 with feedback voltage V FBSample the inside of controller 108, and utilize maintenance electric capacity 308 to keep feedback voltage V FB
Described voltage/current conversion circuit 204 comprises the 4th metal-oxide-semiconductor 311 and the 5th metal-oxide-semiconductor 312, the drain electrode end ground connection of described the 4th metal-oxide-semiconductor 311, the gate terminal of the 4th metal-oxide-semiconductor 311 is connected with sample/hold circuit 203, the source terminal of the 4th metal-oxide-semiconductor 311 is connected with the emitter terminal of the first triode 310, and the base terminal of the first triode 310 is connected with the collector terminal of the first triode 310, an end of the 3rd current source 309 and the source terminal of the 5th metal-oxide-semiconductor 312; The gate terminal of the 5th metal-oxide-semiconductor 312 is connected with the drain electrode end of the 5th metal-oxide-semiconductor 312 and the base terminal of the second triode 315, and the drain electrode end of the 5th metal-oxide-semiconductor 312 is by the 4th current source 313 ground connection, the other end ground connection of the 3rd current source 309;
The emitter terminal of the second triode 315 is by the first transfer resistance 316 ground connection, the collector terminal of the second triode 315 is connected with the drain electrode end of the 6th metal-oxide-semiconductor 314, the gate terminal of the 6th metal-oxide-semiconductor 314 and the gate terminal of the 7th metal-oxide-semiconductor 317, the equal ground connection of source terminal of the source terminal of the 6th metal-oxide-semiconductor 314 and the 7th metal-oxide-semiconductor 317; The drain electrode end of the 7th metal-oxide-semiconductor 317 is connected with the drain electrode end of the 8th metal-oxide-semiconductor 318, the gate terminal of the 8th metal-oxide-semiconductor 318 and the gate terminal of the 11 metal-oxide-semiconductor 324; The source terminal ground connection of the 8th metal-oxide-semiconductor 318; Described the first transfer resistance 316 is resistance R 3;
The source terminal ground connection of the 11 metal-oxide-semiconductor 324, the drain electrode end of the 11 metal-oxide-semiconductor 324 is connected with the drain electrode end of the tenth metal-oxide-semiconductor 323, the drain electrode end of the 12 metal-oxide-semiconductor 325, the gate terminal of the 12 metal-oxide-semiconductor 325 and the gate terminal of the 13 metal-oxide-semiconductor 326; The source terminal ground connection of the tenth metal-oxide-semiconductor 323, the gate terminal of the tenth metal-oxide-semiconductor 323 is connected with the gate terminal of the 9th metal-oxide-semiconductor 319, the drain electrode end of the 9th metal-oxide-semiconductor 319 and the collector terminal of the 3rd triode 321, the emitter terminal of the 3rd triode 321 is by the second transfer resistance 322 ground connection, and the base terminal of the 3rd triode 321 is connected with base voltage signal 320; The second transfer resistance 322 is resistance R 4;
The source terminal ground connection of the source terminal of the 12 metal-oxide-semiconductor 325 and the 13 metal-oxide-semiconductor 326, the drain electrode end of the 13 metal-oxide-semiconductor 326 is connected with the drain electrode end of the 14 metal-oxide-semiconductor 327, the gate terminal of the 14 metal-oxide-semiconductor 327 and the gate terminal of the 15 metal-oxide-semiconductor 328, the source terminal ground connection of the source terminal of the 14 metal-oxide-semiconductor 327 and the 15 metal-oxide-semiconductor 328, the drain electrode end of the 15 metal-oxide-semiconductor 328 is connected with pierce circuit 205.
Above-mentioned is a specific embodiment of voltage/current conversion circuit 204 in the utility model embodiment, wherein, the output current value of described the 3rd current source 309 is the twice of the 4th current source 313 output current values, the 4th metal-oxide-semiconductor 311 is the identical metal-oxide-semiconductor of physical dimension with the 5th metal-oxide-semiconductor 312, and the first triode 310 and the second triode 315 are the NPN triode.The output current value of the 3rd current source 309 is consistent with the output current value of the first current source 301, and the output current value of the 4th current source 313 is consistent with the output current value of the second current source 305.The 4th metal-oxide-semiconductor 311 and the 5th metal-oxide-semiconductor 312 are the PMOS pipe, the 6th metal-oxide-semiconductor 314, the 7th metal-oxide-semiconductor 317, the 9th metal-oxide-semiconductor 319, the tenth metal-oxide-semiconductor 323, the 14 metal-oxide-semiconductor 327 and the 15 metal-oxide-semiconductor 328 are the PMOS pipe, and the 8th metal-oxide-semiconductor 324, the 12 metal-oxide-semiconductor 325, the 13 metal-oxide-semiconductor 326 all adopt the NMOS pipe.
Wherein, the collector electrode of the first triode 310 and base stage short circuit form diode and connect; Therefore, the upper voltage drop of the first transfer resistance 316 is exactly feedback voltage V FBThe first transfer resistance 316 is with feedback voltage V FBConvert electric current I to FBForm current mirror between the 6th metal-oxide-semiconductor 314 and the 7th metal-oxide-semiconductor 317,324 of the 8th metal-oxide-semiconductor 318 and the 11 metal-oxide-semiconductors form current mirror, by above-mentioned two current mirrors, electric current are modulated, at the drain electrode formation electric current k of the 11 metal-oxide-semiconductor 324 1I FB, k wherein 1It is the current mirror index of modulation.
The base voltage signal 320 of the 3rd triode 321 is V BG+ V BE, wherein, V BGBe bandgap voltage reference, produced V by reference circuit 201 BETransistor base emitter forward conduction voltage; Therefore, the second transfer resistance 322 is with bandgap voltage reference V BGConvert electric current I to BGThe current mirror of the 9th metal-oxide- semiconductor 319 and 323 formation of the tenth metal-oxide-semiconductor is to electric current I BGModulate, at the drain electrode formation electric current k of the tenth metal-oxide-semiconductor 323 2I BG, k wherein 2It is the current mirror index of modulation.
The drain current of the tenth metal-oxide-semiconductor 323 is greater than the drain current of the 11 metal-oxide-semiconductor 324, and difference between current is I Delta, another current mirror that a current mirror that is formed by the 12 metal-oxide-semiconductor 325 and 326 of the 13 metal-oxide-semiconductors and the 14 metal-oxide-semiconductor 327 and the 15 metal-oxide-semiconductor 328 form coordinates difference between current I DeltaModulate, at the drain electrode formation electric current k of the 15 metal-oxide-semiconductor 328 3I Delta, give pierce circuit 205 couples of frequency of oscillation f OSCRegulate.
As shown in Figure 5: described pierce circuit 205 comprises the 16 metal-oxide-semiconductor 402 and the 17 metal-oxide-semiconductor 403, the gate terminal of the source terminal of described the 16 metal-oxide-semiconductor 402 and the drain electrode end of the 17 metal-oxide-semiconductor 403, the 17 metal-oxide-semiconductor 403, the gate terminal of the 19 metal-oxide-semiconductor 405 are connected and the gate terminal of the 21 metal-oxide-semiconductor 407 connects, the equal ground connection of source terminal of the source terminal of the 17 metal-oxide-semiconductor 403, the source terminal of the 19 metal-oxide-semiconductor 405 and the 21 metal-oxide-semiconductor 407; The gate terminal of the 16 metal-oxide-semiconductor 402 is connected with an end of the drain electrode end of the 16 metal-oxide-semiconductor 402, bias current sources 401, the gate terminal of the 18 metal-oxide-semiconductor 404 and the gate terminal of the 20 metal-oxide-semiconductor 406, the other end ground connection of bias current sources 401;
the drain electrode end of the 18 metal-oxide-semiconductor 404 and the drain electrode end of the 20 metal-oxide-semiconductor 406, the drain electrode end of the 23 metal-oxide-semiconductor 409, the gate terminal of the gate terminal of the 23 metal-oxide-semiconductor 409 and the 25 metal-oxide-semiconductor 411 connects, the source terminal of the 23 metal-oxide-semiconductor 409 and the drain electrode end of the 22 metal-oxide-semiconductor 408, the gate terminal of the 22 metal-oxide-semiconductor 408, the gate terminal of the 24 metal-oxide-semiconductor 410 connects, the equal ground connection of source terminal of the source terminal of the 22 metal-oxide-semiconductor 408 and the 24 metal-oxide-semiconductor 410, the drain electrode end of the 24 metal-oxide-semiconductor 410 is connected with the source terminal of the 25 metal-oxide-semiconductor 411, the source terminal of the 20 metal-oxide-semiconductor 406 is connected with the drain electrode end of the 21 metal-oxide-semiconductor 407, and the source terminal of the 20 metal-oxide-semiconductor 406 and the drain electrode end of the 21 metal-oxide-semiconductor 407 are connected with the output of voltage/current conversion circuit 204,
the drain electrode end of the 25 metal-oxide-semiconductor 411 is connected with the source terminal of the 26 metal-oxide-semiconductor 412 and the source terminal of the 27 metal-oxide-semiconductor 413, the drain electrode end of the 26 metal-oxide-semiconductor 412 and the drain electrode end of the 18 metal-oxide-semiconductor 414, the gate terminal of the 28 metal-oxide-semiconductor 414, the gate terminal of the 29 metal-oxide-semiconductor 415 connects, the equal ground connection of source terminal of the source terminal of the 28 metal-oxide-semiconductor 414 and the 29 metal-oxide-semiconductor 415, the drain electrode end of the 29 metal-oxide-semiconductor 415 is connected with the drain electrode end of the 27 metal-oxide-semiconductor 413, and the drain electrode end of the 29 metal-oxide-semiconductor 415 is connected with an end of oscillating capacitance 416 and the input of hysteresis comparator 417, the other end ground connection of oscillating capacitance 416,
The output of hysteresis comparator 417 is connected with the input of the first inverter 418, the output of the first inverter 418 is connected with the input of the second inverter 419, the gate terminal of the 26 metal-oxide-semiconductor 412 and the input of the 3rd inverter 420, the output of the 3rd inverter 420 is connected with the gate terminal of the 27 metal-oxide-semiconductor 413, the output output oscillation frequency signal of the second inverter 419.
Wherein, bias current sources 401 provides bias current for pierce circuit 205; The 16 metal-oxide-semiconductor 402, the 17 metal-oxide-semiconductor 403, the 18 metal-oxide-semiconductor 404, the 19 MOS405, the 20 metal-oxide-semiconductor 406 and 407 of the 21 metal-oxide-semiconductors form corresponding current mirror, wherein the drain electrode end generation current I of the 19 metal-oxide-semiconductor 405 1, the drain electrode end generation current I of the 21 metal-oxide-semiconductor 407 2The electric current k that voltage/current conversion circuit 204 produces 3I DeltaFlow to the drain electrode of the 21 metal-oxide-semiconductor 407; Electric current I 1, electric current I 2, electric current k 3I DeltaThree Interaction Law of Electric Current form electric current I 3The 22 metal-oxide-semiconductor 408, the 23 metal-oxide-semiconductor 409, the 24 metal-oxide-semiconductor 410,411 of the 25 metal-oxide-semiconductors form current mirror, to electric current I 3Modulate generation current I 4, the index of modulation is k 4The charge-discharge circuit that the 26 metal-oxide-semiconductor 412, the 27 metal-oxide-semiconductor 413, the 28 metal-oxide-semiconductor 414 and the 29 metal-oxide-semiconductor 415 form under the control of the 3rd inverter 420, carries out charging and discharging to oscillating capacitance 416 in turn; Hysteresis comparator 417 is the voltage hysteresis comparator, and the high-pressure side 421 of hysteresis comparator 417 meets voltage V H, the low-pressure end 422 of hysteresis comparator 417 meets voltage V L, are voltage differences of high-pressure side 421 and low-pressure end 422 between the voltage stagnant regions of hysteresis comparator 417.The 16 metal-oxide-semiconductor 402, the 17 metal-oxide-semiconductor 403, the 18 metal-oxide-semiconductor 404, the 19 metal-oxide-semiconductor 405, the 20 metal-oxide-semiconductor 406, the 21 metal-oxide-semiconductor 407, the 28 metal-oxide-semiconductor 414, the 29 metal-oxide-semiconductor 415 all adopt the NMOS pipe, and the 22 metal-oxide-semiconductor 408, the 23 metal-oxide-semiconductor 409, the 24 metal-oxide-semiconductor 410, the 25 metal-oxide-semiconductor 411, the 26 metal-oxide-semiconductor 412 and the 27 metal-oxide-semiconductor 413 all adopt the PMOS pipe.
Under initial condition, voltage hysteresis comparator 417 output 0 level, after the first inverter 418 and the 3rd inverter 420, the gate terminal of the 26 metal-oxide-semiconductor 412 is 1 level, the gate terminal of the 27 metal-oxide-semiconductor 413 is 0 level, electric current I 4Charge by 413 pairs of oscillating capacitances 416 of the 27 metal-oxide-semiconductor, be input to the voltage V of hysteresis comparator 417 1Raise; As voltage V 1Greater than voltage V HAfter, voltage hysteresis comparator 417 output 1 level, after the first inverter 418 and the 3rd inverter 420, the gate terminal of the 26 metal-oxide-semiconductor 412 is 0 level, the gate terminal of the 27 metal-oxide-semiconductor 413 is 1 level, electric current I 4Current mirror by the 26 metal-oxide-semiconductor 412 and the 28 metal-oxide-semiconductor 414 and the 29 metal-oxide-semiconductor 415 formation discharges to oscillating capacitance 416, voltage V 1Reduce; As voltage V 1Less than voltage V LAfter, voltage hysteresis comparator 417 output 0 level are controlled electric current I 4Begin oscillating capacitance 416 is charged; Go round and begin again, obtain the square wave oscillation waveform at the output of the second inverter 419.
Electric current I 4, oscillating capacitance 416 capacitance C OSC, hysteresis comparator 417 the voltage stagnant regions between Δ V OSCHaving determined oscillator frequency, is fixed value between the voltage stagnant regions in a specific embodiment of the present utility model, is the variable value that is subjected to other signal controlling between the voltage stagnant regions in another specific embodiment of the utility model.
Change electric current I 4Can change frequency of oscillation f OSC, electric current I 4Be subjected to electric current k 3I DeltaControl and change electric current k 3I DeltaBe subjected to feedback voltage V FBControl, so pass through sample/hold circuit 203, voltage/current conversion circuit 204 and pierce circuit 205 in the utility model embodiment, in feedback voltage V FBWith frequency of oscillation f OSCBetween set up contact.
In order further to understand principle of the present utility model, the below derives to concrete control procedure.Feedback current I FBBy feedback voltage V FBWith the first transfer resistance 316 gained that is divided by:
I FB = V FB R 3 - - - ( 9 )
Reference current I BGBy bandgap voltage reference V BGAnd resistance R 4Gained is divided by:
I BG = V BG R 4 - - - ( 10 )
Reference current I BGWith feedback current I FBSubtract each other and obtain I Delta:
I Delta = k 2 · I BG - k 1 · I FB = k 2 · V BG R 4 - k 1 · V FB R 3 - - - ( 11 )
Electric current I in oscillator 3Can be expressed as:
I 3=I 1+I 2-k 3I Delta (12)
I 4=k 4I 3=k 4(I 1+I 2-k 3I Delta)(13)
As electric current k 3I DeltaLess than electric current I 2The time, electric current k 3I DeltaVariation can control electric current I 3Variation, and then control the variation of pierce circuit 205 output oscillation frequency signals; As electric current k 3I DeltaEqual electric current I 2The time, electric current I 3Equal electric current I 1, at this moment, the frequency of the oscillation frequency signal of pierce circuit 205 outputs is minimum; As electric current k 3I DeltaEqual at 0 o'clock, electric current I 3Equal electric current I 1+ I 2, at this moment, the frequency of pierce circuit 205 output oscillation frequency signals is the highest.The frequency of the oscillation frequency signal of pierce circuit 205 outputs can be expressed as:
f OSC = I 4 2 · ΔV OSC · C OSC - - - ( 14 )
Can be further with I 4Be expressed as:
I 4 = k 4 · ( I 1 + I 2 - k 3 · ( k 2 · V BG R 4 - k 1 · V FB R 3 ) ) = k 4 · k 3 · k 1 · V FB R 3 + k 4 · ( I 1 + I 2 - k 3 · k 2 · V BG R 4 ) - - - ( 15 )
The frequency of oscillation frequency signal can further be expressed as:
f OSC = k 4 · k 3 · k 1 · V FB R 3 + k 4 · ( I 1 + I 2 - k 3 · k 2 · V BG R 4 ) 2 · ΔV OSC · C OSC - - - ( 16 )
The art personnel know, by the design of circuit parameter, can make electric current I 1+ I 2And electric current
Figure BDA00002625061800113
Equate, obtain new f OSCExpression formula is:
f OSC = k 4 · k 3 · k 1 2 · Δ V OSC · C OSC · R 3 · V FB - - - ( 17 )
From expression formula, can find out the frequency of oscillation f of oscillation frequency signal OSCAnd feedback voltage V FBBetween linear, due to frequency of oscillation f OSCWith gate drive signal 209 and switching frequency f SWBetween have one-to-one relationship, therefore, in sum can constant output current, realize that constant current controls.
The utility model feedback voltage V FBDeliver to controller 108 interior after, feedback voltage V FB is sampled and keeps, then with feedback voltage V FBConvert the feedback current signal to, the feedback current signal is given pierce circuit 205, frequency of oscillation to pierce circuit 205 output is modulated, power tube 111 under the frequency of oscillation of pierce circuit 205 outputs is controlled in conducting with end between two states and switch, thereby at switching frequency f SWAnd feedback voltage V FBBetween set up interaction relation, can realize feeding back V FBWith switching frequency f SWThe constant-current control circuit that interlock changes can be according to feedback voltage V FBVariation, come the control switch frequency f SWFollow feedback voltage V FBChange, thus constant output current, wide accommodation, safe and reliable.

Claims (8)

1. a circuit of realizing that in the control switch supply convertor of former limit constant current is controlled, comprise controller (108), it is characterized in that, described controller (108) comprises
Sample/hold circuit (203) receives feedback voltage V FB, and to described feedback voltage V FBSample and keep, and with described feedback voltage V FBInput to after maintenance in voltage/current conversion circuit (204);
Voltage/current conversion circuit (204) is with described feedback voltage V FBBe converted to required control electric current, and with in described control electric current input pierce circuit (205);
Pierce circuit (205), the control electric current of receiver voltage/current converter circuit (204) input, and according to controlling oscillation frequency signal corresponding to electric current output, and with the set end of described oscillation frequency signal input trigger (207);
Trigger (207), the set termination of described trigger (207) is received oscillation frequency signal, and the reset terminal of trigger (207) receives the output signal of Current-Limiting Comparator (202); When oscillation frequency signal was high level, the output of trigger (207) output high level signal was with driving power pipe (111) conducting;
Current-Limiting Comparator (202), the in-phase end of described Current-Limiting Comparator (202) receives sampled voltage V by lead-edge-blanking circuit (210) CS, and by lead-edge-blanking circuit (210) shielding sampled voltage V CSThe forward position spike; As described sampled voltage V CSReference voltage V greater than Current-Limiting Comparator (202) end of oppisite phase REFThe time, Current-Limiting Comparator (202) output current limiting signal, so that trigger (207) output low level, switch-off power pipe (111).
2. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 1, it is characterized in that: described controller (108) also comprises the reference circuit (201) for generation of reference voltage and reference current, the reference voltage V that reference circuit (201) produces REFThe end of oppisite phase of input Current-Limiting Comparator (202).
3. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 1, it is characterized in that: described trigger (207) adopts rest-set flip-flop, and the output of trigger (207) is connected with the gate terminal of power tube (111) by driving intensifier circuit (208).
4. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 1, it is characterized in that: described sample/hold circuit (203) comprises the first metal-oxide-semiconductor (303) and the second metal-oxide-semiconductor (304), gate terminal and the feedback voltage V of described the first metal-oxide-semiconductor (303) FBConnect, the drain electrode end ground connection of the first metal-oxide-semiconductor (303), the drain electrode end of the source terminal of the first metal-oxide-semiconductor (303) and the second metal-oxide-semiconductor (304) all is connected with an end of the first current source (301), the other end ground connection of the first current source (301); The drain electrode end of the second metal-oxide-semiconductor (304) is connected with the gate terminal of the second metal-oxide-semiconductor (304) and the drain electrode end of the 3rd metal-oxide-semiconductor (307), and the drain electrode end of the second metal-oxide-semiconductor (304) is by the second current source (305) ground connection, the source terminal of the 3rd metal-oxide-semiconductor (307) is by keeping electric capacity (308) ground connection, and the gate terminal of the 3rd metal-oxide-semiconductor (307) is connected with sampling control signal (306).
5. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 4, it is characterized in that: the output current value of described the first current source (301) is the twice of the second current source (305) output current value, the first metal-oxide-semiconductor (302) is the identical metal-oxide-semiconductor of physical dimension with the second metal-oxide-semiconductor (304), and the first metal-oxide-semiconductor (302) and the second metal-oxide-semiconductor (304) are the PMOS pipe.
6. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 1, it is characterized in that: described voltage/current conversion circuit (204) comprises the 4th metal-oxide-semiconductor (311) and the 5th metal-oxide-semiconductor (312), the drain electrode end ground connection of described the 4th metal-oxide-semiconductor (311), the gate terminal of the 4th metal-oxide-semiconductor (311) is connected with sample/hold circuit (203), the source terminal of the 4th metal-oxide-semiconductor (311) is connected with the emitter terminal of the first triode (310), the collector terminal of the base terminal of the first triode (310) and the first triode (310), the source terminal of one end of the 3rd current source (309) and the 5th metal-oxide-semiconductor (312) connects, the gate terminal of the 5th metal-oxide-semiconductor (312) is connected with the drain electrode end of the 5th metal-oxide-semiconductor (312) and the base terminal of the second triode (315), the drain electrode end of the 5th metal-oxide-semiconductor (312) is by the 4th current source (313) ground connection, the other end ground connection of the 3rd current source (309),
The emitter terminal of the second triode (315) is by the first transfer resistance (316) ground connection, the collector terminal of the second triode (315) is connected with the gate terminal of the drain electrode end of the 6th metal-oxide-semiconductor (314), the 6th metal-oxide-semiconductor (314) and the gate terminal of the 7th metal-oxide-semiconductor (317), the equal ground connection of source terminal of the source terminal of the 6th metal-oxide-semiconductor (314) and the 7th metal-oxide-semiconductor (317); The drain electrode end of the 7th metal-oxide-semiconductor (317) is connected with the gate terminal of the drain electrode end of the 8th metal-oxide-semiconductor (318), the 8th metal-oxide-semiconductor (318) and the gate terminal of the 11 metal-oxide-semiconductor (324); The source terminal ground connection of the 8th metal-oxide-semiconductor (318);
The source terminal ground connection of the 11 metal-oxide-semiconductor (324), the drain electrode end of the 11 metal-oxide-semiconductor (324) is connected with the drain electrode end of the drain electrode end of the tenth metal-oxide-semiconductor (323), the 12 metal-oxide-semiconductor (325), the gate terminal of the 12 metal-oxide-semiconductor (325) and the gate terminal of the 13 metal-oxide-semiconductor (326); The source terminal ground connection of the tenth metal-oxide-semiconductor (323), the gate terminal of the tenth metal-oxide-semiconductor (323) is connected with the drain electrode end of the gate terminal of the 9th metal-oxide-semiconductor (319), the 9th metal-oxide-semiconductor (319) and the collector terminal of the 3rd triode (321), the emitter terminal of the 3rd triode (321) is by the second transfer resistance (322) ground connection, and the base terminal of the 3rd triode (321) is connected with base voltage signal (320);
The source terminal of the 12 metal-oxide-semiconductor (325) and the source terminal ground connection of the 13 metal-oxide-semiconductor (326), the drain electrode end of the 13 metal-oxide-semiconductor (326) is connected with the drain electrode end of the 14 metal-oxide-semiconductor (327), the gate terminal of the 14 metal-oxide-semiconductor (327) and the gate terminal of the 15 metal-oxide-semiconductor (328), the source terminal of the 14 metal-oxide-semiconductor (327) and the source terminal ground connection of the 15 metal-oxide-semiconductor (328), the drain electrode end of the 15 metal-oxide-semiconductor (328) is connected with pierce circuit (205).
7. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 6, it is characterized in that: the output current value of described the 3rd current source (309) is the twice of the 4th current source (313) output current value, the 4th metal-oxide-semiconductor (311) is the identical metal-oxide-semiconductor of physical dimension with the 5th metal-oxide-semiconductor (312), and the first triode (310) and the second triode (315) are the NPN triode.
8. the circuit of realizing that in the control switch supply convertor of former limit constant current is controlled according to claim 1, it is characterized in that: described pierce circuit (205) comprises the 16 metal-oxide-semiconductor (402) and the 17 metal-oxide-semiconductor (403), the source terminal of described the 16 metal-oxide-semiconductor (402) and the drain electrode end of the 17 metal-oxide-semiconductor (403), the gate terminal of the 17 metal-oxide-semiconductor (403), the gate terminal of the 19 metal-oxide-semiconductor (405) connects and the gate terminal of the 21 metal-oxide-semiconductor (407) connects, the source terminal of the 17 metal-oxide-semiconductor (403), the source terminal of the 19 metal-oxide-semiconductor (405) and the equal ground connection of source terminal of the 21 metal-oxide-semiconductor (407), the gate terminal of the 16 metal-oxide-semiconductor (402) is connected with an end of the drain electrode end of the 16 metal-oxide-semiconductor (402), bias current sources (401), the gate terminal of the 18 metal-oxide-semiconductor (404) and the gate terminal of the 20 metal-oxide-semiconductor (406), the other end ground connection of bias current sources (401),
the drain electrode end of the 18 metal-oxide-semiconductor (404) and the drain electrode end of the 20 metal-oxide-semiconductor (406), the drain electrode end of the 23 metal-oxide-semiconductor (409), the gate terminal of the 23 metal-oxide-semiconductor (409) and the gate terminal of the 25 metal-oxide-semiconductor (411) connect, the source terminal of the 23 metal-oxide-semiconductor (409) and the drain electrode end of the 22 metal-oxide-semiconductor (408), the gate terminal of the 22 metal-oxide-semiconductor (408), the gate terminal of the 24 metal-oxide-semiconductor (410) connects, the source terminal of the 22 metal-oxide-semiconductor (408) and the equal ground connection of source terminal of the 24 metal-oxide-semiconductor (410), the drain electrode end of the 24 metal-oxide-semiconductor (410) is connected with the source terminal of the 25 metal-oxide-semiconductor (411), the source terminal of the 20 metal-oxide-semiconductor (406) is connected with the drain electrode end of the 21 metal-oxide-semiconductor (407), and the source terminal of the 20 metal-oxide-semiconductor (406) and the drain electrode end of the 21 metal-oxide-semiconductor (407) are connected with the output of voltage/current conversion circuit (204),
the drain electrode end of the 25 metal-oxide-semiconductor (411) is connected with the source terminal of the 26 metal-oxide-semiconductor (412) and the source terminal of the 27 metal-oxide-semiconductor (413), the drain electrode end of the 26 metal-oxide-semiconductor (412) and the drain electrode end of the 18 metal-oxide-semiconductor (414), the gate terminal of the 28 metal-oxide-semiconductor (414), the gate terminal of the 29 metal-oxide-semiconductor (415) connects, the source terminal of the 28 metal-oxide-semiconductor (414) and the equal ground connection of source terminal of the 29 metal-oxide-semiconductor (415), the drain electrode end of the 29 metal-oxide-semiconductor (415) is connected with the drain electrode end of the 27 metal-oxide-semiconductor (413), and the drain electrode end of the 29 metal-oxide-semiconductor (415) is connected with an end of oscillating capacitance (416) and the input of hysteresis comparator (417), the other end ground connection of oscillating capacitance (416),
The output of hysteresis comparator (417) is connected with the input of the first inverter (418), the output of the first inverter (418) is connected with the gate terminal of the input of the second inverter (419), the 26 metal-oxide-semiconductor (412) and the input of the 3rd inverter (420), the output of the 3rd inverter (420) is connected with the gate terminal of the 27 metal-oxide-semiconductor (413), the output output oscillation frequency signal of the second inverter (419).
CN 201220711238 2012-12-20 2012-12-20 Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter Withdrawn - After Issue CN203014696U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN 201220711238 CN203014696U (en) 2012-12-20 2012-12-20 Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN 201220711238 CN203014696U (en) 2012-12-20 2012-12-20 Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter

Publications (1)

Publication Number Publication Date
CN203014696U true CN203014696U (en) 2013-06-19

Family

ID=48606252

Family Applications (1)

Application Number Title Priority Date Filing Date
CN 201220711238 Withdrawn - After Issue CN203014696U (en) 2012-12-20 2012-12-20 Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter

Country Status (1)

Country Link
CN (1) CN203014696U (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102983763A (en) * 2012-12-20 2013-03-20 无锡硅动力微电子股份有限公司 Circuit for realizing constant current control in primary control switch power converter
CN103904866A (en) * 2014-03-04 2014-07-02 魏其萃 Primary side detection method for output voltage of flyback converter in critical intermittent and intermittent modes
CN104113211A (en) * 2014-05-12 2014-10-22 西安电子科技大学宁波信息技术研究院 Low-power-dissipation hysteresis voltage detection circuit applied to energy acquisition system
CN104981073A (en) * 2015-07-10 2015-10-14 成都市宏山科技有限公司 Constant-current drive circuit applicable to LEDs
CN108663579A (en) * 2017-04-01 2018-10-16 杭州晶华微电子有限公司 A kind of low power consumption and low cost alternating current signal detection circuit
CN117713832A (en) * 2024-02-18 2024-03-15 深圳市芯茂微电子有限公司 Method and device for adjusting sampling time node

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102983763A (en) * 2012-12-20 2013-03-20 无锡硅动力微电子股份有限公司 Circuit for realizing constant current control in primary control switch power converter
CN103904866A (en) * 2014-03-04 2014-07-02 魏其萃 Primary side detection method for output voltage of flyback converter in critical intermittent and intermittent modes
CN103904866B (en) * 2014-03-04 2017-05-10 魏其萃 Primary side detection method for output voltage of flyback converter in critical intermittent and intermittent modes
CN104113211A (en) * 2014-05-12 2014-10-22 西安电子科技大学宁波信息技术研究院 Low-power-dissipation hysteresis voltage detection circuit applied to energy acquisition system
CN104113211B (en) * 2014-05-12 2017-01-11 西安电子科技大学宁波信息技术研究院 Low-power-dissipation hysteresis voltage detection circuit applied to energy acquisition system
CN104981073A (en) * 2015-07-10 2015-10-14 成都市宏山科技有限公司 Constant-current drive circuit applicable to LEDs
CN108663579A (en) * 2017-04-01 2018-10-16 杭州晶华微电子有限公司 A kind of low power consumption and low cost alternating current signal detection circuit
CN108663579B (en) * 2017-04-01 2020-12-29 杭州晶华微电子有限公司 Low-power-consumption low-cost alternating current signal detection circuit
CN117713832A (en) * 2024-02-18 2024-03-15 深圳市芯茂微电子有限公司 Method and device for adjusting sampling time node
CN117713832B (en) * 2024-02-18 2024-06-04 深圳市芯茂微电子有限公司 Method and device for adjusting sampling time node

Similar Documents

Publication Publication Date Title
CN203014696U (en) Circuit capable of realizing constant-current controlling in primary-side controlled switching power converter
CN102904448B (en) Control chip of switch power supply and switch power supply
CN102904449B (en) The Circuit tuning of cable compensation for power converter is provided
CN102364991B (en) Switching power supply controller for constant current driving of LED by primary side control and method for constant current driving of LED
CN203368317U (en) High PFC constant current control device without loop compensation and voltage converter
CN102497711B (en) LED drive circuit and comprise the Switching Power Supply of this drive circuit
CN102983763B (en) Circuit for realizing constant current control in primary control switch power converter
CN101552560A (en) Switch voltage stabilizing circuit and control method thereof
CN203722882U (en) High-precision primary side control LED constant current driving circuit for realizing line voltage compensation
CN102695339A (en) LED (light-emitting diode) drive circuit with high efficient and high power factor
CN102364857A (en) Primary side constant current switching power controller and method
CN101795077B (en) Device for controlling convertor to output current-voltage characteristic curve
CN102468747A (en) Charge pump control circuit
CN104454288A (en) Frequency-stabilization high-energy electronic ignition device
CN103296894B (en) A kind of controllable constant-current output circuit
CN202495879U (en) High-voltage power supply circuit
CN202997942U (en) Switching power supply controller and switching power supply containing same
CN103025021B (en) Step-down light emitting diode (LED) drive circuit based on electrical inductance discharge time modulation
CN202150803U (en) Voltage regulating and stabilizing device
CN103501114B (en) There is the anti exciting converter of critical conduction mode
CN102904306B (en) Supercapacitor-based power supply system
CN202178706U (en) AC-DC power conversion chip and power conversion circuit
CN202178715U (en) AC-DC power conversion chip and power conversion circuit
US20230129443A1 (en) Flyback converter, constant-current control method, and lighting system
CN103441690A (en) Method for controlling combined converter for achieving tight adjusting output with high-frequency alternating-current side connected in series

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
PE01 Entry into force of the registration of the contract for pledge of patent right

Denomination of utility model: Circuit for realizing constant current control in primary control switch power converter

Effective date of registration: 20131119

Granted publication date: 20130619

Pledgee: Agricultural Bank of China Limited by Share Ltd Wuxi science and Technology Branch

Pledgor: WUXI SI-POWER MICRO-ELECTRONICS Co., LTD.

Registration number: 2013990000872

PLDC Enforcement, change and cancellation of contracts on pledge of patent right or utility model
AV01 Patent right actively abandoned

Granted publication date: 20130619

Effective date of abandoning: 20140917

RGAV Abandon patent right to avoid regrant
PC01 Cancellation of the registration of the contract for pledge of patent right
PC01 Cancellation of the registration of the contract for pledge of patent right

Date of cancellation: 20171225

Granted publication date: 20130619

Pledgee: Agricultural Bank of China Limited by Share Ltd Wuxi science and Technology Branch

Pledgor: WUXI SI-POWER MICRO-ELECTRONICS Co., LTD.

Registration number: 2013990000872