CN201656955U - Signal bias elimination module for multipath data stream receiver - Google Patents

Signal bias elimination module for multipath data stream receiver Download PDF

Info

Publication number
CN201656955U
CN201656955U CN2010201355639U CN201020135563U CN201656955U CN 201656955 U CN201656955 U CN 201656955U CN 2010201355639 U CN2010201355639 U CN 2010201355639U CN 201020135563 U CN201020135563 U CN 201020135563U CN 201656955 U CN201656955 U CN 201656955U
Authority
CN
China
Prior art keywords
module
phase
controlled oscillator
data
signal bias
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN2010201355639U
Other languages
Chinese (zh)
Inventor
梁国锦
贾金辉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GUANGZHOU XINULTRA ELECTRONIC TECHNOLOGY Co Ltd
Original Assignee
GUANGZHOU XINULTRA ELECTRONIC TECHNOLOGY Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GUANGZHOU XINULTRA ELECTRONIC TECHNOLOGY Co Ltd filed Critical GUANGZHOU XINULTRA ELECTRONIC TECHNOLOGY Co Ltd
Priority to CN2010201355639U priority Critical patent/CN201656955U/en
Application granted granted Critical
Publication of CN201656955U publication Critical patent/CN201656955U/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Landscapes

  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

The utility model relates to a signal bias elimination module for a multipath data stream receiver, which comprises a phase discriminator, a charge pump, a parallel data latching module, a voltage-controlled oscillator for producing a multiphase clock and an adjustable time lagging or phase interposing module for adjusting time lag, wherein the phase discriminator, the charge pump, the voltage-controlled oscillator and the adjustable time lagging or phase interposing module are connected in sequence, and the parallel data latching module is connected with the voltage-controlled oscillator. The signal bias elimination module has the advantage of recovering high-speed continuous data from multiple transmission channels; and compared with the prior art, the module can latch and recover data more accurately and effectively.

Description

The signal bias cancellation module that is used for the multichannel data stream receiver
Technical field
The utility model relates to a kind of signal bias cancellation module, relates in particular to a kind of signal bias cancellation module that is used for the multichannel data stream receiver.
Background technology
In the multi-channel data transmission environment, because imperfect transmission medium influence such as similar fiber lengths difference, PCB track lengths difference and load difference, even data begin to transmit at transmitting terminal simultaneously, the time that arrives receiving terminal also can be different, and the difference of sequential makes data become difficult more in the recovery of receiving terminal in addition.Because the multichannel input signal can not be sampled by one road synchronised clock, each input data channel needs the independent clock of the aligned data eye pattern center of an energy the best, in addition, the sampling location also needs constantly adjustment to compensate because temperature and other factors cause to such an extent that input signal is offset.At present, there is several method to solve the uncertainty of data-bias in the different passages, data are recovered reliably at receiving terminal: first method is oversampling technique, it is sampled in each cycle data more than three times usually at least, selects one then as restore data from three sampled datas.The shortcoming of this oversampling technique is that the accuracy in sampling time is relatively poor, reason is that the optimum sampling time of acquisition minimum data error rate is the intermediate point of transfer of data, but oversampling technique can only be selected a sampling time point from three positions, so before arriving next optimum sampling phase place, if data center with respect to optimum sampling time point drift has taken place, the data error rate will increase.Second method is called the clock delay method, is admitted to before delay phase-locked loop (DLL) produces the multi-phase clock of the parallel data that is used to sample in clock signal, adopts a kind of adjustable delay element to come delay clock signals.Although this adjustable delay element can be placed on all sampling clocks the center of eye pattern accurately, but used phase-locked loop (PLL) that is used to produce clock and the delay phase-locked loop (DLL) that is used to generate leggy in this method, phase-locked loop (PLL) and delay phase-locked loop (DLL) thus all can bring shake to reduce sampling precision to sampling clock.While delay phase-locked loop (DLL) can take very big area usually, and power consumption is very high simultaneously.
The utility model content
The technical problems to be solved in the utility model is: a kind of signal bias cancellation module that is used for the multichannel data stream receiver is provided, make it from multiple transmission channel, the high-speed and continuous data be recovered out, than before technology, this module can be more accurately and is effectively latched and restore data.
The technical scheme that its technical problem that solves the utility model adopts is: a kind of signal bias cancellation module that is used for the multichannel data stream receiver, comprise phase discriminator, charge pump, parallel data latch module, generate multi-phase clock voltage controlled oscillator, be used to adjust the adjustable delay or the phase interpolation module of time-delay size, wherein phase discriminator, charge pump, voltage controlled oscillator and adjustable delay or phase interpolation sequence of modules are connected, and the parallel data latch module is connected with voltage controlled oscillator.
Further: described adjustable delay or phase interpolation module comprise delay element.
The beneficial effects of the utility model are that receiver can generate best heterogeneous sampling clock and recover input traffic reliably in each passage.
Description of drawings
Below in conjunction with drawings and Examples the utility model is further specified.
Fig. 1 is the module diagram that the utility model is used for the signal bias cancellation module of multichannel data stream receiver;
Fig. 2 is the sequential chart that the utility model is used for the signal bias cancellation module of multichannel data stream receiver;
Wherein: 1, phase discriminator, 2, charge pump, 3, voltage controlled oscillator, 4, controlled time-delay or phase interpolation module, 5, the parallel data latch module.
Embodiment
As shown in Figure 1, 2, the utility model comprises phase discriminator 1, charge pump 2, voltage controlled oscillator 3, adjustable delay or phase interpolation module 4 and parallel data latch module 5.Input data (Data) are passed through the parallel data latch module by the parallel clock phase sample, these parallel clock phase places are equidistantly separated, each phase sample one digit number is according to conversion, the multiple sampling phase of voltage controlled oscillator 3 generations is sampled and is recovered to import data, feedback clock (Feedback Clock) from voltage controlled oscillator 3 has controlled delay, and the sequential correlation between sampling phase (Phase1, Phase2) and the input reference clock (Reference Clock) just becomes adjustable like this.Just can produce a synchronous and equally spaced sampling phase by the time-delay size voltage controlled oscillator 3 of adjusting the adjustable delay module, have the optimum sampling position simultaneously.What show among Fig. 1 recovers principle for the data of single channel data flow, for multichannel, only this principle need be repeated each circuit-switched data stream and gets final product.

Claims (2)

1. signal bias cancellation module that is used for the multichannel data stream receiver, comprise phase discriminator (1), charge pump (2) and parallel data latch module (5), it is characterized in that: described cancellation module also comprises the voltage controlled oscillator (3) that generates multi-phase clock and is used to adjust the adjustable delay or the phase interpolation module (4) of time-delay size, wherein phase discriminator (1), charge pump (2), voltage controlled oscillator (3) and adjustable delay or phase interpolation module (4) are linked in sequence, and parallel data latch module (5) is connected with voltage controlled oscillator (3).
2. the signal bias cancellation module that is used for the multichannel data stream receiver according to claim 1 is characterized in that: described adjustable delay or phase interpolation module (4) comprise delay element.
CN2010201355639U 2010-03-19 2010-03-19 Signal bias elimination module for multipath data stream receiver Expired - Fee Related CN201656955U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2010201355639U CN201656955U (en) 2010-03-19 2010-03-19 Signal bias elimination module for multipath data stream receiver

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN2010201355639U CN201656955U (en) 2010-03-19 2010-03-19 Signal bias elimination module for multipath data stream receiver

Publications (1)

Publication Number Publication Date
CN201656955U true CN201656955U (en) 2010-11-24

Family

ID=43122183

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2010201355639U Expired - Fee Related CN201656955U (en) 2010-03-19 2010-03-19 Signal bias elimination module for multipath data stream receiver

Country Status (1)

Country Link
CN (1) CN201656955U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109493782A (en) * 2018-12-19 2019-03-19 惠科股份有限公司 Signal correction controller, signal correction control method and display device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109493782A (en) * 2018-12-19 2019-03-19 惠科股份有限公司 Signal correction controller, signal correction control method and display device

Similar Documents

Publication Publication Date Title
CN105703767A (en) High-energy-efficiency low-jitter single loop clock data recovery circuit
CN108631809A (en) A kind of multi-channel digital TR components
CN103414493B (en) General incoherent direct sequence spread spectrum signal tracking method
CN109194431B (en) Clock time-frequency integrated transmission method and device
CN101621296B (en) High-speed DAC synchronization method and device
WO2012075881A1 (en) Ieee1588-based sampled value multi-interface synchronization system for multiple slave clocks
US20110169540A1 (en) Clock and data recovery for burst-mode serial signals
CN108804371A (en) A kind of synchronization automatic correcting method that multi-channel high-speed data receives
CN104348471A (en) Clock data recovery method and circuit
CN104516397A (en) Method for portable device processing data based on clock extracted from data form host
CN106411418A (en) Accurate data acquisition clock synchronization method for hydrophone linear array
CN112073169A (en) Serial communication dynamic bit recovery device and method
CN104579623A (en) Network time-setting system and method for secondary equipment of electric power system
CN113497701A (en) Phase detector command propagation between channels in MCM USR SERDES
CN1842070B (en) Timing recovery circuit with multiple stages
CN105162570A (en) Timing synchronization method and device for signal parallel processing
CN101807917A (en) Signal offset cancellation module for multiple-data stream receiver
CN104717051B (en) A kind of Interpolate estimation method in parallel demodulation bit synchronization
CN201656955U (en) Signal bias elimination module for multipath data stream receiver
CN103209070A (en) Digital interface radio frequency chip and implementation method thereof
CN107566107A (en) A kind of quick precise synchronization method and system of the digital carrier signal of big frequency deviation
CN103187925A (en) High speed-controller area network (HS-CAN) bus clock recovery using tracking oscillator circuit
WO2009002370A1 (en) Data recovery (cdr) architecture using interpolator and timing loop module
CN102946306A (en) Clock data recovery circuit structure and digitization clock data recovery method
CN101950278A (en) Framework of high speed and low power consumption serial communication data receiving interface

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
C17 Cessation of patent right
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20101124

Termination date: 20130319