CN201242868Y - Sensitive amplifier for EEPROM and read circuit comprised by the same - Google Patents

Sensitive amplifier for EEPROM and read circuit comprised by the same Download PDF

Info

Publication number
CN201242868Y
CN201242868Y CNU2008200671491U CN200820067149U CN201242868Y CN 201242868 Y CN201242868 Y CN 201242868Y CN U2008200671491 U CNU2008200671491 U CN U2008200671491U CN 200820067149 U CN200820067149 U CN 200820067149U CN 201242868 Y CN201242868 Y CN 201242868Y
Authority
CN
China
Prior art keywords
circuit
pipe
charging control
sense amplifier
charging
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CNU2008200671491U
Other languages
Chinese (zh)
Inventor
邹雪城
刘政林
刘冬生
余琼
谭波
惠雪梅
李玲
刘旭
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Huazhong University of Science and Technology
Original Assignee
Huazhong University of Science and Technology
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Huazhong University of Science and Technology filed Critical Huazhong University of Science and Technology
Priority to CNU2008200671491U priority Critical patent/CN201242868Y/en
Application granted granted Critical
Publication of CN201242868Y publication Critical patent/CN201242868Y/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Landscapes

  • Dram (AREA)

Abstract

The utility model discloses a sensitive amplifier for EEPROM and a reading circuit structured by the amplifier. The sensitive amplifier comprises a charging control circuit, a detection circuit and a holding shaping output circuit; the charging control circuit is composed of two same charging control sub-circuits; the detection circuit is an XNOR (exclusive NOR) gate; the holding shaping output circuit holds and shapes the output of the detection circuit to forma a standard digital electric level, the reading circuit being composed of the sensitive amplifier comprises a first storage module and a second storage module that are completely symmetric, and two bit lines of each sensitive amplifier are respectively connected onto the corresponding bit lines of the first and second storage modules. The sensitive amplifier has simple circuit structure without biasing circuit, the occupied area is small, the reading speed is fast, the dynamic power consumption is low, the static power consumption is almost zero, and the operation voltage range is large; the reading circuit being composed of the sensitive amplifier has the advantages of stable performance and resisting the degradation of component property.

Description

The sense amplifier of a kind of EEPROM of being used for reaches by its reading circuit that constitutes
Technical field
The utility model belongs to the nonvolatile memory technology field, and the sense amplifier that is specifically related to a kind of EEPROM of being used for reaches by its reading circuit that constitutes, and is particularly suitable for using in built-in EEPROM.
Background technology
Eeprom memory can be rewritten memory contents at any time owing to both have RAM, has ROM long-term characteristics that keep memory contents under powering-off state again, therefore is used widely.Particularly under the situation of SoC (System on Chip) widespread use at present, EEPROM realizes the online configurable characteristic of system as the in-line memory store configuration information, has widely to use.
Whole EEPROM is made of storage array (memory array) and peripheral circuit two parts, and peripheral circuit is made up of column decoder (column decoder), row decoding (row decoder), sense amplifier (senseamplifier), high pressure generation (high voltage generator) and logic control (control logic), data latching circuit such as (data latch).
When EEPROM carried out read operation, the main power consumption of chip derived from sense amplifier, and was proportional to the bit wide of EEPROM, i.e. the number of sense amplifier.Therefore in the application of low-power consumption, need reduce the power consumption of sense amplifier as much as possible, reduce the purpose that whole EEPROM reads power consumption thereby reach.
Along with the raising of present SoC working frequency of chip, the built-in EEPROM that also needs to have high reading speed adapts with it, otherwise EEPROM may become whole SoC bottleneck of performance.
Summary of the invention
The purpose of this utility model is to provide the sense amplifier of a kind of EEPROM of being used for, and this sensitive amplifier circuit is simple in structure, does not need biasing circuit, and area occupied is little, and reading speed is fast, and dynamic power consumption is low, and quiescent dissipation is almost 0; Operating voltage range is big; The utility model also provides the reading circuit that is made of it, has anti-device property and degenerates the characteristics of stable performance.
The sense amplifier that is used for EEPROM that the utility model provides is characterized in that: it comprises charging control circuit, testing circuit and maintenance shaping output circuit;
Charging control circuit is used to control the charging and the bleed off of pairs of bit line electric capacity, and it is made of two identical charging control electronic circuits, and two charging control electronic circuits are controlled by the charging control end, and respectively two bit lines are discharged and recharged;
Testing circuit is used to detect the difference in above-mentioned two bit line duration of charging, be one with or door, the voltage of two bit lines as with or the input of door; Its output is connected to the grid that keeps PMOS pipe P9 in the shaping output circuit;
Keep the shaping output circuit to comprise PMOS pipe P9, P10, NMOS pipe N9, N10 and capacitor C 1; The grid of PMOS pipe P9 connects the output terminal of testing circuit, and the grid of NMOS pipe N9 connects the charging control end, and its public drain electrode connects the top crown of capacitor C 1; Capacitor C 1 is connected into capacitive form by the NMOS pipe and constitutes, and top crown is the grid of NMOS pipe, is connected with the input of the public drain electrode of PMOS pipe P9 and NMOS pipe N9 and subordinate phase inverter, and bottom crown is connected with ground; PMOS pipe P10 and NMOS pipe N10 form inverter structure, and its public grid is as the top crown of input termination capacitor C 1, and its public drain electrode is as the output terminal of sense amplifier.
The reading circuit that constitutes by above-mentioned sense amplifier, it is characterized in that: it comprises K sense amplifier and first, second memory module, 1≤K≤64 wherein, two bit lines of each sense amplifier are received respectively on the corresponding bit line of first, second memory module, the control-grid voltage input end of first, second memory module, its common source end and each selecting side correspondence respectively link together, wherein the common source end is connected with ground by the NMOS pipe N11 that is controlled by the control end that charges, and the word line of first, second storage block is independently control separately.
The utility model sense amplifier use with or the door mode of carrying out voltage detecting judge storage tube institute canned data, comparing with traditional sense amplifier does not need biasing circuit, can adopt charging control circuit and same or door formation core circuit flexibly, charging control circuit is finished the pre-charge process of pairs of bit line, by with or the door as testing circuit, structure is very simple.Charging control circuit discharges to big capacitive node when idle condition, and the interference electric charge of having avoided unsettled node to exist in the time of the starting condition unanimity that guarantees at every turn to read has guaranteed the stability of read output signal; Because voltage detecting circuit adopts the form of CMOS gate circuit to carry out, therefore possessed the extremely low advantage of CMOS gate circuit quiescent dissipation; The testing circuit of this sense amplifier just detects when the bit line of charging circuit begins precharge, and only need wait until voltage on the bit line rise to or the turnover level of door after, just can output to the next stage circuit to testing result, be that charging circuit and testing circuit are almost worked simultaneously, so realized the target of reading fast.In sum, the sense amplifier of this new structure utilize cell stores information be 1 be the different principle that 0 o'clock bit line drives the total capacitance size, about passing through again two bit lines to about the difference in two memory module duration of charging, and this species diversity causes in the sense amplifier spy to put what of quantity of electric charge accumulation on the transistor capacitance, decide sense amplifier output high level or low level, thereby realized reading fast smoothly of storage data.
The reading circuit that is made of above-mentioned sense amplifier has anti-device property degeneration, the characteristics of stable performance.
Description of drawings
Fig. 1 is the structural representation of the utility model sense amplifier.
Fig. 2 is an example of the utility model sense amplifier.
Fig. 3 is the structural representation of half of storage unit tissue.
Fig. 4 is the structural representation of the reading circuit that is made of sense amplifier.
Embodiment
Below in conjunction with accompanying drawing and example the utility model is described in further detail.
As shown in Figure 1, the sense amplifier that provides of the utility model comprises charging control circuit 1, testing circuit 2 and keeps shaping output circuit 3.
Charging control circuit 1 is used to control the charging and the bleed off of pairs of bit line electric capacity, and charging control circuit 1 is made of two identical charging control electronic circuits 11,12, respectively two bit lines is charged.In idle condition, the electric charge on the charging control circuit pairs of bit line carries out bleed off, makes the voltage on the bit line keep original state; In the time of in working order, be controlled by charging of control control signal pairs of bit line.Charging control circuit can be by the mode of flexile realization, the single-stage phase inverter is the simplest structure, also can use the cascade of 2n+1 (n is not less than 0 integer) grade of phase inverter of amplifying step by step to realize, can also adopt controlled current source to realize discharging and recharging of constant current for increasing driving force.
Testing circuit 2 is used to detect the difference in both sides bit line duration of charging, and it is a same or door.With or door also flexible implementation can be arranged, can adopt complementary cmos on the logic style, have than logic (pseudo-NMOS), DCVSL, transfer tube logic and dynamic CMOS etc., can adopt on the logical organization L=AB+AB,
Figure Y200820067149D00061
Figure Y200820067149D00062
Deng.
Keep shaping output circuit 3 to be used for sense data is kept, and, export to subordinate's digital circuit and use its digital level that is shaped as standard.When EN is high level, and the grid of PMOS pipe P9 is high level, and to ground, so the top crown voltage of C1 is low level (0V) to the electric charge on the C1 by NMOS pipe N9 pipe bleed off, through the anti-phase back of phase inverter output terminal OUT output high level; When EN is low level, NMOS pipe N9 closes, grid input low level pulse in short-term as PMOS pipe P9, PMOS pipe P9 opens, by it capacitor C 1 is charged, when pulses low time during long enough, C1 be charged to high level (near or equal VCC), through the anti-phase back of phase inverter output low level (0V), compole in short-term when pulses low, C1 can not be charged to high level and keep low level (near or equal 0V), through the anti-phase back of phase inverter output terminal OUT output high level (VCC); At this moment, be low level as long as guarantee EN, then NMOS pipe N9 closes, after PMOS pipe P9 grid came back to high level, PMOS pipe P9 closed, because charge stored does not have the loop of charging and discharging on the capacitor C 1, therefore C1 top crown voltage remains unchanged, and the data of reading have obtained maintenance.
Be example with the simplest single-stage inverter structure below, the concrete structure of charging control circuit 1 is described.
Charging control circuit comprises PMOS pipe P1, P2 and NMOS pipe N1, N2; PMOS pipe P1 and NMOS pipe N1 form inverter structure, and its public grid is as charging control end EN, and its public drain electrode links to each other with the bit line BLR of the second memory module RB as the first charging output terminal; P2, N2 adopt same connected mode, and its public drain electrode links to each other with the bit line BLL of the first memory module LB as the second charging output terminal; When EN was high level, PMOS pipe P1, P2 closed, and NMOS pipe N1, N2 open, and the bit line BLL of first, second memory module LB, RB and the current potential of BLR all are pulled to low level.The bit line BLL of first, second memory module LB, RB and BLR are as the output of charging control circuit, and output signal enters the testing circuit of next stage.When EN was low level, two charging control circuits charged to bit line BLL and the BLR of first, second memory module LB, RB respectively simultaneously by two PMOS pipe P2 and P1.
Below adopting complementary cmos logic style,
Figure Y200820067149D00071
Same or the door of logical organization is an example, and the concrete structure of testing circuit 2 is described.
Testing circuit comprises PMOS pipe P3, P4, P5, P6, P7, P8 and NMOS pipe N3, N4, N5, N6, N7, N8.PMOS pipe P3, P4 and NMOS pipe N3, N4 form the rejection gate structure; It is 1-2 AND structure that PMOS pipe P5, P6, P7 and NMOS pipe N5, N6, N7 form logical relation; PMOS pipe P8 and NMOS pipe N8 form inverter structure.The public grid of PMOS pipe P3 and NMOS pipe N3 is as an input end of rejection gate, link to each other with the bit line BLL of the first memory module LB, the public grid of PMOS pipe P4 and NMOS pipe N4 is as another input end of rejection gate, link to each other with the bit line BLR of the second memory module RB, the drain electrode of PMOS pipe P3 links to each other with the source electrode of PMOS pipe P4, the public drain electrode of PMOS pipe P4 and NMOS pipe N3, N4 is as the output of rejection gate, with in the 1-2 AND structure of next stage or input end link to each other; The public grid of PMOS pipe P5 and NMOS pipe N5 is as one and input end of 1-2 AND, link to each other with the bit line BLL of the first memory module LB, the public grid of PMOS pipe P6 and NMOS pipe N6 is as another and input end of 1-2 AND, link to each other with the bit line BLR of the second memory module RB, the source electrode of NMOS pipe N5 links to each other with the drain electrode of NMOS pipe N6, the drain electrode of PMOS pipe P5, P6 links to each other with the source electrode of PMOS pipe P7, and the public drain electrode of PMOS pipe P7 and NMOS pipe N5, N7 links to each other with back level phase inverter as the output of 1-2 AND; The common gate of PMOS pipe P8 and NMOS pipe N8 links to each other with the output of prime 1-2 AND as the input of phase inverter, and its public drain electrode keeps the shaping output circuit to link to each other as output terminal with subordinate.Above structure constitutes together or door, promptly exports L=BLL ⊙ BLR.(when being high level or being low level) is output as high level when BLL is identical with the BLR level; When BLL and BLR level (be BLL be that low level or BLR are when being low level for high level BLL for high level BLR) not simultaneously, be output as low level.The output signal of testing circuit enters the maintenance shaping circuit of next stage.
As shown in Figure 3, the half of storage array basic structure of the EEPROM that sense amplifier is connected, the half of storage array capacity of EEPROM is n * m byte, the minimum selected cell that is organized into the capable n row of m is the structure of a byte, the bit line of corresponding position in the same row (BLxy, wherein x ∈ (0,1 ... m), y (0,1 ..., n)) link together, (WLx) links together with the word line in the delegation, word line (WL0-WLm) is selected m is capable, and the selected line word line is a high level, and simultaneously control corresponding gate voltage CG is admitted on the control gate of floating-gate pipe of the storage unit of being expert at, the selected line unit is not a low level, and the floating-gate pipe of place line storage unit keeps low level; Selection wire (SG0-SGn) is selected the n row, selects to be communicated to the row of sense amplifier, and selected column selection line is a high level, does not choose and classifies low level as.
As shown in Figure 4, the structure of the reading circuit that is made of sense amplifier is: SA0 represents 8 sense amplifier modules to SA7, and wherein the internal circuit of sense amplifier as shown in Figure 1.LB, RB are respectively first, second memory module, and the internal circuit of first, second memory module correspondence all as shown in Figure 3.The BLL of sense amplifier and BLR end are received respectively on the corresponding bit line of first, second memory module LB, RB, the control of first, second memory module delete voltage input end CG, common source end S line and selection wire SG0-SGn respectively correspondence link together, wherein common source end S is connected with ground by the NMOS pipe N11 that is controlled by charging control end EN, the independent control of the word line of first, second storage block (WL0-WLm).
Above-mentioned institutional framework is 8 to be example with the storer bit wide, storer for other bit wides (1-64) is suitable equally, only need corresponding increase simultaneously or reduce by first storage block and second storage block in minimum selected cell in the number of storage unit (Cell) and the number of sense amplifier get final product.
Voltage unit described below is a volt (V).The threshold voltage of the floating-gate pipe of definition storage " 0 " information is Vtprogram, and the threshold voltage of the floating-gate pipe of storage " 1 " information is Vterase.(Vterase is greater than Vtprogram)
The circuit working process is as follows:
When not working, EN is a high level, NMOS pipe N1 among Fig. 2 in the charging control circuit 1 of sense amplifier, N2 conducting, the bit line BLL of first, second storage block and BLR go up electric charge and carry out bleed off by N1 and N2 respectively, all pulled down to low level, same or door in the testing circuit 2 is exported high level at this moment, therefore keep the PMOS pipe P9 in the shaping output circuit 3 to turn-off, NMOS pipe N9 opens, electric charge on the capacitor C 1 carries out bleed off by N9, capacitor C 1 top crown voltage pulled down to ground, exports high level by the phase inverter that PMOS pipe P10 and NMOS pipe N10 form; Simultaneously because EN is a high level, the NMOS pipe N11 among Fig. 4 opens, and the current potential of common source end (S) is pulled down to ground;
During work, illustrate as shown in Figure 4 with the data instance of reading first storage block, second row, first row, at first EN still keeps high level, the corresponding selection signal SG0 input high level (3.3V) of selected row (first row), other select signal SG1-SGn input low level (0), selected row (second row) corresponding word lines signal WLL1 input high level (3.3V), other word-line signals WLL0, the equal input low level of WLL2-WLLm, WLR0-WLRm (0), control-grid voltage input end CG are sent into and are read voltage V CG:
V CG=(Vtprogram+Vterase)/2
Remove control gate this moment in the selected storage unit and select on the grid node voltage for being respectively VCC and V CGOutward, other all nodes are all pulled down to ground (0) by following trombone slide NMOS pipe N2 and N9 among Fig. 2;
EN is changed to low level (0) then, and the NMOS pipe N11 among Fig. 4 turn-offs, and common source end S disconnects with ground and being connected, and PMOS pipe P1, P2 among Fig. 2 open, and bit line BLL, the BLR to first, second storage block charges respectively; Bit line for second storage block, because all word line WLR0-WLRm are low level, all storage unit are all opened, and the PMOS pipe P1 among Fig. 2 only needs the capacitance of drain of the selection pipe of m storage unit connecting on the pairs of bit line to charge, and total charging capacitor size is C Ref=C MSD* m, wherein C MSDFor selecting the drain electrode parasitic capacitance value over the ground of pipe MS; For first storage block, will analyze respectively according to the difference of canned data.
When canned data on the storage unit was " 1 ", the threshold voltage of floating-gate pipe was Vterase, because V CG=(Vtprogram+Vterase)/2<Vterase, the floating-gate pipe of corresponding stored unit is not opened, PMOS among Fig. 2 pipe P2 only need the capacitance of drain of 1 selected storage unit floating-gate pipe connecting on the pairs of bit line and (m-1) capacitance of drain of individual not selected memory cell selecting pipe charge total charging capacitor size C Tot=C MCD+ C MSD* (m-1), C wherein MCDBe floating-gate pipe drain electrode parasitic capacitance value over the ground, owing to select the size of pipe and floating-gate pipe approaching, so can think C MCD≈ C MSD, C is then arranged Tot≈ C RefBe that the precharge charging capacitor is identical, simultaneously because charging valve PMOS pipe P1, the size of P2 equates, and bias condition identical (both grid all are connected with charging control end EN), and the initial potential of BLL and BLR is all identical (all to pulled down to ground when idle condition, current potential is 0), therefore in the time of can thinking to BLL and BLR charging, both ascending velocity much at one, and the turnover level of almost same by testing circuit among Fig. 2 simultaneously or door, the logic level that is both has only extremely short asynchronism(-nization), therefore testing circuit is only understood a short low level pulse of output stage, and owing to the low level pulse time is too short, C1 is short by the time compole of the pipe of the PMOS among Fig. 2 P9 charging, C1 top crown current potential rises slightly, but does not reach the turnover level of the phase inverter of being made up of PMOS pipe P10 among Fig. 2 and NMOS pipe N10, so sense amplifier output terminal OUT is output as high level (VCC); After this when EN is low level, PMOS pipe P9 guarantees and holds shutoff among Fig. 2, and NMOS pipe N9 keeps turn-offing, and C1 does not have the loop of charging and discharging, and current potential keeps low level (0) constant, and output terminal is still exported high level (VCC);
When canned data on the storage unit was " 0 ", the threshold voltage of floating-gate pipe was Vtprogram, because V CG=(Vtprogram+Vterase)/2〉Vtprogram, the floating-gate pipe of corresponding stored unit is opened, the shared source end S of all storage unit that PMOS among Fig. 2 pipe P2 needs to connect on the pairs of bit line charge and (m-1) capacitance of drain of individual not selected memory cell selecting pipe charge total charging capacitor size C Tot=C SOURCE+ C MSD* (m-1), C wherein SOURCEBe the source end capacitance size that this sense amplifier is all assigned to, C SOURCE=C SOURCE/ x, wherein x is that canned data is the number of " 0 " in the selected byte, x ∈ (1,2,3 ... 8), C SOURCEBe the total stray capacitance of source end, C SOURCE=8 * m * n * C MCS, owing to select the size of pipe and floating-gate pipe approaching, so can think C MCS≈ C MSD, C is then arranged TotWith C RefRatio be k=C Tot/ C Ref=(8 * n)/x+1-(1/m), choose suitable n, m value (promptly selecting the structure of suitable storer) can guarantee k 1, i.e. C TotC RefAt charging valve PMOS pipe P1, the size of P2 equates, and bias condition identical (both grid all are connected with charging control end EN), and the initial potential of BLL and BLR is all identical (all to pulled down to ground when idle condition, current potential is 0) situation under, BLR is because charging capacitor is little, voltage rises to high level rapidly, and BLL is because charging capacitor is big, ascending velocity is slow, therefore in charging process, have a period of time, during this period of time BLR boosted above testing circuit with or the turnover level of door, and this moment the BLL current potential still testing circuit with or the turnover level of door under, this moment with or door be output as low level, and because the difference of charging capacitor is bigger, therefore the low level duration is longer, C1 is longer by the time of the pipe of the PMOS among Fig. 2 P9 charging, by a period of time △ t, C1 top crown current potential just rises and reaches the turnover level of the phase inverter of being made up of PMOS pipe P10 among Fig. 2 and NMOS pipe N10, so sense amplifier output terminal OUT is output as low level (0); After this when EN is low level, when BLL, BLR all above with or the turnover level of door after, PMOS pipe P9 guarantees and holds shutoff among Fig. 2, NMOS pipe N9 keeps turn-offing, C1 does not have the loop of charging and discharging, and C1 top crown current potential keeps high level (being about VCC) constant, and output terminal is output low level (0) still.
Example:
The description of this example is based on to adopt on SMIC (SMIC) the 0.35 μ m band built-in EEPROM technology basis carries out circuit design.The threshold voltage of the floating-gate pipe MC pipe of technology library definition storage " 1 " information is 4V, and the threshold voltage of the floating-gate pipe MC pipe of storage " 0 " information is-1V.The operating voltage VCC=3V of whole EEPROM.
During circuit working, the voltage that adds respectively at CG and SG is respectively 1.5V and 3V, after the BL charging, if floating-gate pipe MC pipe storage " 0 " information, then floating-gate pipe MC conducting, the bit line capacitance of the storage block of choosing obtain the read output signal of " 0 " much larger than the electric capacity of not choosing storage block at output terminal; If floating-gate pipe MC pipe storage " 1 " information, it is basic identical that then floating-gate pipe MC manages the bit line capacitance of not conducting both sides storage block, therefore reads as " 1 ".

Claims (2)

1, a kind of sense amplifier that is used for EEPROM is characterized in that: it comprises charging control circuit (1), testing circuit (2) and keeps shaping output circuit (3);
Charging control circuit (1) is used to control the charging and the bleed off of pairs of bit line electric capacity, it is made of identical two charging control electronic circuits (11,12), two charging control electronic circuits (11,12) are controlled by charging control end (EN), and respectively two bit lines (BLL, BLR) are discharged and recharged;
Testing circuit (2) is used to detect the difference in above-mentioned two bit lines (BLL, BLR) duration of charging, be one with or door, the voltage of two bit lines (BLL, BLR) as with or the input of door; Its output is connected to the grid that keeps PMOS pipe P9 in the shaping output circuit (3);
Keep shaping output circuit (3) to comprise PMOS pipe P9, P10, NMOS pipe N9, N10 and capacitor C 1; The grid of PMOS pipe P9 connects the output terminal of testing circuit, and the grid of NMOS pipe N9 connects charging control end (EN), and its public drain electrode connects the top crown of capacitor C 1; Capacitor C 1 is connected into capacitive form by the NMOS pipe and constitutes, top crown is the grid of NMOS pipe, be connected with the input of the public drain electrode of PMOS pipe P9 and NMOS pipe N9 and subordinate phase inverter, bottom crown is connected PMOS pipe P10 with ground and NMOS pipe N10 forms inverter structure, its public grid is as the top crown of input termination capacitor C 1, and its public drain electrode is as the output terminal of sense amplifier.
2, the reading circuit that constitutes by the described sense amplifier of claim 1, it is characterized in that: it comprises K sense amplifier and first, second memory module (the LB, RB), 1≤K≤64 wherein, two bit line (BLL of each sense amplifier, BLR) receive first respectively, second memory module (the LB, RB) on the corresponding bit line, first, the control-grid voltage input end (CG) of second memory module, its common source end (S) and each selecting side correspondence respectively link together, wherein common source end (S) is connected first by the NMOS pipe N11 that is controlled by charging control end (EN) with ground, the word line of second storage block is independently control separately.
CNU2008200671491U 2008-05-09 2008-05-09 Sensitive amplifier for EEPROM and read circuit comprised by the same Expired - Lifetime CN201242868Y (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CNU2008200671491U CN201242868Y (en) 2008-05-09 2008-05-09 Sensitive amplifier for EEPROM and read circuit comprised by the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CNU2008200671491U CN201242868Y (en) 2008-05-09 2008-05-09 Sensitive amplifier for EEPROM and read circuit comprised by the same

Publications (1)

Publication Number Publication Date
CN201242868Y true CN201242868Y (en) 2009-05-20

Family

ID=40716158

Family Applications (1)

Application Number Title Priority Date Filing Date
CNU2008200671491U Expired - Lifetime CN201242868Y (en) 2008-05-09 2008-05-09 Sensitive amplifier for EEPROM and read circuit comprised by the same

Country Status (1)

Country Link
CN (1) CN201242868Y (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113054992A (en) * 2019-12-26 2021-06-29 上海交通大学 Reconfigurable dynamic logic cell
CN114078517A (en) * 2020-08-12 2022-02-22 上海复旦微电子集团股份有限公司 Sense amplifier and memory

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113054992A (en) * 2019-12-26 2021-06-29 上海交通大学 Reconfigurable dynamic logic cell
CN113054992B (en) * 2019-12-26 2022-05-17 上海交通大学 Reconfigurable dynamic logic cell
CN114078517A (en) * 2020-08-12 2022-02-22 上海复旦微电子集团股份有限公司 Sense amplifier and memory

Similar Documents

Publication Publication Date Title
CN100583294C (en) Sensitive amplifier used for EEPROM and read circuit constituted of the same
CN100456389C (en) Sense amplifier for multilevel non-volatile integrated memory devices
US6504761B2 (en) Non-volatile semiconductor memory device improved sense amplification configuration
CN102081959B (en) Memory reading circuit and memory
CN102157188A (en) Integrated circuit with separate supply voltage for memory that is different from logic circuit supply voltage
CN202275603U (en) Device and chip for memory writing operation
US20110026346A1 (en) Self-timed low power sense amplifier
CN1905075B (en) Semiconductor memory device
US6137732A (en) Semiconductor memory device having voltage boosting circuit
CN102339643B (en) Storer and reading circuit thereof
CN101819811A (en) Three-value FeRAM circuit
CN101847432B (en) Power supply structure of memory
CN201242868Y (en) Sensitive amplifier for EEPROM and read circuit comprised by the same
CN100479060C (en) Semiconductor memory device for low power system
CN1229994A (en) Semiconductor memory device
US7619924B2 (en) Device and method for reading out memory information
CN101110260B (en) Selective precharging circuit for memory device with charging compensating structure
US11817149B2 (en) Non volatile static random access memory device and corresponding control method
TW512349B (en) Method and low-power circuits used to generate accurate drain voltage for flash memory core cells in read mode
US7136317B1 (en) DRAM with self-resetting data path for reduced power consumption
CN100555463C (en) Produce the semiconductor device and the method for sensing signal
US20160049179A1 (en) Low-power sense amplifier
US20080074914A1 (en) Memory devices with sense amplifiers
CN104979009B (en) Memory and its reading circuit
CN112908369A (en) High-efficiency low-power-consumption high-capacity parallel input and output EEPROM sensitive read-discharge circuit

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
AV01 Patent right actively abandoned

Effective date of abandoning: 20080509

C25 Abandonment of patent right or utility model to avoid double patenting