CN1808452A - 电路设计方法及系统 - Google Patents
电路设计方法及系统 Download PDFInfo
- Publication number
- CN1808452A CN1808452A CNA2006100064121A CN200610006412A CN1808452A CN 1808452 A CN1808452 A CN 1808452A CN A2006100064121 A CNA2006100064121 A CN A2006100064121A CN 200610006412 A CN200610006412 A CN 200610006412A CN 1808452 A CN1808452 A CN 1808452A
- Authority
- CN
- China
- Prior art keywords
- interconnection
- circuit
- section
- pin
- automatically
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 67
- 238000013461 design Methods 0.000 title claims abstract description 50
- 230000003071 parasitic effect Effects 0.000 claims abstract description 59
- 238000010586 diagram Methods 0.000 claims description 35
- 239000002184 metal Substances 0.000 claims description 23
- 230000024241 parasitism Effects 0.000 claims description 13
- 230000005611 electricity Effects 0.000 claims description 10
- 230000008859 change Effects 0.000 claims description 5
- 230000008569 process Effects 0.000 description 22
- 238000005516 engineering process Methods 0.000 description 11
- 239000000203 mixture Substances 0.000 description 11
- 238000012545 processing Methods 0.000 description 6
- 238000012986 modification Methods 0.000 description 5
- 230000004048 modification Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 238000012938 design process Methods 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 230000002950 deficient Effects 0.000 description 3
- 239000000284 extract Substances 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 238000004590 computer program Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000003245 working effect Effects 0.000 description 2
- 206010027336 Menstruation delayed Diseases 0.000 description 1
- 101150080085 SEG1 gene Proteins 0.000 description 1
- 101100421134 Schizosaccharomyces pombe (strain 972 / ATCC 24843) sle1 gene Proteins 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000012217 deletion Methods 0.000 description 1
- 230000037430 deletion Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 238000000605 extraction Methods 0.000 description 1
- 230000008676 import Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 238000013507 mapping Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/32—Circuit design at the digital level
- G06F30/33—Design verification, e.g. functional simulation or model checking
- G06F30/3308—Design verification, e.g. functional simulation or model checking using simulation
- G06F30/3312—Timing analysis
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims (21)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/040,139 US7228514B2 (en) | 2005-01-21 | 2005-01-21 | Method, system and computer program product for automatically estimating pin locations and interconnect parasitics of a circuit layout |
US11/040,139 | 2005-01-21 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1808452A true CN1808452A (zh) | 2006-07-26 |
CN100461189C CN100461189C (zh) | 2009-02-11 |
Family
ID=36840348
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2006100064121A Expired - Fee Related CN100461189C (zh) | 2005-01-21 | 2006-01-20 | 电路设计方法及系统 |
Country Status (2)
Country | Link |
---|---|
US (1) | US7228514B2 (zh) |
CN (1) | CN100461189C (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105612520A (zh) * | 2013-08-06 | 2016-05-25 | Ess技术有限公司 | 连接的元件的约束性布置 |
CN105631087A (zh) * | 2014-11-26 | 2016-06-01 | 台湾积体电路制造股份有限公司 | 用于集成电路布局生成的方法、器件和计算机程序产品 |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060161413A1 (en) * | 2005-01-14 | 2006-07-20 | Legend Design Technology, Inc. | Methods for fast and large circuit simulation |
JP2006301837A (ja) * | 2005-04-19 | 2006-11-02 | Nec Electronics Corp | マクロ内配線を考慮したネットリストを用いて遅延計算を行う設計方法及びそのネットリストの作成プログラム |
JP2006323643A (ja) * | 2005-05-19 | 2006-11-30 | Nec Electronics Corp | 半導体集積回路のフロアプラン設計プログラム、フロアプラン設計装置、および設計方法 |
US7363607B2 (en) * | 2005-11-08 | 2008-04-22 | Pulsic Limited | Method of automatically routing nets according to parasitic constraint rules |
JP2007172433A (ja) * | 2005-12-26 | 2007-07-05 | Fujitsu Ltd | シミュレーションモデル生成用データ作成装置、シミュレーションモデル生成用データ作成方法及びシミュレーションモデル生成用データ作成プログラム |
US7490303B2 (en) * | 2006-03-03 | 2009-02-10 | International Business Machines Corporation | Identifying parasitic diode(s) in an integrated circuit physical design |
US7913216B2 (en) | 2008-02-16 | 2011-03-22 | International Business Machines Corporation | Accurate parasitics estimation for hierarchical customized VLSI design |
JP5293488B2 (ja) * | 2009-08-05 | 2013-09-18 | 富士通セミコンダクター株式会社 | 設計支援プログラム、設計支援装置、および設計支援方法 |
CN101996267B (zh) * | 2009-08-10 | 2012-09-19 | 鸿富锦精密工业(深圳)有限公司 | 印刷电路板布线系统及印刷电路板内层分割方法 |
TWI416358B (zh) * | 2009-08-19 | 2013-11-21 | Hon Hai Prec Ind Co Ltd | 印刷電路板佈線系統及印刷電路板內層分割方法 |
US8296704B1 (en) * | 2010-07-09 | 2012-10-23 | Altera Corporation | Method and apparatus for simultaneous switching noise optimization |
US8782577B2 (en) | 2010-07-24 | 2014-07-15 | Cadence Design Systems, Inc. | Method, apparatus, and article of manufacture for providing in situ, customizable information in designing electronic circuits with electrical awareness |
US8694950B2 (en) | 2010-07-24 | 2014-04-08 | Cadence Design Systems, Inc. | Methods, systems, and articles of manufacture for implementing electronic circuit designs with electrical awareness |
CA2786220C (en) * | 2011-08-18 | 2020-02-18 | Valydate Inc. | Validation of circuit definitions |
US9798847B2 (en) * | 2015-07-07 | 2017-10-24 | International Business Machines Corporation | Cross-hierarchy interconnect adjustment for power recovery |
KR20170133750A (ko) * | 2016-05-26 | 2017-12-06 | 삼성전자주식회사 | 집적 회로의 설계를 위한 컴퓨터 구현 방법 |
CN109376758B (zh) * | 2018-09-07 | 2021-11-30 | 广州算易软件科技有限公司 | 一种基于图形的元器件识别方法、系统、装置和存储介质 |
US10664644B1 (en) | 2018-12-12 | 2020-05-26 | Bqr Reliability Engineering Ltd. | Method and apparatus for schematic verification of electronic circuits |
US12106032B1 (en) * | 2021-10-04 | 2024-10-01 | Cadence Design Systems, Inc. | Port generation based on layout connectivity information |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6080201A (en) * | 1998-02-10 | 2000-06-27 | International Business Machines Corporation | Integrated placement and synthesis for timing closure of microprocessors |
US6804810B1 (en) * | 2000-02-21 | 2004-10-12 | Hewlett-Packard Development Company, L.P. | Resistance and capacitance estimation |
KR100363087B1 (ko) * | 2000-04-06 | 2002-12-02 | 삼성전자 주식회사 | 비표준 셀을 포함하는 집적회로의 설계 및 레이아웃 방법및 이를 기록한 기록매체 |
US6523156B2 (en) * | 2001-06-08 | 2003-02-18 | Library Technologies, Inc. | Apparatus and methods for wire load independent logic synthesis and timing closure with constant replacement delay cell libraries |
JP2005518002A (ja) * | 2001-06-08 | 2005-06-16 | マグマ・デザイン・オートメーション・インコーポレイテッド | 階層的な集積回路設計および解析システムにおけるサブモジュールの設計の表示 |
US7082587B2 (en) * | 2001-12-18 | 2006-07-25 | Cadence Design Systems, Inc. | Method of estimating path delays in an IC |
-
2005
- 2005-01-21 US US11/040,139 patent/US7228514B2/en not_active Expired - Fee Related
-
2006
- 2006-01-20 CN CNB2006100064121A patent/CN100461189C/zh not_active Expired - Fee Related
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105612520A (zh) * | 2013-08-06 | 2016-05-25 | Ess技术有限公司 | 连接的元件的约束性布置 |
CN105631087A (zh) * | 2014-11-26 | 2016-06-01 | 台湾积体电路制造股份有限公司 | 用于集成电路布局生成的方法、器件和计算机程序产品 |
CN105631087B (zh) * | 2014-11-26 | 2018-12-21 | 台湾积体电路制造股份有限公司 | 用于集成电路布局生成的方法、器件和计算机程序产品 |
Also Published As
Publication number | Publication date |
---|---|
US7228514B2 (en) | 2007-06-05 |
CN100461189C (zh) | 2009-02-11 |
US20060190900A1 (en) | 2006-08-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100461189C (zh) | 电路设计方法及系统 | |
Pan et al. | FastRoute: A step to integrate global routing into placement | |
US9852253B2 (en) | Automated layout for integrated circuits with nonstandard cells | |
US7823113B1 (en) | Automatic integrated circuit routing using spines | |
US6898769B2 (en) | Decoupling capacitor sizing and placement | |
US8887114B2 (en) | Automatic tap driver generation in a hybrid clock distribution system | |
JP4521640B2 (ja) | 集積回路製作におけるデルタ情報設計クロージャ | |
US9092591B2 (en) | Automatic generation of wire tag lists for a metal stack | |
US7827016B1 (en) | Simulating circuits by distributed computing | |
US7890905B2 (en) | Slew constrained minimum cost buffering | |
Papa et al. | Physical synthesis with clock-network optimization for large systems on chips | |
WO2006136845A2 (en) | Integrated circuit routing and compaction | |
JP2002149730A (ja) | 回路設計装置,回路設計方法及びタイミング配分装置 | |
Vittal et al. | Power optimal buffered clock tree design | |
US10068043B1 (en) | Validating integrated circuit simulation results | |
JP2011525261A (ja) | 集積回路設計およびライブラリの最適化 | |
US10242145B1 (en) | Optimizing a power grid for an integrated circuit | |
CN102637217A (zh) | 基于云计算平台的大规模集成电路布线的方法及其系统 | |
CN1408092A (zh) | 行为合成电子设计自动化工具的β-TO-B应用服务提供商 | |
JP2005518002A (ja) | 階層的な集積回路設計および解析システムにおけるサブモジュールの設計の表示 | |
US7168057B2 (en) | Targeted optimization of buffer-tree logic | |
US7480886B2 (en) | VLSI timing optimization with interleaved buffer insertion and wire sizing stages | |
CN1495649A (zh) | 用于在寄存器传送级对集成电路的性能进行估算的系统 | |
US7913216B2 (en) | Accurate parasitics estimation for hierarchical customized VLSI design | |
US8402420B2 (en) | Designing an optimal wiring topology for electromigration avoidance |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20171121 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171121 Address after: American New York Patentee after: Core USA second LLC Address before: American New York Patentee before: International Business Machines Corp. |
|
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20090211 |