CN1564492A - Frame synchronous circuit and method for eliminating time frequency deviation effect of orthogonal FDM - Google Patents
Frame synchronous circuit and method for eliminating time frequency deviation effect of orthogonal FDM Download PDFInfo
- Publication number
- CN1564492A CN1564492A CN 200410003498 CN200410003498A CN1564492A CN 1564492 A CN1564492 A CN 1564492A CN 200410003498 CN200410003498 CN 200410003498 CN 200410003498 A CN200410003498 A CN 200410003498A CN 1564492 A CN1564492 A CN 1564492A
- Authority
- CN
- China
- Prior art keywords
- input
- output
- group
- conjugate
- links
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000001360 synchronised effect Effects 0.000 title claims abstract description 18
- 230000000694 effects Effects 0.000 title claims description 7
- 238000000034 method Methods 0.000 title description 9
- 238000005070 sampling Methods 0.000 claims abstract description 15
- 230000001934 delay Effects 0.000 claims abstract description 8
- 230000003111 delayed effect Effects 0.000 claims abstract description 7
- 230000021615 conjugation Effects 0.000 claims description 43
- 108010076504 Protein Sorting Signals Proteins 0.000 claims description 22
- 238000012360 testing method Methods 0.000 claims description 14
- 238000012549 training Methods 0.000 claims description 13
- 230000000052 comparative effect Effects 0.000 claims description 8
- 230000008030 elimination Effects 0.000 claims 2
- 238000003379 elimination reaction Methods 0.000 claims 2
- 238000001514 detection method Methods 0.000 abstract description 13
- 235000010582 Pisum sativum Nutrition 0.000 abstract 1
- 240000004713 Pisum sativum Species 0.000 abstract 1
- 239000000523 sample Substances 0.000 description 13
- 238000004891 communication Methods 0.000 description 6
- 238000005516 engineering process Methods 0.000 description 4
- 230000001427 coherent effect Effects 0.000 description 3
- 238000000205 computational method Methods 0.000 description 3
- 230000000875 corresponding effect Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 238000004364 calculation method Methods 0.000 description 1
- 230000002596 correlated effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000013074 reference sample Substances 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Landscapes
- Synchronisation In Digital Transmission Systems (AREA)
Abstract
The circuit includes local reference conjugate sequencer, delayed conjugate correlator, selecting merger unit. Local reference conjugate sequencer stores conjugate values of local reference sequence samples in different time delays. Multiplication is carried out between the said conjugate values and OFDM data sequence received respectively. Delayed conjugate correlator delays the multiplied result. After taking conjugate operated result of previous step, Multiplication is carried out between the multiplied result and the delayed multiplied result. The result of multiplication in twice is accumulated and square summation is carried out. Selective merger is carried out for output values of multiple delayed conjugate correlators. Peak detection is carried out in order to select maximum. The position of the peas value is synchronous position. Before frequency synchronism and symbol synchronization, the circuit can find position of OFDM frame precisely without inference from frequency deviation and sampling clock.
Description
Technical field
The present invention relates to digital communication technology field, be used for the vertical sync circuit of erasure signal carrier frequency offset and sampling clock deviation (being designated hereinafter simply as the time-frequency deviation) influence in particularly a kind of OFDM (OFDM) communication system.
Background technology
OFDM (hereinafter to be referred as OFDM) is a kind of transmission technology of broad band multicarrier efficiently, has higher band efficiency and outstanding ability of anti-multipath, is suitable for high speed data transfer.At present, the OFDM technology is used widely in different communication systems, as European digital television broadcasting standard DVB-T, WLAN standard IEEE 802.11a and HiperLAN2, wireless metropolitan area network standard IEEE 802.16a etc.
In having the communication system of known training sequence, frame synchronization realizes by the detection to training sequence often.In order to simplify circuit design and realization, adopt the method achieve frame of coherent detection synchronous usually.Promptly utilize the correlation properties of known training sequence, detect the initial moment of identification synchronizing sequence by related operation and peak value.But, not set up under any synchronous situation at receiver, carrier frequency offset that exists in the system and sampling clock deviation will produce bigger influence to coherent detection, can cause coherent detection to be lost efficacy when serious.Thereby in general communication system, frame synchronizing process often is placed on carrier synchronization and symbol timing is finished synchronously.But for the ofdm system with burst communication character, as IEEE 802.11a, its frame synchronization needs to finish before carrier synchronization and symbol synchronization, promptly sets up frame synchronization under the situation that has carrier frequency offset and sampling clock deviation.
Summary of the invention
The present invention has designed a kind of based on postponing the relevant concurrent frame sync detection circuit of conjugation, can accurately find the position of OFDM frame head before carrier synchronization and symbol synchronization, and not be subjected to the influence of system carrier frequency deviation and sampling clock deviation.
The correlation of time-delay conjugation correlator output of the present invention is 8 powers of signal amplitude, can improve the detection probability of peak value.Therefore, described frame synchronous testing circuit has very strong antijamming capability.In addition, described frame synchronous testing circuit has also that structure is flexible, algorithm is simple, be easy at the scene in the programmable logic array (FPGA) characteristics such as realization.
The invention is characterized in that it contains;
A this locality is made of ROM with reference to the conjugate sequence generator, prestore in advance training sequence the conjugate of local reference sequences sample of different delay;
M+1 postpones the conjugation correlator, and M is any positive integer, and it has two inputs: input signal sequence input and local with reference to the conjugate sequence input; Described correlator contains:
First group of N-1 delayer, each is delayed time a sampling interval, is connected in series with input signal successively;
First group of N multiplier, their first input links to each other with the signal input part of above-mentioned this locality with reference to the conjugate sequence generator respectively, and their second input is connected respectively to each output of input signal sequence and first group of N-1 delayer;
Second group of N delayer, its input link to each other with the output of first group of N multiplier respectively successively;
N conjugator, they respectively are circuit, their each input links to each other with the output of second group of N delayer respectively successively;
Second group of N multiplier, they each two inputs are arranged, each links to each other with the output of first group of N multiplier, the output of a N conjugator respectively successively;
An adder, its a N input link to each other with the output of second group of N multiplier respectively successively;
A squarer, its input links to each other with the output of above-mentioned adder;
A selectivity merges device, and its input links to each other with the cross correlation value output of squarer in M+1 the time-delay conjugation correlator;
A peak detector, its input links to each other with the maximum output that selectivity merges device, and output peak, i.e. frame synchronization position.
Feature of the present invention is that also it contains:
A this locality is made of ROM with reference to the conjugate sequence generator, prestores the conjugate of local reference sequences sample of the different delay of training sequence in advance;
A time-delay conjugation correlator, it has two inputs: input signal sequence input and local with reference to the conjugate sequence input, described correlator contains:
First group of N-1 delayer, each unit that delays time is connected in series with input signal successively;
First group of N multiplier, their first input links to each other with the signal input part of above-mentioned this locality with reference to the conjugate sequence generator respectively, and their second input is connected respectively to each output of input signal sequence and first group of N-1 delayer;
Second group of N delayer, its input link to each other with the output of first group of N multiplier respectively successively;
N conjugator, they respectively are circuit, their each input links to each other with the output of second group of N delayer respectively successively;
Second group of N multiplier, they each two inputs are arranged, each links to each other with the output of first group of N multiplier, the output of a N conjugator respectively successively;
An adder, its a N input link to each other with the output of second group of N multiplier respectively successively;
A squarer, its input links to each other with the output of above-mentioned adder;
The cross correlation value output of the squarer in a peak detector, its input and time-delay conjugation correlator links to each other, and exports peak, i.e. frame synchronization position.
Feature of the present invention is that also selectivity merges device and contains:
First comparator, its input links to each other with above-mentioned M+1 output that postpones the conjugation correlator;
A M+1 selects 1 selector, and its M+1 data input links to each other with above-mentioned M+1 output that postpones the conjugation correlator, and its selection control input end links to each other with the comparative result output of above-mentioned first comparator.
Feature of the present invention is that also peak detector contains:
Second comparator, its input links to each other with the output that above-mentioned selectivity merges device;
An enable switch, its several inputs link to each other with the output that selectivity merges device, and its control input end that enables links to each other with the comparative result output of above-mentioned second comparator.
Description of drawings
Fig. 1 is the structural representation of OFDM frame synchronous testing circuit of the present invention.
Fig. 2 is the structural representation of delay conjugation correlator implementation of the present invention.
Fig. 3 is the structural representation that selectivity of the present invention merges the device implementation.
Fig. 4 is the structural representation of peak detector implementation of the present invention.
Fig. 5 is the operational flowchart of concurrent frame synchronization detecting method of the present invention.
Fig. 6 is the operational flowchart of delay conjugation correlation value calculation method of the present invention.
Embodiment:
According to an aspect of the present invention, provide a kind of OFDM frame synchronous testing circuit (referring to accompanying drawing 1) of being correlated with based on the delay conjugation, its parallel branches way is M+1, and M is any positive integer.M+1 road concurrent frame sync detection circuit comprises: a this locality is with reference to the conjugate sequence generator, is used to produce the conjugate of local reference sequences sample of the different delay of training sequence; M+1 postpones the conjugation correlator, is used to calculate local with reference to the delay conjugation correlation between conjugate sequence sample value and the input signal sequence; A selectivity merges device, is used for selecting maximum from M+1 correlation that postpones the output of conjugation correlator; A peak detector is used for that the maximum of selecting is carried out peak value and detects, and the output peak is as the position of OFDM frame synchronization.
The implementation (referring to accompanying drawing 2) of each delay conjugation correlator of the present invention comprises: (N is the length of training sequence to 2N-1 delayer, promptly local length) with reference to conjugate sequence, wherein first group a N-1 delayer was used for successively input signal sequence 1 sampling interval of time-delay, and second group a N delayer is used for the n that delays time respectively with N the result that first group of multiplier exported
0The individual sampling interval, n
0Be positive integer; 2N multiplier is divided into first group and second group, and every group comprises N multiplier, is respectively applied for and carries out complex multiplication operation; N conjugator is respectively applied for input value got conjugation; An adder is used to carry out the complex addition computing; And a squarer, be used to carry out plural square operation.
The implementation (referring to accompanying drawing 3) that selectivity of the present invention merges device comprises that a comparator and a M+1 select 1 selector, and wherein, the comparator device detects the maximum of multiple signals sequence; M+1 selects 1 selector to take out a road of numerical value maximum according to comparative result from the multiple signals sequence.
The implementation of peak detector of the present invention (referring to accompanying drawing 4) comprises a comparator and an enable switch, and wherein, the comparator device is used for the peak of decision signal; Enable switch is passed through according to comparative result control signal peak value.
According to another aspect of the present invention, provide a kind of concurrent frame synchronization detecting method (referring to accompanying drawing 5) of frequency deviation effect when eliminating ofdm signal.Said method comprising the steps of: at first, by this locality with reference to this locality of the different delay in the conjugate sequence generator generation time territory with reference to the conjugate sequence sample value; Then, postpone the delay conjugation correlation of conjugation correlator difference parallel computation this locality by the M+1 road with reference to conjugate sequence and input signal sequence; Then, merge device by selectivity and from the correlation of M+1 road delay conjugation correlator output, select maximum; At last, by peak detector selectivity is merged the selected maximum of device and carry out the peak value detection, when peak value occurred, the position of output peak value was as the position of frame synchronization.
The present invention also provides a kind of method (referring to accompanying drawing 6) of calculating this locality with reference to the delay conjugation correlation of conjugate sequence and input signal sequence.Described computational methods may further comprise the steps: at first, by first group of N-1 delayer successively with 1 unit of input signal sequence time-delay; Then, by first group of N multiplier 1st to N the sample value of this locality with reference to conjugate sequence multiplied each other with the input signal sequence of time-delay 0 to time-delay N-1 unit respectively; Then, with an above-mentioned N multiplication result specific unit that delays time respectively, again the result after the time-delay is asked conjugate; Then, multiply each other with an above-mentioned N conjugate respectively by N the result of second group of N multiplier first group of multiplier; Then, by adder to N result of the second group of multiplier summation operation that adds up; At last, above-mentioned summed result is carried out square operation, obtain local delay conjugation correlation with reference to conjugate sequence and input signal sequence by squarer.
The parallel branch way M of frame synchronous testing circuit of the present invention can freely increase and decrease the processing path according to implementation complexity.Also can adopt one tunnel branch, can not need this moment selectivity to merge device, and adopt a this locality to form complete frame synchronous testing circuit with reference to conjugate sequence generator, a delay conjugation correlator and a peak detector.
By be described in detail other purpose, characteristic and the advantage that the present invention may be better understood below in conjunction with the embodiment of accompanying drawing to OFDM frame synchronous testing circuit of the present invention and its implementation.
With reference to figure 1 OFDM frame synchronous testing circuit proposed by the invention is described.Shown in Figure 1 is M+1 road parallel OFDM frame synchronous testing circuit, and it comprises: a this locality is with reference to conjugate sequence generator 102, is used to produce the conjugate of local reference sequences sample of the different delay of training sequence; M+1 postpones conjugation correlator 1010 to 101M, is used to calculate local delay conjugation correlation with reference to conjugate sequence sample value and input signal sequence; A selectivity merges device 103, is used for selecting maximum from M+1 correlation that postpones the output of conjugation correlator; A peak detector 104 is used for that selectivity is merged device 103 selected maximums and carries out the peak value detection, and the output peak is as the position of frame synchronization.If the frequency domain value of the known training sequence that transmitter sends is A (k), k=0,1...N-1, thresholding is a (m) when corresponding, m=0,1...N-1, its corresponding conjugate is a
*(m), m=0,1...N-1, N are the length of training sequence.The local conjugate a that the local reference sample of M+1 group different delay is provided with reference to conjugate sequence generator 102
*(m), a
*(m-1/ (2M)), a
*(m-2/ (2M)) ... a
*(m-M/ (2M).Above-mentioned a
*(m-i/ (2M)) is the conjugate of a (m-i/ (2M)), and a (m-i/ (2M)), i=0, the 1...M sequence then can obtain by frequency domain value A (k) is carried out fast Fourier transform (FFT), promptly
These this locality are with reference to conjugation sample a
*(m-i/ (2M)) is fixed sequence program, therefore can generate in advance and be placed among the ROM, reads from ROM when needed; Also can generate by directly calculating dynamically.Obviously, utilize the method for ROM generation more efficient, can save computing time.
As a special case, the parallel branch way of frame synchronous testing circuit of the present invention can be 1.Can not need this moment selectivity to merge device 103, and adopt a this locality to postpone conjugation correlator 1010 and a peak detector 104 is formed complete frame synchronous testing circuit with reference to conjugate sequence generator 102, one.It is in this case, local that select for use with reference to conjugate sequence generator 102 is the conjugate a that not have the training sequence sample of delaying time
*(m), m=0,1...N-1, and the output of delay conjugation correlator 1010 directly links to each other with the input of peak detector 103.Peak detector 103 output peaks are as correct frame synchronization position.
An embodiment of delay conjugation correlator proposed by the invention is described below with reference to Fig. 2.As shown in Figure 2, described delay conjugation correlator comprises 2N-1 delayer, comprise first group of delayer 2012 to 201N, and second group of delayer 2111 is respectively applied for the time delay of input value being carried out specific interval to 211N; 2N multiplier comprises first group of multiplier 2021 to 202N, and second group of multiplier 2121 is respectively applied for and carries out complex multiplication operation to 212N; N conjugator 2031 is respectively applied for input value got conjugation to 203N; An adder 2040 is used to carry out add operation; And a squarer 2050, be used to carry out square operation.Wherein, first group of delayer 2012 to 201N is used for successively with input signal sequence 1 sampling interval of time-delay; First group of multiplier 2021 to 2022 is used for 1st to N the sample value of this locality with reference to conjugate sequence multiplied each other with the input signal sequence of time-delay 0 to the time-delay N-1 sampling interval respectively; Second group of delayer 2111 to 211N is used for the above-mentioned N multiplication result n that delays time respectively
0The individual sampling interval; Conjugator 2031 to 203N is used for the result after the above-mentioned time-delay is asked conjugate respectively; Second group of multiplier 2121 to 212N is used for the result of first group of multiplier is multiplied each other with an above-mentioned N conjugate respectively; Adder 204 is used for the result of second group of multiplier is carried out summation operation; Squarer 205 is used for above-mentioned summed result is carried out square operation, obtains required delay conjugation correlation.
Below with reference to Fig. 3 the embodiment that selectivity proposed by the invention merges device is described.As shown in Figure 3, comprise a comparator 301 and a M+1 that selectivity of the present invention merges device select 1 selector 302, and wherein, the comparator device detects the maximum of multiple signals sequence; M+1 selects 1 selector to take out a road of numerical value maximum according to comparative result from the multiple signals sequence.
An embodiment of peak detector proposed by the invention is described below with reference to Fig. 4.As shown in Figure 4, peak detector of the present invention comprises a comparator 401 and an enable switch 402, and wherein, the comparator device is used for the peak of decision signal; Enable switch is passed through according to comparative result control signal peak value.
Below with reference to Fig. 5 OFDM frame synchronization detection method of the present invention is described.As shown in Figure 5, described M+1 road OFDM frame synchronization detection method may further comprise the steps: at first, at step S501, by this locality with reference to this locality of the different delay in the conjugate sequence generator 102 generation time territories with reference to the conjugate sequence sample value; Then, to step S502M, postpone the delay conjugation correlation of conjugation correlator 1010 to 101M difference parallel computation this locality at step S5020 with reference to conjugate sequence and input signal sequence by the M+1 road; Then, at step S503, merge device 103 by selectivity and from the correlation of M+1 road delay conjugation correlator output, select maximum; At last, at step S504, merge the selected maximum of device by 104 pairs of selectivity of peak detector and carry out the peak value detection, when peak value occurred, the position of output peak value was as the position of frame synchronization.
Below with reference to Fig. 6 the computational methods of this locality of the present invention with reference to the delay conjugation correlation of conjugate sequence and input signal sequence are described.As shown in Figure 6, described computational methods may further comprise the steps: at first,, successively input signal sequence is delayed time 1 sampling interval by delayer 2012 to 201N to step S601N at step S6012; Then,, 1st to N the sample value of this locality with reference to conjugate sequence multiplied each other with the input signal sequence of time-delay 0 to the time-delay N-1 sampling interval respectively to step S602N at step S6021 by first group of multiplier 2021 to 202N; Then, at step S6111 to step S611N, by delayer 2111 to 211N with the above-mentioned N multiplication result n that delays time respectively
0The individual sampling interval; Then, to step S603N, the result after the above-mentioned time-delay is asked conjugate respectively at step S6031 by conjugator 2031 to 203N; Then, to step S612N, N result with first group of multiplier multiplies each other with an above-mentioned N conjugate respectively by second group of multiplier 2121 to 212N at step S6121; Then, at step S604, by N result of 204 pairs of second group of multipliers of the adder summation operation that adds up; At last,, carry out square operation, obtain required delay conjugation correlation by 205 pairs of above-mentioned summed result of squarer at step S605.
Claims (4)
1. the frame synchronous testing circuit of frequency deviation effect is characterized in that realizing that it contains when eliminating orthogonal frequency-division multiplex singal on FPGA:
A this locality is made of ROM with reference to the conjugate sequence generator, prestore in advance training sequence the conjugate of local reference sequences sample of different delay;
M+1 postpones the conjugation correlator, and M is any positive integer, and it has two inputs: input signal sequence input and local with reference to the conjugate sequence input; Described correlator contains:
First group of N-1 delayer, each is delayed time a sampling interval, is connected in series with input signal successively;
First group of N multiplier, their first input links to each other with the signal input part of above-mentioned this locality with reference to the conjugate sequence generator respectively, and their second input is connected respectively to each output of input signal sequence and first group of N-1 delayer;
Second group of N delayer, its input link to each other with the output of first group of N multiplier respectively successively;
N conjugator, they respectively are circuit, their each input links to each other with the output of second group of N delayer respectively successively;
Second group of N multiplier, they each two inputs are arranged, each links to each other with the output of first group of N multiplier, the output of a N conjugator respectively successively;
An adder, its a N input link to each other with the output of second group of N multiplier respectively successively;
A squarer, its input links to each other with the output of above-mentioned adder;
A selectivity merges device, and its input links to each other with the cross correlation value output of squarer in M+1 the time-delay conjugation correlator;
A peak detector, its input links to each other with the maximum output that selectivity merges device, and output peak, i.e. frame synchronization position.
2. the vertical sync circuit of frequency deviation effect when eliminating orthogonal frequency-division multiplex singal is characterized in that it contains:
A this locality is made of ROM with reference to the conjugate sequence generator, prestores the conjugate of local reference sequences sample of the different delay of training sequence in advance;
A time-delay conjugation correlator, it has two inputs: input signal sequence input and local with reference to the conjugate sequence input, described correlator contains:
First group of N-1 delayer, each unit that delays time is connected in series with input signal successively;
First group of N multiplier, their first input links to each other with the signal input part of above-mentioned this locality with reference to the conjugate sequence generator respectively, and their second input is connected respectively to each output of input signal sequence and first group of N-1 delayer;
Second group of N delayer, its input link to each other with the output of first group of N multiplier respectively successively;
N conjugator, they respectively are circuit, their each input links to each other with the output of second group of N delayer respectively successively;
Second group of N multiplier, they each two inputs are arranged, each links to each other with the output of first group of N multiplier, the output of a N conjugator respectively successively;
An adder, its a N input link to each other with the output of second group of N multiplier respectively successively;
A squarer, its input links to each other with the output of above-mentioned adder;
The cross correlation value output of the squarer in a peak detector, its input and time-delay conjugation correlator links to each other, and exports peak, i.e. frame synchronization position.
3. the frame synchronous testing circuit of frequency deviation effect is characterized in that during elimination orthogonal frequency-division multiplex singal as claimed in claim 1, and selectivity merges device and contains:
First comparator, its input links to each other with above-mentioned M+1 output that postpones the conjugation correlator;
A M+1 selects 1 selector, and its M+1 data input links to each other with above-mentioned M+1 output that postpones the conjugation correlator, and its selection control input end links to each other with the comparative result output of above-mentioned first comparator.
4. the frame synchronous testing circuit of frequency deviation effect during elimination orthogonal frequency-division multiplex singal as claimed in claim 1 is characterized in that peak detector contains:
Second comparator, its input links to each other with the output that above-mentioned selectivity merges device;
An enable switch, its data input pin links to each other with the output that selectivity merges device, and its control input end that enables links to each other with the comparative result output of above-mentioned second comparator.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2004100034983A CN1327642C (en) | 2004-04-02 | 2004-04-02 | Frame synchronous circuit and method for eliminating time frequency deviation effect of orthogonal FDM |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CNB2004100034983A CN1327642C (en) | 2004-04-02 | 2004-04-02 | Frame synchronous circuit and method for eliminating time frequency deviation effect of orthogonal FDM |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1564492A true CN1564492A (en) | 2005-01-12 |
CN1327642C CN1327642C (en) | 2007-07-18 |
Family
ID=34477624
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2004100034983A Expired - Fee Related CN1327642C (en) | 2004-04-02 | 2004-04-02 | Frame synchronous circuit and method for eliminating time frequency deviation effect of orthogonal FDM |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN1327642C (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100377519C (en) * | 2005-06-17 | 2008-03-26 | 凯明信息科技股份有限公司 | Relative method for primary synchronizing in CDMA mobile communication system |
CN100463459C (en) * | 2006-01-09 | 2009-02-18 | 北京北方烽火科技有限公司 | WiMAX system base station receiving end timing and frequency deviation combined synchnonization method |
CN101039304B (en) * | 2007-05-09 | 2010-06-09 | 中兴通讯股份有限公司 | Method for producing HARQ feedback signal and apparatus thereof |
CN101304260B (en) * | 2008-07-03 | 2011-04-27 | 电子科技大学 | Synchronization process and element for CHIRP spread spectrum communication system |
CN102185819A (en) * | 2011-05-09 | 2011-09-14 | 中国科学院上海微系统与信息技术研究所 | OFDM (Orthogonal Frequency Division Multiplexing) time synchronization algorithm based on conjugate symmetric sequence |
CN101730121B (en) * | 2009-11-06 | 2012-06-27 | 山东大学 | Frame detection method of orthogonal frequency division multiplexing (OFDM) access downlink |
CN101669319B (en) * | 2007-04-27 | 2012-12-26 | 索尼株式会社 | Frame synchronization device and method, and demodulation device |
CN101030955B (en) * | 2006-02-28 | 2013-04-24 | 世意法(北京)半导体研发有限责任公司 | Method for synchronizing multi-user signal, time and frequency synchronization method and device |
CN107979553A (en) * | 2016-10-24 | 2018-05-01 | 深圳超级数据链技术有限公司 | Carrier synchronization method and device |
CN107979555A (en) * | 2016-10-24 | 2018-05-01 | 深圳超级数据链技术有限公司 | Carrier synchronization method and device |
CN110691056A (en) * | 2019-11-27 | 2020-01-14 | 中国人民解放军国防科技大学 | Synchronization method, device, equipment and storage medium of wireless communication system |
CN112929959A (en) * | 2019-12-05 | 2021-06-08 | 广州慧睿思通科技股份有限公司 | Signal processing method, signal processing device, computer equipment and storage medium |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10313284A (en) * | 1997-05-12 | 1998-11-24 | Sony Corp | Demodulator and demodulation method |
CN1248439C (en) * | 2002-08-22 | 2006-03-29 | 上海交通大学 | Method for realizing frequency synchronization in orthogonal FDM system |
-
2004
- 2004-04-02 CN CNB2004100034983A patent/CN1327642C/en not_active Expired - Fee Related
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100377519C (en) * | 2005-06-17 | 2008-03-26 | 凯明信息科技股份有限公司 | Relative method for primary synchronizing in CDMA mobile communication system |
CN100463459C (en) * | 2006-01-09 | 2009-02-18 | 北京北方烽火科技有限公司 | WiMAX system base station receiving end timing and frequency deviation combined synchnonization method |
CN101030955B (en) * | 2006-02-28 | 2013-04-24 | 世意法(北京)半导体研发有限责任公司 | Method for synchronizing multi-user signal, time and frequency synchronization method and device |
CN101669319B (en) * | 2007-04-27 | 2012-12-26 | 索尼株式会社 | Frame synchronization device and method, and demodulation device |
CN101039304B (en) * | 2007-05-09 | 2010-06-09 | 中兴通讯股份有限公司 | Method for producing HARQ feedback signal and apparatus thereof |
CN101304260B (en) * | 2008-07-03 | 2011-04-27 | 电子科技大学 | Synchronization process and element for CHIRP spread spectrum communication system |
CN101730121B (en) * | 2009-11-06 | 2012-06-27 | 山东大学 | Frame detection method of orthogonal frequency division multiplexing (OFDM) access downlink |
CN102185819A (en) * | 2011-05-09 | 2011-09-14 | 中国科学院上海微系统与信息技术研究所 | OFDM (Orthogonal Frequency Division Multiplexing) time synchronization algorithm based on conjugate symmetric sequence |
CN107979553A (en) * | 2016-10-24 | 2018-05-01 | 深圳超级数据链技术有限公司 | Carrier synchronization method and device |
CN107979555A (en) * | 2016-10-24 | 2018-05-01 | 深圳超级数据链技术有限公司 | Carrier synchronization method and device |
CN107979553B (en) * | 2016-10-24 | 2021-09-03 | 江阴长仪集团有限公司 | Carrier synchronization method and device |
CN110691056A (en) * | 2019-11-27 | 2020-01-14 | 中国人民解放军国防科技大学 | Synchronization method, device, equipment and storage medium of wireless communication system |
CN112929959A (en) * | 2019-12-05 | 2021-06-08 | 广州慧睿思通科技股份有限公司 | Signal processing method, signal processing device, computer equipment and storage medium |
CN112929959B (en) * | 2019-12-05 | 2022-05-13 | 广州慧睿思通科技股份有限公司 | Signal processing method, signal processing device, computer equipment and storage medium |
Also Published As
Publication number | Publication date |
---|---|
CN1327642C (en) | 2007-07-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR102234307B1 (en) | Method for generating preamble symbol, method for receiving preamble symbol, method for generating frequency domain symbol, and apparatuses | |
JP4273197B2 (en) | Downlink signal configuration method and synchronization method and apparatus for mobile communication system, and cell search method using the same | |
CN101336522B (en) | Apparatus and method for carrier frequency synchronization in an OFDM system | |
CN106998312B (en) | Preamble symbol receiving method | |
CN101917264B (en) | Synchronisation in multicarrier CDMA systems | |
CN102291351B (en) | Timing synchronization method of receiver in OFDM wireless communication system | |
CN100589468C (en) | Method and apparatus for modulating-demodulating OFDM multi-carrier-wave signal time frequency | |
CN1783863A (en) | Apparatus and method for estimating start of frame | |
CN1564492A (en) | Frame synchronous circuit and method for eliminating time frequency deviation effect of orthogonal FDM | |
CN102752257B (en) | Frequency domain arrival detection method of orthogonal frequency division multiplexing system | |
CN101005475A (en) | Method and system for synchronizing time and frequency in orthogonal frequency division multiplex communication | |
CN1794850A (en) | Method and apparatus for cell search in wireless communication system | |
CN101064700A (en) | Method for synchronization of multi-input multi-output OFDM system | |
CN1983860A (en) | Method and apparatus for transmitting synchronous signal | |
EP2097994A1 (en) | Method for generating downlink signal, and method for searching cell | |
CN1859345A (en) | Quick frequency catching method based on OFDM system | |
CN101374129B (en) | Method for generating synchronization sequence based on OFDM, synchronization method and system | |
CN100579239C (en) | Synchronization method and unit for receiver in DTMB system | |
CN103078825A (en) | Method and device for generating frame synchronizing sequence in digital communication system | |
CA2578464A1 (en) | System and method for ask ofdm transmission and reception | |
CN101267244B (en) | Timing tracking method | |
CN115776314A (en) | Synchronous detection method and device for HPLC dual-mode wireless system | |
CN102377701A (en) | Channel estimation method and system based on cyclic correlation | |
CN1434587A (en) | Synchronous method and equipment for orthogonal FDM modulation system | |
KR100882879B1 (en) | An apparatus for symbol's synchronization of ofdm rf system and the method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20070718 Termination date: 20190402 |
|
CF01 | Termination of patent right due to non-payment of annual fee |