CN1180239A - Silicon-doped chip - Google Patents

Silicon-doped chip Download PDF

Info

Publication number
CN1180239A
CN1180239A CN 97117982 CN97117982A CN1180239A CN 1180239 A CN1180239 A CN 1180239A CN 97117982 CN97117982 CN 97117982 CN 97117982 A CN97117982 A CN 97117982A CN 1180239 A CN1180239 A CN 1180239A
Authority
CN
China
Prior art keywords
silicon
layer
chip
oxide layer
poly
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN 97117982
Other languages
Chinese (zh)
Inventor
G·贝克
D·韦克尔
K·马耶尔
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Priority to CN 97117982 priority Critical patent/CN1180239A/en
Publication of CN1180239A publication Critical patent/CN1180239A/en
Pending legal-status Critical Current

Links

Images

Landscapes

  • Formation Of Insulating Films (AREA)

Abstract

The present invention proposes to arrange a monox layer 3 for preventing the diffusion of adulterant between silicon substrate 1 and silicon polymer layer 4. Thus, additional step is unnecessary to prevent the automatic diffusion, meantime, the air suction effect of the silicon polymer layer 4 on the back surface of the silicon substrate is maintained.

Description

Silicon-doped chip
The present invention relates to silicon-doped chip, especially highly doped silicon chip.Highly doped silicon chip has one deck oriented growth layer before processed, have the gettering layer that one deck is made up of poly-silicon at its substrate back, and for avoiding well-known autodoping, one deck silicon oxide layer is arranged on this gettering layer.Term " autodoping " be meant dopant from substrate back to outdiffusion, and enter the substrate front.
The effect of the gettering layer of being made up of poly-silicon is the trapping metals pollution, deposits gate circuit (Gate) oxide on the standard package of processing otherwise cause finishing.But in the high temperature process stage, dopant also is diffused in the poly silicon layer from silicon chip.According to solubility, on the poly silicon layer enrichment dopant of various concentration, thereby poly silicon layer is reached capacity, like this can not be by the air-breathing metallic pollution of getting rid of generation fully.Its result has produced the gate circuit oxide precipitation.
In addition, in the process of silicon chip of processing oriented growth, silicon oxide layer is corroded, occur thus dopant from the poly silicon layer of enrichment to outdiffusion, therefore cause the silicon chip of desire processing to mix automatically each other and laterally pollute.
Up to now, overcome these problems by following approach and since from the substrate back of non-oxidation silicon to outdiffusion, in the high temperature process process, adopt stove passage separately, desire the danger that converted products laterally pollutes each other thereby reduced.This measure has caused the unnecessary increase of the load of production capacity.
The another kind trial that overcomes these problems is to make the back side of silicon chip have additional silicon nitride protective layer.Certainly, because extra treatment step, this measure causes the gate circuit oxide precipitation on the one hand, and expense is improved.
Task of the present invention provides a kind of silicon chip of doping, and its substrate back has passed through processing, thereby has solved the problem that runs into above.
According to the present invention, this task solves by silicon-doped chip, has wherein coated one deck silicon oxide layer at the back side of silicon chip, scribbles one deck poly silicon layer on this silicon oxide layer.
The advantage of this silicon-doped chip is dopant no longer by silica and be diffused in the poly silicon layer, and promptly dopant can not be evaporated from poly-silicon.Therefore, poly silicon layer has enough " free fault location " to come the air-breathing metallic pollution that produces.
Can cancel the measure of being taked in the above mentioned course of processing like this, i.e. anti-evaporating (autodoping is laterally polluted).
In a preferred embodiment, the thickness of silicon oxide layer is about 50 nanometers, and the thickness of the poly silicon layer that applies on it is about 1.2 microns.
In the accompanying drawings, for example understand the present invention, describe in detail by means of accompanying drawing below.
As shown in the figure,, on the silicon chip back side 2 of silicon chip 1, directly scribble one deck silicon oxide layer 3, on this silicon oxide layer, scribble one deck poly silicon layer 4 according to the present invention.The effect of silicon oxide layer 3 is to stop dopant to spread between the silicon chip back side 2 and poly silicon layer 4.Therefore, no longer be necessary for avoiding desiring machine silicon substrate autodoping to each other with laterally polluting other measure of taking, and kept the getter action of the poly silicon layer 4 on the silicon chip back side 2.
In this case, the concentration of the dopant arsenic that contains in the silicon chip 1 is>10 18/ centimetre 3The thickness that silicon oxide layer 3 has is about 50 nanometers, and the thickness that poly silicon layer 4 has is about 1.2 microns.
Highly doped silicon substrate 1 involved in the present invention is as preparation high-power (Leistung) semi-conductive base stock.

Claims (4)

1. silicon-doped chip (1) is characterized in that: scribble one deck silicon oxide layer (3) on the silicon chip back side (2), and scribble one deck poly silicon layer (4) on silicon oxide layer (3).
2. according to the silicon chip of claim 1, it is characterized in that: the thickness that silicon oxide layer (3) has is that the thickness that about 50 nanometers and/or poly silicon layer (4) have is about 1.2 microns.
3. according to the silicon chip of claim 1 or 2, it is characterized in that: the concentration of dopant arsenic is 〉=10 in the silicon chip (1) 18Foreign atom/centimetre 3
4. the purposes of highly doped silicon substrate (1) is used as the raw material for preparing high power semi-conductor, wherein scribbles one deck silicon oxide layer (3) on the silicon chip back side (2), and scribble one deck poly silicon layer (4) on silicon oxide layer (3).
CN 97117982 1996-08-01 1997-08-01 Silicon-doped chip Pending CN1180239A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN 97117982 CN1180239A (en) 1996-08-01 1997-08-01 Silicon-doped chip

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19631115.2 1996-08-01
CN 97117982 CN1180239A (en) 1996-08-01 1997-08-01 Silicon-doped chip

Publications (1)

Publication Number Publication Date
CN1180239A true CN1180239A (en) 1998-04-29

Family

ID=5174609

Family Applications (1)

Application Number Title Priority Date Filing Date
CN 97117982 Pending CN1180239A (en) 1996-08-01 1997-08-01 Silicon-doped chip

Country Status (1)

Country Link
CN (1) CN1180239A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100355045C (en) * 2001-07-20 2007-12-12 工程吸气公司 Support with integrated deposit of gas absorbing material for manufacturing microelectronic, microoptoelectronic or micromechanical devices

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100355045C (en) * 2001-07-20 2007-12-12 工程吸气公司 Support with integrated deposit of gas absorbing material for manufacturing microelectronic, microoptoelectronic or micromechanical devices

Similar Documents

Publication Publication Date Title
KR960042936A (en) Polysilicon / tungsten silicide multilayer composites formed on integrated circuit structures, and methods of making same
US4433008A (en) Doped-oxide diffusion of phosphorus using borophosphosilicate glass
EP0901156A3 (en) A semiconductor device having an anti-reflective layer and a method of manufacture thereof
US20140162444A1 (en) Diffusion sources from liquid precursors
US8735203B2 (en) Solar cells
EP0712155A3 (en) Method for making ohmic contact to lightly doped islands from a silicide buried layer and applications
US4355454A (en) Coating device with As2 -O3 -SiO2
CN1180239A (en) Silicon-doped chip
CN100452305C (en) Control method for surface perfect of preparation region of silion single chip device
EP0923113A2 (en) Low temperature diffusion process for dopant concentration enhancement
TW201327638A (en) Diffusion-agent composition, method for forming impurity-diffusion layer, and solar cell
Verhoef et al. Gettering in polycrystalline silicon solar cells
Probst et al. WSi2 and CoSi2 as diffusion sources for shallow‐junction formation in silicon
EP0162950A1 (en) Method for diffusing a conductivity determining impurity in a semiconductor substrate and making electrical contact thereto
EP0681326A3 (en) Semi-conductor device and method of manufacturing the same
CA1191770A (en) Method of inducing flow or densification of phosphosilicate glass for integrated circuits
De Coteau et al. Gettering of copper to oxidation induced stacking faults in silicon
KR19980018305A (en) Doped silicon substrate
EP1207562A3 (en) Semiconductor device with heavily doped shallow region and process for fabricating the same
Kato et al. Rapid annealing of tungsten polycide films using halogen lamps
US6867113B1 (en) In-situ deposition and doping process for polycrystalline silicon layers and the resulting device
TW302539B (en) Manufacturing method of deep submicron PMOS device shallow junction
CN111540676B (en) Silicon wafer edge stripping method and silicon wafer
CN108666008A (en) Electrocondution slurry for solar cell
Gontrand et al. Analysis of rapid thermal annealings of boron and arsenic in polysilicon emitter structures

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C01 Deemed withdrawal of patent application (patent law 1993)
WD01 Invention patent application deemed withdrawn after publication