CN112995245A - 一种基于fpga的可配置负载均衡系统与方法 - Google Patents
一种基于fpga的可配置负载均衡系统与方法 Download PDFInfo
- Publication number
- CN112995245A CN112995245A CN201911273483.1A CN201911273483A CN112995245A CN 112995245 A CN112995245 A CN 112995245A CN 201911273483 A CN201911273483 A CN 201911273483A CN 112995245 A CN112995245 A CN 112995245A
- Authority
- CN
- China
- Prior art keywords
- load balancing
- check value
- information
- fpga
- data packet
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L67/00—Network arrangements or protocols for supporting network services or applications
- H04L67/01—Protocols
- H04L67/10—Protocols in which an application is distributed across nodes in the network
- H04L67/1001—Protocols in which an application is distributed across nodes in the network for accessing one among a plurality of replicated servers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1673—Details of memory controller using buffers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/28—Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L1/00—Arrangements for detecting or preventing errors in the information received
- H04L1/004—Arrangements for detecting or preventing errors in the information received by using forward error control
- H04L1/0056—Systems characterized by the type of code used
- H04L1/0061—Error detection codes
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D30/00—Reducing energy consumption in communication networks
- Y02D30/50—Reducing energy consumption in communication networks in wire-line communication networks, e.g. low power modes or reduced link rate
Abstract
Description
Claims (8)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201911273483.1A CN112995245B (zh) | 2019-12-12 | 2019-12-12 | 一种基于fpga的可配置负载均衡系统与方法 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201911273483.1A CN112995245B (zh) | 2019-12-12 | 2019-12-12 | 一种基于fpga的可配置负载均衡系统与方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN112995245A true CN112995245A (zh) | 2021-06-18 |
CN112995245B CN112995245B (zh) | 2023-04-18 |
Family
ID=76331686
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201911273483.1A Active CN112995245B (zh) | 2019-12-12 | 2019-12-12 | 一种基于fpga的可配置负载均衡系统与方法 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN112995245B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114640630A (zh) * | 2022-03-31 | 2022-06-17 | 苏州浪潮智能科技有限公司 | 一种流量管控方法、装置、设备及可读存储介质 |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7002958B1 (en) * | 1999-09-10 | 2006-02-21 | Pluris, Inc. | Method for load-balancing with FIFO guarantees in multipath networks |
CN101977162A (zh) * | 2010-12-03 | 2011-02-16 | 电子科技大学 | 一种高速网络的负载均衡方法 |
CN103139093A (zh) * | 2013-02-22 | 2013-06-05 | 桂林电子科技大学 | 基于fpga的高速网络数据流负载均衡调度方法 |
WO2013094837A1 (ko) * | 2011-12-19 | 2013-06-27 | 주식회사 솔박스 | 해시 함수 결과를 이용한 서버 부하 분산 처리 방법 및 그 장치 |
CN109800558A (zh) * | 2018-12-27 | 2019-05-24 | 武汉船舶通信研究所(中国船舶重工集团公司第七二二研究所) | 密码服务板卡以及密码服务装置 |
-
2019
- 2019-12-12 CN CN201911273483.1A patent/CN112995245B/zh active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7002958B1 (en) * | 1999-09-10 | 2006-02-21 | Pluris, Inc. | Method for load-balancing with FIFO guarantees in multipath networks |
CN101977162A (zh) * | 2010-12-03 | 2011-02-16 | 电子科技大学 | 一种高速网络的负载均衡方法 |
WO2013094837A1 (ko) * | 2011-12-19 | 2013-06-27 | 주식회사 솔박스 | 해시 함수 결과를 이용한 서버 부하 분산 처리 방법 및 그 장치 |
CN103139093A (zh) * | 2013-02-22 | 2013-06-05 | 桂林电子科技大学 | 基于fpga的高速网络数据流负载均衡调度方法 |
CN109800558A (zh) * | 2018-12-27 | 2019-05-24 | 武汉船舶通信研究所(中国船舶重工集团公司第七二二研究所) | 密码服务板卡以及密码服务装置 |
Non-Patent Citations (1)
Title |
---|
兰亚柱等: "面向数据中心网络的分布式负载均衡网关架构", 《太赫兹科学与电子信息学报》 * |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114640630A (zh) * | 2022-03-31 | 2022-06-17 | 苏州浪潮智能科技有限公司 | 一种流量管控方法、装置、设备及可读存储介质 |
CN114640630B (zh) * | 2022-03-31 | 2023-08-18 | 苏州浪潮智能科技有限公司 | 一种流量管控方法、装置、设备及可读存储介质 |
Also Published As
Publication number | Publication date |
---|---|
CN112995245B (zh) | 2023-04-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN109313618B (zh) | 用于分组传递的图形处理单元(gpu) | |
CN105915462B (zh) | 一种面向tcp会话的对称性rss电路 | |
CN116018790A (zh) | 基于接收方的精密拥塞控制 | |
CN112637080B (zh) | 一种基于fpga的负载均衡处理系统 | |
US20230127722A1 (en) | Programmable transport protocol architecture | |
Qiu et al. | Full-kv: Flexible and ultra-low-latency in-memory key-value store system design on cpu-fpga | |
Yang et al. | SwitchAgg: A further step towards in-network computation | |
CN107832149B (zh) | 一种针对多核处理器动态分组管理的Receive-side Scaling电路 | |
CN112995245B (zh) | 一种基于fpga的可配置负载均衡系统与方法 | |
Itsubo et al. | Accelerating deep learning using multiple GPUs and FPGA-based 10GbE switch | |
CN115244909A (zh) | 机器学习加速器中的队列分配 | |
US10877911B1 (en) | Pattern generation using a direct memory access engine | |
Zhao et al. | High-performance implementation of dynamically configurable load balancing engine on FPGA | |
JP2020088517A (ja) | 通信装置、通信装置の制御方法およびプログラム | |
WO2023030195A1 (zh) | 缓存管理方法和装置、控制程序及控制器 | |
Tang et al. | Towards high-performance packet processing on commodity multi-cores: current issues and future directions | |
Su et al. | Technology trends in large-scale high-efficiency network computing | |
Ueno et al. | VCSN: Virtual circuit-switching network for flexible and simple-to-operate communication in HPC FPGA cluster | |
CN110661731B (zh) | 一种报文处理方法及其装置 | |
Furukawa et al. | An in-network parameter aggregation using DPDK for multi-GPU deep learning | |
US20150254100A1 (en) | Software Enabled Network Storage Accelerator (SENSA) - Storage Virtualization Offload Engine (SVOE) | |
US20230409327A1 (en) | Data reformat operation | |
Gao et al. | Scalable multi-session tcp offload engine for latency-sensitive applications | |
US11934332B2 (en) | Data shuffle offload | |
US20240080276A1 (en) | Path selection for packet transmission |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20210802 Address after: Room 1601, 16th floor, East Tower, Ximei building, No. 6, Changchun Road, high tech Industrial Development Zone, Zhengzhou, Henan 450001 Applicant after: Zhengzhou xinrand Network Technology Co.,Ltd. Address before: 100190, No. 21 West Fourth Ring Road, Beijing, Haidian District Applicant before: INSTITUTE OF ACOUSTICS, CHINESE ACADEMY OF SCIENCES |
|
TA01 | Transfer of patent application right | ||
GR01 | Patent grant | ||
GR01 | Patent grant | ||
EE01 | Entry into force of recordation of patent licensing contract |
Application publication date: 20210618 Assignee: Beijing Zhongke Haiwang Technology Co.,Ltd. Assignor: Zhengzhou xinrand Network Technology Co.,Ltd. Contract record no.: X2023980038292 Denomination of invention: A Configurable Load Balancing System and Method Based on FPGA Granted publication date: 20230418 License type: Exclusive License Record date: 20230719 |
|
EE01 | Entry into force of recordation of patent licensing contract |