CN112101218A - Artificial intelligence system of going over examination papers - Google Patents

Artificial intelligence system of going over examination papers Download PDF

Info

Publication number
CN112101218A
CN112101218A CN202010970499.4A CN202010970499A CN112101218A CN 112101218 A CN112101218 A CN 112101218A CN 202010970499 A CN202010970499 A CN 202010970499A CN 112101218 A CN112101218 A CN 112101218A
Authority
CN
China
Prior art keywords
pin
circuit
pins
chip
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN202010970499.4A
Other languages
Chinese (zh)
Other versions
CN112101218B (en
Inventor
何彩鹏
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Maihang Information Technology Co ltd
Original Assignee
Shenzhen Maihang Information Technology Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shenzhen Maihang Information Technology Co ltd filed Critical Shenzhen Maihang Information Technology Co ltd
Priority to CN202010970499.4A priority Critical patent/CN112101218B/en
Publication of CN112101218A publication Critical patent/CN112101218A/en
Application granted granted Critical
Publication of CN112101218B publication Critical patent/CN112101218B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06VIMAGE OR VIDEO RECOGNITION OR UNDERSTANDING
    • G06V30/00Character recognition; Recognising digital ink; Document-oriented image-based pattern recognition
    • G06V30/40Document-oriented image-based pattern recognition
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/30Monitoring
    • G06F11/32Monitoring with visual or acoustical indication of the functioning of the machine
    • G06F11/324Display of status information
    • G06F11/325Display of status information by lamps or LED's
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/382Information transfer, e.g. on bus using universal interface adapter
    • G06F13/385Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q50/00Information and communication technology [ICT] specially adapted for implementation of business processes of specific business sectors, e.g. utilities or tourism
    • G06Q50/10Services
    • G06Q50/20Education
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06VIMAGE OR VIDEO RECOGNITION OR UNDERSTANDING
    • G06V10/00Arrangements for image or video recognition or understanding
    • G06V10/10Image acquisition
    • G06V10/12Details of acquisition arrangements; Constructional details thereof
    • G06V10/14Optical characteristics of the device performing the acquisition or on the illumination arrangements
    • G06V10/141Control of illumination
    • GPHYSICS
    • G10MUSICAL INSTRUMENTS; ACOUSTICS
    • G10LSPEECH ANALYSIS TECHNIQUES OR SPEECH SYNTHESIS; SPEECH RECOGNITION; SPEECH OR VOICE PROCESSING TECHNIQUES; SPEECH OR AUDIO CODING OR DECODING
    • G10L15/00Speech recognition
    • G10L15/22Procedures used during a speech recognition process, e.g. man-machine dialogue
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/0002Serial port, e.g. RS232C
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/0042Universal serial bus [USB]
    • GPHYSICS
    • G10MUSICAL INSTRUMENTS; ACOUSTICS
    • G10LSPEECH ANALYSIS TECHNIQUES OR SPEECH SYNTHESIS; SPEECH RECOGNITION; SPEECH OR VOICE PROCESSING TECHNIQUES; SPEECH OR AUDIO CODING OR DECODING
    • G10L15/00Speech recognition
    • G10L15/22Procedures used during a speech recognition process, e.g. man-machine dialogue
    • G10L2015/223Execution procedure of a spoken command

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Business, Economics & Management (AREA)
  • Multimedia (AREA)
  • General Engineering & Computer Science (AREA)
  • Tourism & Hospitality (AREA)
  • Computer Vision & Pattern Recognition (AREA)
  • Health & Medical Sciences (AREA)
  • General Health & Medical Sciences (AREA)
  • General Business, Economics & Management (AREA)
  • Educational Administration (AREA)
  • Economics (AREA)
  • Artificial Intelligence (AREA)
  • Human Resources & Organizations (AREA)
  • Marketing (AREA)
  • Primary Health Care (AREA)
  • Strategic Management (AREA)
  • Educational Technology (AREA)
  • Computational Linguistics (AREA)
  • Audiology, Speech & Language Pathology (AREA)
  • Human Computer Interaction (AREA)
  • Acoustics & Sound (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Quality & Reliability (AREA)
  • Accessory Devices And Overall Control Thereof (AREA)

Abstract

The invention discloses an artificial intelligence scoring system, which comprises a controller circuit, a peripheral circuit, a communication circuit, a main chip, a BOOT circuit, a power filter circuit and a TYPE-C interface, wherein the BOOT circuit controls a single chip microcomputer to enter a BOOT0 mode, a BOOT1 mode, a BOOT2 mode and a BOOT3 mode, the controller circuit, the peripheral circuit and the communication circuit are in divergent connection with the main chip as a center, the controller circuit provides a control signal for the peripheral circuit and controls the peripheral circuit to realize the functions of storage, scanning, printing, dimming, display and prompt, the communication circuit carries out information interaction with a PC through a Wi-Fi module circuit or a network interface module circuit, a TCP-IP protocol is adopted for information transmission, and the 802.11b/g/n standard is supported; the invention can scan the test paper in batches, warn the test paper which does not meet the requirements and exceeds the range, prompt the reader to pick out the abnormal test paper and manually check, can improve the scanning quality of the test paper and has good market prospect.

Description

Artificial intelligence system of going over examination papers
The technical field is as follows:
the invention relates to the field of intelligent marking, in particular to an artificial intelligent marking system.
Background art:
with the popularization of computers and artificial intelligence, artificial intelligence is applied in a plurality of fields of work and life. For education, education and examination are closely related, a teacher needs to turn over examination paper one by one and correct the examination paper one by one during paper marking to count objective scores, wrong judgment is often caused by excessive answers for some subjects with more objective questions, a large amount of time is occupied by the teacher in the traditional paper marking work, and the time which is not enough is more short. Therefore, manual paper marking systems come up, but the existing paper marking systems only can scan one test paper at a time, and the test paper needs to be scanned manually in real time, so that the problems of missed scanning, multiple scanning, scanning area deviation and the like of the test paper are easily caused, the paper marking quality is influenced, and the labor intensity of paper marking personnel is increased, and the energy of teachers is excessively consumed.
The invention content is as follows:
in view of this, the invention provides an artificial intelligence marking system, which can realize functions of continuous scanning, uploading, analysis and the like, and especially can perform early warning in time when scanning is abnormal, so as to improve the accuracy of scanning.
The invention provides an artificial intelligence marking system, which comprises a controller circuit, a peripheral circuit, a communication circuit, a main chip, a BOOT circuit, a power supply filter circuit and a TYPE-C interface, wherein the BOOT circuit controls a single chip microcomputer to enter a BOOT0 mode, a BOOT1 mode, a BOOT2 mode and a BOOT3 mode, the power supply filter circuit provides stable +3.3V voltage and +1.8V voltage for the whole circuit, the TYPE-C interface can carry out data transmission with external equipment, the controller circuit, the peripheral circuit and the communication circuit carry out data interaction through the main chip, the controller circuit provides control signals for the peripheral circuit, the controller circuit comprises a clock circuit, an LED indicator lamp circuit, a USB serial port conversion module circuit, a battery charging circuit, a bleeder circuit, an SRAM circuit, a JTAG circuit and a reset circuit, the peripheral circuit comprises a stepping motor circuit, a display circuit, a memory circuit, a camera circuit and an alarm circuit, The communication circuit comprises a Wi-Fi module circuit, a network port module circuit and a wireless module circuit, sub-circuits contained in the controller circuit, the peripheral circuit and the communication circuit are integrated by taking a main chip as a center, the controller circuit provides control signals for the peripheral circuit and controls the peripheral circuit to realize the functions of storage, scanning, printing, dimming, display and prompt, the communication circuit performs information interaction with a PC through the Wi-Fi module circuit or the network port module circuit, a TCP-IP protocol is adopted for information transmission, and the 802.11b/g/n standard is supported.
Furthermore, the clock circuit comprises two clock circuits, the first clock circuit is composed of an 8M crystal oscillator and two 24P ceramic chip capacitors, the second clock circuit comprises a 30M crystal oscillator chip, two pins of the 8M crystal oscillator are connected with an X1 pin and an X2 pin of the main chip, a CLK pin of the 30M crystal oscillator chip is connected with an X1 pin of the main chip, VCC is connected with 3.3V voltage, an LED indicator lamp circuit is composed of a 330 ohm current-limiting resistor and an LED lamp, the anode of the LED lamp 1 is connected with 3.3V voltage, the cathode is connected with PWM7, PWM8 and PWM9 pins of the main chip, the anode of the LED lamp 2 is connected with 3.3V voltage, the cathode is connected with CAP5, C6TIP and IRTDD pins of the main chip, the USB to serial port circuit comprises a serial port chip U18, a USB interface and a third crystal oscillator circuit, the 1, 4 and 5 pins of the serial port U18 are respectively connected with a PWM10, TCB and a USB 11 pins of the main chip, the USB interface is connected with a serial port U637 pin, a serial port U53927 and a serial port 68516 pin of the main chip, pins 1, 3 and 5 of a serial chip U18 are respectively connected with pins PWM10, TCLINB and PWM11 of a main chip, a battery charging circuit comprises a charging chip U7, a battery CN1 and working indicator lamps D2 and D3, a pin 1 of the charging chip U7 is connected with an anode of a working indicator lamp D2 and a cathode of a working indicator lamp D3, an anode of the working indicator lamp D3 is connected with 5V voltage, a pin 3 of the charging chip U7 is connected with an anode of a battery CN1 and a pin 4 is connected with 5V voltage, a voltage division circuit comprises a power chip U9 and a working indicator lamp D16, pins 5 and 6 of the power chip U9 are connected with 5V voltage and an anode of the working indicator lamp D16, pins 17 and 18 are connected with 3.3V voltage and pins VDD3VFL, pins 23 and 24 of the main chip are connected with 1.8V voltage, and an SRAM circuit comprises pins 1, 2, 3, 19, 18, 19, 20, 27, 44. 7, 8, 9, 10, 13, 14, 15, 16, 29, 30, 31, 32, 35, 36, 37, 38, 6, 17, 41 pins of the main chip are respectively connected with XA0, XA1, XA2, XA3, XA4, XA5, XA6, XA7, XA8, XA16, XA17, XA9, XA10, XA11, XA12, XA13, XA14, XA15, XD0, XD1, XD2, XD3, XD4, XD5, XD6, XD7, XD8, XD9, XD10, XD11, XZCS6AND 11, XWE, XRD pins of the main chip, pins 39, 40, 12 and 34 of an SRAM chip U8 are grounded, pins 11 and 13 are connected with 3.3V voltage, a JTAG circuit adopts a 14-pin JTAG interface, pins 1, 3, 7, 9, 11, 13, 2 and 14 of the JTAG interface are respectively connected with pins TMS, TDI, TDO, TCK, EMU0, TRST and EMU1 of a main chip, pins 5, 13 and 14 of the JTAG interface are connected with 3.3V voltage, pins 4, 8, 10 and 12 are grounded, a reset circuit is composed of a resistor, a capacitor and a key, and a first pin of the key is respectively connected with 3.3V voltage and an XRS pin of the main chip.
Furthermore, the model of the main chip is TMS320F2812, the model of the serial port chip U18 is PL2303, the model of the charging chip U7 is MCP73831, the model of the power supply chip U9 is TPS767D318, and the model of the SRAM chip U8 is CY7C1041CV 33.
Further, the stepping motor circuit is characterized in that a four-way optical coupler circuit controls two-way stepping motors through a driving chip, a PWM1 pin of a main chip is connected with a cathode of an LED2 and a cathode of an optocoupler TLP1 light emitter in series, a PWM2 pin is connected with a cathode of an LED3 and a cathode of an optocoupler TLP2 light emitter in series, a PWM3 pin is connected with a cathode of an LED4 and a cathode of an optocoupler TLP3 light emitter in series, a PWM4 pin is connected with a cathode of an LED5 and a cathode of an optocoupler TLP4 light emitter in series, 4 optocouplers are connected with 5V voltage through exclusion R-1, cathodes of the light receivers of the optocouplers TLP1, TLP2, TLP3 and TLP4 are connected with 5, 7, 10 and 12 pins of the driving chip, a pin PWMA1 is connected with a PWM 84 pin of the main chip, a pin 2 pin is connected with a6 pin of the driving chip, a3 pin is connected with 5V voltage, a pin is connected with a1 pin of the driving chip, a pin of the PWMA 36MB 42, a pin is connected with a, Pins 13 and 14 are respectively connected with pins 1 and 2 of a stepping motor M2, pins 9, 5V, 4, 12V and 1 and 15 of a driving chip are respectively connected with a pin 12V, a pin 15, a pin 19 and 9 of the driving chip are respectively connected with pins XA0, XA1, XA2, XA3 and XA4 of a main chip, pins 9 and 6 of the OLED display are connected with a pin 3.3V and a filter capacitor, a memory circuit comprises a memory CARD CARD1, pins 1, 5, 7, 8 and 9 of the memory CARD CARD1 are respectively connected with pins XD9, XD10, XD11, XD12, XD13, pins 3.3V, 6and 3, pins are respectively connected with a pin 3.3V, 9, a pin 14, 15A, 15V and 9 of the camera is connected with pins 3.3V, 2, 3, 6, 15, 17, 15, 17, 9, ADCINA1, ADCINA2, ADCINA3, ADCINA4, ADCINA5, ADCINA6, ADCINA7, ADCINB7, ADCINB6, ADCINB5, ADCINB4, ADCINB3, and ADCINB3 pins, an alarm circuit includes a transistor Q3 and a buzzer B3, the base of the transistor Q3 is connected with the XD3 pin of the main chip, the collector is connected with 3.3V voltage, the emitter is connected with the buzzer B3, a sensor circuit includes a sensor U3, the 2 and 3 pins of the sensor U3 are connected with the XD3 and XD3 pins of the main chip, the 1, 5 and 8 pins are connected with 3.3V voltage, the 6and7 pins are grounded, the 14, 13 and 12 pins are connected with 3.3V voltage and the XD3, XD XA, XA 72, XDXA 72, XD 72, voice chip 72, 3, voice chip 3, voice chip header, 3, voice chip 19, 3, 36, XD5 pin, voice chip U5 pin 9 is connected with capacitor C46 and first pin of microphone Mic, 10 pin is connected with capacitor C47 and second pin of MiuniMic Mic, 12 pin is connected with first pin of microphone Mic, 19, 23, 7, 1 and 23 pins are connected with 3.3V voltage, PWM light-adjusting circuit includes transistors Q2, Q3 and LED light-adjusting bank lamp, base of transistor Q3 is connected with XD7 pin of main chip, emitter is grounded, collector is connected with VCC voltage and base of transistor Q3, collector of transistor Q3 is connected with VCC power supply, emitter is connected with anode of light-adjusting bank lamp, printing module circuit includes printing chip U11, U12, U13, U15, door U14A, door U14B and printing interface J2, 3, 4, 7, 8, 13, 14, 17 and 18 of printing chip 12 are connected with host chip, CTT 1-CMT 5848, CTP-CPP-P5-CTP-P19, CTPI-P5-P5, CAP4 and CAP6, 1 and 2 pins of gate U14A are connected to the T3PWM-T3CMP, T4PWM-T4CMP pins of the host chip, 3 pins are connected to 11 pins of print chip U12, 2, 5, 6, 9, 12, 15, 16 and 19 pins of print chip U12 are connected to 2, 3, 4, 5, 6, 7, 8 and 9 pins of print chip U11, 19 pins of print chip U11 are connected to ground, 1 pin is connected to 5V voltage, 20 pins are connected to 5V voltage, 18, 17, 16, 15, 14, 13, 12 and 11 pins are connected to 1, 2, 3, 4, 5, 6, 7 and 8 of print interface J2, 3, 4, 7, 8, 13, 14, 17 and 18 pins of print chip U15 are connected to EVT 2PWM-T2CMP, CAP 2-BSQEP 2, TDIRA, TRIC 1, TRIC 3, TRIC 2-T3, TRIC 3-TIOC 4 pins of the host chip U635 pins, EVPDC 4 pins of host chip, EVP 4 and EVPDC 4 pins of host chip 5, CTC 14B pins of host chip U, EVPDOC 5 pins, and EVPDRIP 4 pins of host chip 4 and CTC 4 pins of host chip, the 6 pins are connected with the 11 pins of the printing chip U15, the 2, 5, 6, 9, 12, 15, 16 and 19 pins of the printing chip U15 are respectively connected with the 2, 3, 4, 5, 6, 7, 8 and 9 pins of the printing chip U13, the 19 pins of the printing chip U13 are grounded, the 1 pin is connected with 5V voltage, the 20 pins are connected with 5V voltage, the 18, 17 and 16 pins are connected with the 9, 10 and 11 pins of the printing interface J2, and the 14, 15, 16, 17 and 33 pins of the printing interface J2 are grounded.
Further, the model of the sensor U3 is BMI160, the model of the voice chip is LD3320, the model of the print chips U12 and U15 is 74273, the model of the print chips U11 and U13 is 74HC245, and the model of the print interface J2 is CENT 36.
Further, the Wi-Fi module circuit comprises a Wi-Fi chip U16, pins 9 and 10 of the Wi-Fi chip U16 are connected with pins SCIRXDB and SCITXDB of a main chip, pin 11 is vacant, pin 16 is connected with 3.3V, pin 17 is grounded and pin 2 of P8, pin 19 is connected with pin 1 of P8, pin 23 is connected with 3.3V, the network interface module circuit comprises a network interface chip U2 and an interface J1, a resistor R75 and a resistor R76 are connected in series between pins 36 and 32 of the network interface chip U2, a resistor R75 and a resistor R76 are connected with 3.3V, a first pin of the resistor R75 is connected with a pin SCIRXDA of the main chip, a second pin of the resistor R76 is connected with a pin MFSRA of the main chip, pins 35, 34, 33 and 3937 of the network interface chip U38 are respectively connected with pins SCIRXDA, MDRA, mclka, PWM12, pin 32, pin 31, pin 583R 5963, resistor R40, resistor R76, resistor R40, r70 and R71 are connected in series to form a second group, R73 and R74 are connected in series to form a third group, the first group, the second group and the third group are connected in parallel to form a 3.3V voltage, pins 45, 46 and 47 of a network port chip U2 are connected with a node between R63 and R64, a node between R70 and R71 and a node between R73 and R74 respectively, pins 15, 17 and 21 are connected with a 3.3V voltage, a pin 22 is connected with a 1.2V voltage, pins 27 and 25 are connected with pins 10 and 11 of an interface J1, a pin 1 is connected with a 3.3V voltage and a pin 2 of an interface J1, a pin 2 is connected with a 3.3V voltage and a pin 1 of an interface J1, a pin 5 is connected with a pin 6 of the interface J1, a pin 6 is connected with a pin 3 of the interface J1, an indirect pin R66 and a pin R72 of the interface 573J 9, a pin R66 and a pin 3.3V 3, a pin R72 and a pin 3, a wireless circuit block 28, a wireless chip module, a chip CANTISXA, a chip CANTA chip 3, a wireless chip module, a chip CANTICA chip and a chip, Pins 6and 15 of SPIMIMOA and SPIMOMIA are connected with 3.3V voltage, pins Y1, 8 and 14 between pins 9 and 10 are connected with ground, and pin 13 is connected with inductor L1, capacitor C5 and antenna E1 in series.
Furthermore, the model of the Wi-Fi chip U16 is EMW3080B, the model of the network port chip U2 is W5500, and the model of the wireless chip U1 is NRF24L 01.
Compared with the prior art, the invention has the beneficial effects that:
the system can scan the test paper in batches, warn the test paper which does not meet the requirements and exceeds the range, prompt the reader to pick out the abnormal test paper and manually recheck the abnormal test paper; the functions of stopping, continuing, shutting down and the like of the marking system under the voice control can be realized; the system adopts an SRAM circuit, so that the scanning speed and the storage speed of the system are greatly improved; the system can carry out TCP/IP communication with the PC through the wired network port and the wireless network port, thereby reducing the dependence of the system on data lines; the system can monitor the scanning speed in real time, avoid the problems of unclear test paper scanning, test paper overlapping and the like caused by too fast scanning, and also avoid the problem of scanning efficiency caused by too slow scanning of the test paper.
Description of the drawings:
FIG. 1 is an enlarged view of a partial pin of a main chip 1
FIG. 2 is an enlarged view 2 of a partial pin of a main chip
FIG. 3 shows a WiFi module circuit and a stepper motor circuit
FIG. 4 shows a USB-to-serial circuit, a memory circuit, and a display circuit
FIG. 5 is a print module circuit
FIG. 6 shows a circuit of a network interface module
FIG. 7 shows a wireless module circuit
FIG. 8 shows a camera circuit, a sensor circuit, and an alarm circuit
FIG. 9 shows a reset circuit and a voice circuit
FIG. 10 shows a PWM dimming circuit, a clock circuit, and a JTAG circuit
FIG. 11 shows a voltage divider circuit, a battery charging circuit, and an SRAM circuit
FIG. 12 shows a power filter circuit, and an LED indicator circuit
FIG. 13 shows a BOOT circuit, TYPE-C interface
FIG. 14 is a schematic view of the whole structure
The specific implementation mode is as follows:
in order to facilitate an understanding of the invention, the invention is described in more detail below with reference to the accompanying drawings and specific examples. The preferred embodiments of the present invention are shown in the drawings, but the present invention may be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete.
It will be understood that when an element is referred to as being "secured to" another element, it can be directly on the other element or intervening elements may also be present. When an element is referred to as being "connected" to another element, it can be directly connected to the other element or intervening elements may also be present. The terms "vertical," "horizontal," "left," "right," and the like as used herein are for descriptive purposes only.
Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. The terminology used in the description of the invention herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention.
The present invention will be described in detail with reference to the accompanying drawings.
Embodiment 1:
as shown in fig. 1-X: the stepping chip in the stepping motor circuit is connected with two windings of the stepping motor, two paths of motors are controlled through a main chip to control the in-and-out scanning speed of a test paper, the test paper is scanned by a camera circuit, scanning information is stored in a memory circuit, the main chip is communicated with a PC (personal computer) through a USB (universal serial bus) to serial port module circuit in real time, when the scanned test paper is overlapped and exceeds the answering range, the main chip controls a buzzer to be conducted, the buzzer gives an alarm, human interference can be carried out as soon as possible when abnormal data occurs at the moment, a worker speaks a key word related to stop, a voice circuit inputs an instruction through a microphone, the voice chip intelligently identifies the instruction to realize voice identification, voice control and man-machine conversation functions, an identified key word list can be dynamically edited at will, and a display circuit can check the working condition of a paper reading system through an OLED, scanning information such as answer quantity, correct quantity, error quantity and the like so that a marking person can adjust the working state of the system in time, connecting an SCIRXBD port of a main chip with a TXD0 port of a Wi-Fi chip U16, connecting an SCIRXDB port of the main chip with an RXD0 port of a Wi-Fi chip U16, resetting the Wi-Fi chip U16 through a WIFIRESET port of the Wi-Fi chip U16, communicating with a Wi-Fi module circuit through sending a serial port instruction by the main chip, and transmitting information by adopting a TCP-IP protocol so as to support the 802.11b/g/n standard.
Embodiment 2:
as shown in fig. 1-X: a stepping chip in a stepping motor circuit is connected with two windings of the stepping motor, two paths of motors are controlled through a main chip to control the in-and-out scanning speed of a test paper, a camera circuit scans the test paper, scanning information is stored in a memory circuit, the main chip is communicated with a PC (personal computer) in real time through a USB (universal serial bus) to serial port module circuit, objective question scores are obtained through software comparison for the objective question PC, a scanning picture is provided for a subjective question system to be approved by a reader, when the scanned test paper is overlapped and exceeds the answering range, the main chip controls a buzzer to be conducted, the buzzer gives an alarm, human interference can be carried out as soon as possible when abnormal data appears, a worker speaks a key word related to stop, a voice circuit inputs an instruction through a microphone, and the voice chip intelligently identifies the instruction to realize voice identification, voice control and man-machine conversation functions, the identified key word list can be edited dynamically at will, the boot circuit can enable the system to enter an editable state, the display circuit can check the working condition of the marking system in real time through an OLED display screen, the information of the number of answers, the correct number, the error number and the like is scanned, so that the marking staff can adjust the working state of the system in time, when the external light is too bright or dim, the PWM dimming circuit can adjust the brightness of the display screen, the SCIRXBD port of the main chip is connected with the TXD0 port of the Wi-Fi chip U16, the SCIRXDB port of the main chip is connected with the RXD0 port of the Wi-Fi chip U16, the WIFIRESET port of the Wi-Fi chip U16 can reset the Wi-Fi chip U16, the main chip can communicate with the Wi-Fi module circuit by sending a serial port instruction, information transmission is carried out by adopting a TCP-IP protocol, and the 802.11b/g/n standard is supported.

Claims (7)

1. The utility model provides an artificial intelligence system of going over examination papers, its characterized in that, including controller circuit, peripheral circuit, communication circuit, main chip, BOOT circuit, power filter circuit and TYPE-C interface, the BOOT circuit control singlechip gets into BOOT0, BOOT1, BOOT2 and BOOT3 mode, power filter circuit provides stable +3.3V and +1.8V voltage for whole circuit, the TYPE-C interface can carry out data transfer with external equipment, the controller circuit the peripheral circuit, communication circuit passes through main chip carries out data interaction, the controller circuit gives the peripheral circuit provides control signal, the controller circuit includes clock circuit, LED pilot lamp circuit, USB changes serial module circuit, battery charging circuit, bleeder circuit, SRAM circuit, JTAG circuit, reset circuit, the peripheral circuit includes step motor circuit, the circuit of stepping motor, the circuit is connected with the CPU, the USB changes serial module circuit, the battery charging circuit, the bleeder circuit, the SRAM circuit, JTAG circuit, reset circuit, the peripheral circuit includes stepping motor circuit, Display circuit, memory circuit, camera circuit, warning circuit, sensor circuit, voice circuit, PWM dimming circuit, print module circuit, communication circuit includes Wi-Fi module circuit, net gape module circuit, wireless module circuit, the controller circuit peripheral hardware circuit with branch circuit that contains in the communication circuit uses main chip is integrated as the center, the controller circuit gives the peripheral hardware circuit provides control signal, control peripheral hardware circuit realizes storage, scanning, printing, dimming, demonstration, prompt facility, communication circuit passes through Wi-Fi module circuit or net gape module circuit carry out information interaction with the PC, adopts the TCP-IP agreement to carry out information transmission, supports 802.11b/g/n standard.
2. The artificial intelligence examination paper marking system of claim 1, wherein the clock circuit comprises two clock circuits, the first clock circuit comprises an 8M crystal oscillator and two 24P ceramic capacitors, the second clock circuit comprises a 30M crystal oscillator chip, two pins of the 8M crystal oscillator are connected to X1 and X2 pins of the main chip, the CLK pin of the 30M crystal oscillator chip is connected to X1 pin of the main chip, VCC is connected to 3.3V, the LED indicator lamp circuit comprises a 330 ohm current-limiting resistor and an LED lamp, the positive electrode of the LED lamp 1 is connected to 3.3V, the negative electrode of the LED lamp 2 is connected to PWM7, PWM8 and PWM9 pins of the main chip, the positive electrode of the LED lamp 2 is connected to 3.3V, the negative electrode of the LED lamp is connected to CAP5, C6TIP and TDIRD pins of the main chip, the USB switching circuit comprises a serial port U18, a USB interface and a third oscillator circuit, and the main chip PWM10 pins of the serial port U18, 4 and the serial port 365 are respectively connected to 10 pins of the main chip Pins 2 and 3 of the USB interface are respectively connected to pins 16 and 15 of the serial chip U18, a crystal oscillator Y3 of the third oscillator circuit is connected to pins 28 and 27 of the serial chip U18, pins 1, 3 and 5 of the serial chip U18 are respectively connected to pins PWM10, TCLINB and PWM11 of the main chip, the battery charging circuit includes a charging chip U7, a battery CN1 and operation indicator lamps D2 and D3, pin 1 of the charging chip U7 is connected to the anode of the operation indicator lamp D2 and the cathode of the operation indicator lamp D3, the anode of the operation indicator lamp D3 is connected to a voltage of 5V, pin 3 of the charging chip U7 is connected to the anode of the battery CN1, pin 4 is connected to a voltage of 5V, the voltage dividing circuit includes a power chip U9 and an operation indicator lamp D16, and pins 5 and 6 of the power chip U9 are connected to the anode of the operation indicator lamp CN 16 and the voltage of the operation indicator lamp D16, Pins 17 AND 18 are commonly connected with a voltage of 3.3V AND pins VDD3VFL, 23 AND 24 of the main chip are commonly connected with a voltage of 1.8V, the SRAM circuit comprises an SRAM chip U, pins 1, 2, 3, 4, 5, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 42, 43, 44, 7, 8, 9, 10, 13, 14, 15, 16, 29, 30, 31, 32, 35, 36, 37, 38, 6, 17, 41 of the SRAM chip U are respectively connected with pins XA, XD, JTAG, XD, ZCS6, 23, AND 41 of the main chip are respectively connected with the pins XA, XD, JTAG, XD, pins 1, 3, 7, 9, 11, 13, 2 and 14 of the JTAG interface are respectively connected with pins TMS, TDI, TDO, TCK, EMU0, TRST and EMU1 of the main chip, pins 5, 13 and 14 of the JTAG interface are connected with pins 3.3V voltage, pins 4, 8, 10 and 12 of the JTAG interface are grounded, the reset circuit is composed of a resistor, a capacitor and a key, and a first pin of the key is respectively connected with the pin 3.3V voltage and the pin XRS of the main chip.
3. The artificial intelligence scoring system of claim 2, wherein the model of the main chip is TMS320F2812, the model of the serial port chip U18 is PL2303, the model of the charging chip U7 is MCP73831, the model of the power supply chip U9 is TPS767D318, and the model of the SRAM chip U8 is CY7C1041CV 33.
4. The artificial intelligence scoring system as claimed in claim 3, wherein the stepping motor circuit is controlled by a four-way optical coupling circuit through a driving chip, the PWM1 pin of the main chip is connected in series with the cathode of the LED2 and the cathode of the optical coupling TLP1 illuminator, the PWM2 pin is connected in series with the cathode of the LED3 and the cathode of the optical coupling TLP2 illuminator, the PWM3 pin is connected in series with the cathode of the LED4 and the cathode of the optical coupling TLP3 illuminator, the PWM4 pin is connected in series with the cathode of the LED5 and the cathode of the optical coupling TLP4 illuminator, 4 optical couplings are connected with 5V voltage through exclusion R-1, the cathodes of the light receivers of the optical couplings TLP1, TLP2, TLP3 and TLP4 are connected with 5, 7, 10 and 12 pins of the driving chip, the 1 pin PWMA1 is connected with the PWM6 pin of the main chip, the 2 pin is connected with 6 pin, 3 pin is connected with 5V voltage, and the 1 pin of the PWMB1 is connected with the PWM5 pin of, The pin 2 is connected with the pin 11 and the pin 3 of the driving chip to be connected with 5V voltage, the pin 2 and the pin 3 of the driving chip are respectively connected with the pin 1 and the pin 2 of the stepping motor M1, the pin 13 and the pin 14 are respectively connected with the pin 1 and the pin 2 of the stepping motor M2, the pin 9 of the driving chip is connected with 5V voltage, the pin 4 of the driving chip is connected with 12V voltage, the pin 1 and the pin 15 are grounded, the display circuit comprises an OLED display screen, the pins 13, 14, 15, 18 and 19 of the OLED display screen are respectively connected with the pin XA0, XA1, XA2, XA3 and XA4 of the main chip, the pin 9 and the pin 6 of the OLED display screen are connected with 3.3V voltage and a filter capacitor, the memory circuit comprises a memory CARD D1, the pin 1, 5, 7, 8 and 9 of the memory CARD D1 are respectively connected with the pin XD9, the pin XD10, the pin XD11, the pin XD12, the pin XD13, the pin 3.6V pin 3, the pin 3.6 and the, the camera circuit comprises a camera, a1 pin of the camera is connected with 3.3V voltage, a2 pin of the camera is connected with ground, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18 pins of the ADCINA0, ADCINA1, ADCINA2, ADCINA3, ADCINA4, ADCINA5, ADCINA6, ADCINA7, ADCINB7, ADCINB6, ADCINB5, ADCINB4, ADCINB3, ADCINB2, ADCINB1 and ADCINB0 pins of the main chip are connected with the ADCINB0, the base of the triode Q0 is connected with the XD0 pin of the main chip, the collector is connected with 3.3V voltage, the buzzer B72, the sensor circuit comprises a triode Q0 and a buzzer B0, the XD 72 pin of the triode Q0 is connected with the XD0 pin of the main chip, the XD 363, the XD 72 and the XD 72, the XD 3.3, the XD 72 and the voltage of the main chip 72, the XD3 pin of the XD 72, the XD3 pin of the 3614, the main chip 72 and the voltage, the main chip 72 are connected with the voltage, the voice circuit comprises a voice chip U5 and a microphone Mic2, pins 41, 40, 39, 38, 37, 36, 35, 34, 42, 43, 45, 46, 47, 48, 44 and 31 of the voice chip are respectively connected with pins XA5, XA6, XA7, XA8, XA9, XA10, XA11, XA12, XA13, XA14, XA15, XA16, XA17, XA18, XD14 and XD5 of the main chip, a capacitor C46 and a first pin of the microphone Mic are sequentially connected with a pin 9 of the voice chip U5, a capacitor C47 and a second pin of the microphone are sequentially connected with a pin 10, a pin 12 is connected with the first pin of the microphone Mic, a transistor 19, a transistor 23, a transistor 7, a transistor 1 and a transistor 23V triode voltage are connected with a base 2 of the dimming circuit, a base of the dimming lamp is connected with a base of a transistor VCC, a base of the main LED2 and a base of the transistor 2, a base 2 of the transistor 2 and a base of the transistor are connected with a base of the transistor 2, the collector of the triode Q3 is connected with VCC power supply, the emitter is connected with the anode of the dimming bank light, the print module circuit comprises print chips U11, U12, U13, U15, a gate U14A, a gate U14B and a print interface J2, the print chips U12 3, 4, 7, 8, 13, 14, 17 and 18 are respectively connected with the T1PWM-T1CMP, CAP1-QEP1, CAP3-QEPI1, TCLKINA, C2TRIP, T1CTRIP-PDPINTA, CAP4 and CAP6 of the master chip, the gate U14A pins 1 and 2 are connected with the T3PWM-T3CMP, T4PWM-T4CMP pins of the master chip, the 3 pin is connected with the 11 pin of the print chip U12, the print chip U12 pins 2, 5, 6, 9, 12, 15, 16 and 19 are respectively connected with the print chip pins U27, U3, U5, U7, U27, U7, V368, 367, V369 and V369 of the print chip U9, pins 20 are connected to a voltage of 5V, pins 18, 17, 16, 15, 14, 13, 12, 11 are connected to pins 1, 2, 3, 4, 5, 6, 7, 8 of the printing interface J2, pins 3, 4, 7, 8, 13, 14, 17 and 18 of the printing chip U15 are connected to pins T2PWM-T2CMP, CAP2-QEP2, TDIRA, C1TRIP, C3TRIP, T2CTRIP-EVASOC, T3CTRIP-PDPINTB, T4CTRIP-EVBSOC of the master chip, pins 4 and 5 of the gate U14B are connected to pins C4TIP and C5TIP of the master chip, pins 6 are connected to pins 11 of the printing chip U15, pins 2, 5, 6, 9, 12, 15, 16 and 19 of the printing chip U15 are connected to pins 2, 3, 4, 6, 7, 9, 12, 15, 16 and 19 of the printing chip U13 are connected to pins 2, 3, 6, 7, 9, 19 and 19 are connected to a voltage of the printing interface J2V 21, 26, and the printing interface J21 is connected to a voltage of the printing interface J2V 1, 9, 17, 9, 10. 11 pins, 14, 15, 16, 17 and 33 pins of the printing interface J2 are grounded.
5. The artificial intelligence scoring system of claim 4, wherein the model number of the sensor U3 is BMI160, the model number of the voice chip is LD3320, the model numbers of the print chips U12 and U15 are 74273, the model numbers of the print chips U11 and U13 are 74HC245, and the model number of the print interface J2 is CENT 36.
6. The artificial intelligence scoring system of claim 5, wherein the Wi-Fi module circuit comprises a Wi-Fi chip U16, pins 9 and 10 of the Wi-Fi chip U16 are connected to the SCIRXDB and SCITXDB pins of the main chip, pin 11 is empty, pin 16 is connected to 3.3V, pin 17 is connected to ground and pin 2 of P8, pin 19 is connected to pin 1 of P8, and pin 23 is connected to 3.3V, the network interface module circuit comprises a network interface chip U2 and an interface J1, a resistor R75 and a resistor R76 are connected in series between pins 36 and 32 of the network interface chip U2, a 3.3V is connected between resistors R75 and R76, a first pin of the resistor R75 is connected to the SCIRXDA pin of the main chip, a second pin of the resistor R76 is connected to the sra pin of the main chip, and pins 35, 34, 33, 37, and mfda of the network interface chip U2 are connected to the mtmdda chip txda pin of the main chip, The pins Y2 and 37 between the pins MCLKRA, PWM12, 31 and 32 are connected with the rejection, the pins R63 and R64 are connected in series to form a first group, the pins R70 and R71 are connected in series to form a second group, the pins R73 and R74 are connected in series to form a third group, the first group, the second group and the third group are connected with the 3.3V voltage in parallel, the pins 45, 46 and 47 of the network port chip U2 are respectively connected with the node between the R63 and R64, the node between the R70 and R71, the node between the R73 and R74, the pins 15, 17 and 21 are connected with the 3.3V voltage, the pin 22 is connected with the 1.2V voltage, the pins 27 and 25 are connected with the pins 10 and 11 of the interface 46J 48, the pin 1 is connected with the 3.3V voltage and the pins 2, 3V, the pin 1 and the pin 585, the pin 581, the pin 596, the pin 599, the interface pin 599, the pin 599, the voltage of 3.3V is connected between the R66 and the R72, the wireless module circuit comprises a wireless chip U1 and an antenna, pins 1, 2, 3, 4, 5 and 6 of the wireless chip U1 are respectively connected with pins CANRXA, CANTXA, SPICLKA, SPISETA, SPIMIMOA and SPIMOMIA of the main chip, pins 6and 15 are connected with the voltage of 3.3V, pins 9 and 10 are connected with pins Y1, pins 8 and 14 are grounded, and pin 13 is connected with an inductor L1, a capacitor C5 and an antenna E1 in series.
7. The artificial intelligence scoring system of claim 6, wherein the model of the Wi-Fi chip U16 is EMW3080B, the model of the portal chip U2 is W5500, and the model of the wireless chip U1 is NRF24L 01.
CN202010970499.4A 2020-10-16 2020-10-16 Artificial intelligence system of going over examination papers Active CN112101218B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202010970499.4A CN112101218B (en) 2020-10-16 2020-10-16 Artificial intelligence system of going over examination papers

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202010970499.4A CN112101218B (en) 2020-10-16 2020-10-16 Artificial intelligence system of going over examination papers

Publications (2)

Publication Number Publication Date
CN112101218A true CN112101218A (en) 2020-12-18
CN112101218B CN112101218B (en) 2021-05-18

Family

ID=73759178

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202010970499.4A Active CN112101218B (en) 2020-10-16 2020-10-16 Artificial intelligence system of going over examination papers

Country Status (1)

Country Link
CN (1) CN112101218B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112886635A (en) * 2021-01-27 2021-06-01 许昌学院 Intelligent photovoltaic circuit of thing networking

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101409754A (en) * 2007-10-08 2009-04-15 毛道义 Integrated machine for scanning, printing, file-reviewing and copying
CN101685482A (en) * 2009-08-04 2010-03-31 上海心意答电子科技有限公司 Electric marking system capable of automatically processing marking results and method thereof
CN104573684A (en) * 2013-10-29 2015-04-29 大连生容享科技有限公司 Automatic scoring system
CN106651704A (en) * 2016-12-30 2017-05-10 威海康威通信技术有限公司 Embedded learning situation analysis system
CN108563623A (en) * 2018-06-28 2018-09-21 水木天骄(深圳)科技有限公司 A kind of method and system for thering is trace to go over examination papers

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101409754A (en) * 2007-10-08 2009-04-15 毛道义 Integrated machine for scanning, printing, file-reviewing and copying
CN101685482A (en) * 2009-08-04 2010-03-31 上海心意答电子科技有限公司 Electric marking system capable of automatically processing marking results and method thereof
CN104573684A (en) * 2013-10-29 2015-04-29 大连生容享科技有限公司 Automatic scoring system
CN106651704A (en) * 2016-12-30 2017-05-10 威海康威通信技术有限公司 Embedded learning situation analysis system
CN108563623A (en) * 2018-06-28 2018-09-21 水木天骄(深圳)科技有限公司 A kind of method and system for thering is trace to go over examination papers

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112886635A (en) * 2021-01-27 2021-06-01 许昌学院 Intelligent photovoltaic circuit of thing networking
CN112886635B (en) * 2021-01-27 2024-01-16 许昌学院 Intelligent photovoltaic circuit of internet of things

Also Published As

Publication number Publication date
CN112101218B (en) 2021-05-18

Similar Documents

Publication Publication Date Title
CN112101218B (en) Artificial intelligence system of going over examination papers
CN205179470U (en) Intelligence photovoltaic road lighting device
CN106384850B (en) Based on wireless battery management system
CN109673092B (en) Classroom intelligent light management system and method
CN110191560A (en) A kind of factory's energy conservation and environmental protection system based on Internet of Things
CN208314535U (en) A kind of cabin robot inspection system
CN109001206A (en) A kind of fruit defects detection method and detection system based on image recognition
CN108870269A (en) A kind of warning LED light and its control method
CN210129763U (en) Solar charging and discharging control device with internet of things function
CN102404896B (en) Energy saving system and method for wharf lamp
CN207455845U (en) Controller based on LoRa wireless technologys
CN105320046A (en) Booth multifunctional management system based on WiFi
CN109147297A (en) A kind of local area radio table acquisition terminal based on Internet of Things
Xuehua et al. Research on online and offline mixed teaching mode—Taking the teaching of single chip microcomputer course of Internet of things engineering as an example
CN209625034U (en) A kind of residential property Security Personnel intelligent patrol managing device
CN204269157U (en) A kind of multiparameter hydrographic information detection system based on wireless self-networking
CN107036041A (en) Intellectual inducing lamp
CN206039794U (en) Inmate monitored control system based on visual tracking technique
CN107280153A (en) A kind of Electronic school badges with positioning function
CN203859913U (en) Regional control terminal of solar street lamp
CN205648146U (en) Classroom intelligence illumination management device
CN204360605U (en) A kind of classroom instruction answering system
CN1811346A (en) Greenhouse environment information voice demon and method
CN216310406U (en) Light modulation device for microscope
CN220858199U (en) Lora wireless control system for intelligent pasture

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
CB02 Change of applicant information
CB02 Change of applicant information

Address after: Room 106106-109, building 1, convergence Innovation Park, No.2, Liuxian Avenue, Xingdong community, Xin'an street, Bao'an District, Shenzhen, Guangdong 518000

Applicant after: CMAC Information Technology Co.,Ltd.

Address before: Room 3011-3012, Zian business building, Xin'an 2nd Road, Bao'an District, Shenzhen City, Guangdong Province

Applicant before: SHENZHEN MAIHANG INFORMATION TECHNOLOGY Co.,Ltd.

GR01 Patent grant
GR01 Patent grant