CN111899777A - Single-gate multi-write non-volatile memory and operation method thereof - Google Patents
Single-gate multi-write non-volatile memory and operation method thereof Download PDFInfo
- Publication number
- CN111899777A CN111899777A CN201910367887.0A CN201910367887A CN111899777A CN 111899777 A CN111899777 A CN 111899777A CN 201910367887 A CN201910367887 A CN 201910367887A CN 111899777 A CN111899777 A CN 111899777A
- Authority
- CN
- China
- Prior art keywords
- drain
- semiconductor substrate
- gate
- voltage
- type semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000015654 memory Effects 0.000 title claims abstract description 43
- 238000000034 method Methods 0.000 title claims abstract description 11
- 239000000758 substrate Substances 0.000 claims abstract description 34
- 239000004065 semiconductor Substances 0.000 claims abstract description 30
- 239000003990 capacitor Substances 0.000 claims abstract description 19
- 150000002500 ions Chemical class 0.000 claims description 17
- 238000011017 operating method Methods 0.000 claims description 4
- 239000004576 sand Substances 0.000 claims description 3
- 238000004519 manufacturing process Methods 0.000 abstract description 4
- 230000000694 effects Effects 0.000 abstract description 3
- 230000008569 process Effects 0.000 description 4
- 230000015556 catabolic process Effects 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A single gate write-in non-volatile memory and its operation method many times, this non-volatile memory is a single floating gate, it sets up transistor and capacitor structure on the semiconductor substrate, the transistor has two ion doped regions as source and drain in the semiconductor substrate of both sides of conducting gate, wherein the width of source and drain is designed to be different, can utilize the edge of the drain as the capacitor, in order to control the floating gate; the invention can use the least control voltage types and the least components during writing, can greatly shorten the length of the control circuit, achieves the effect of reducing the whole area, and further reduces the production cost of the non-volatile memory.
Description
Technical Field
The present invention relates to a single-gate multi-write nonvolatile Memory (Non-Volatile Memory), and more particularly, to a single-gate multi-write nonvolatile Memory using a drain edge as a capacitor to control a floating gate and an operating method thereof.
Background
Complementary Metal Oxide Semiconductor (CMOS) process technology has become a common method for manufacturing Application Specific Integrated Circuits (ASICs). Today, as computer information products are developed, an Electrically Erasable Programmable Read Only Memory (EEPROM) has a nonvolatile Memory function of Electrically programming and erasing data, and data does not disappear after power is turned off, so that it is widely used in electronic products.
Non-volatile memories are programmable, storing charge to change the gate voltage of the memory's transistor, or not storing charge to leave the gate voltage of the memory's transistor. The erase operation removes all the charge stored in the non-volatile memory, and returns all the non-volatile memory to the gate voltage of the transistor of the original memory. In the structure of the existing single-gate non-volatile memory, there are many kinds of control voltages and many storage elements, so the area of the non-volatile memory is larger, resulting in the increase of the cost.
In view of the above, the present invention provides a single-gate multi-write nonvolatile memory and an operating method thereof, which can greatly reduce the area of the single-gate nonvolatile memory and increase the product value of the single-gate nonvolatile memory.
Disclosure of Invention
The main objective of the present invention is to provide a single gate multiple write nonvolatile memory and its operation method, in which the source and drain in the nonvolatile memory are designed to have different widths, and the edge of the drain is used as a capacitor to control the floating gate, so that the minimum voltage variety and the minimum components can be controlled during writing, thereby achieving the effect of reducing the whole area. Compared with the common non-volatile memory which can be written into a single gate and has complicated control, the invention has the advantages of reducing the number of components, greatly reducing the number of control circuits and greatly reducing the cost of the non-volatile memory because the operation is simple and the cost is reduced.
Therefore, in order to achieve the above object, the present invention discloses a single-gate multiple-write nonvolatile memory, which includes a P-type semiconductor substrate, a transistor and a capacitor structure; the transistor and the capacitor structure are arranged on a P-type semiconductor substrate, the transistor is formed by stacking a first conductive gate on the surface of a first dielectric layer, the first dielectric layer is positioned on the P-type semiconductor substrate, two highly conductive ion doped regions are positioned in the P-type semiconductor substrate at two sides of the first conductive gate and the first dielectric layer to form a source electrode and a drain electrode, and the source electrode and the drain electrode have different widths; the capacitor structure uses the edge of the drain as the capacitor to control the floating gate, and the middle of the drain and the floating gate contains the lightly doped region, the lightly doped region and the ion doped region have the same type of ions, and form the single floating gate of the non-volatile memory.
In the invention, the semiconductor substrate is a P-type semiconductor substrate or a semiconductor substrate with a P-type well, the transistor structure is an N-type transistor, and the lightly doped region and the ion doped region are N-type ion doped regions.
In addition, the single-gate multiple-write nonvolatile memory operation method disclosed by the invention can be used for the single-gate multiple-write nonvolatile memory composed of the P-type semiconductor substrate, the transistor and the capacitor structure, and the substrate voltage V is respectively applied to the P-type semiconductor substrate, the source and the drainsubSource voltage VsDrain voltage VdA write or erase process is performed. Wherein, at the time of writing, V is satisfiedsubTo ground (═ 0), Vd=VsHigh Voltage (HV); or VdHigh Voltage (HV), and VsMedium (MV) or Low (LV) pressure; or VdMedium Voltage (MV), VsLow Voltage (LV) or ground (0). At the time of erasing, satisfy VsubIs grounded (0), VdHigh Voltage (HV), VsFloating connection; or VdHigh Voltage (HV), VsIs ground (═ 0); or VsHigh Voltage (HV), and VdGround (0); or VsHigh Voltage (HV), and VdNamely floating joint.
The purpose, technical content, features and effects of the present invention will be more readily understood by the following detailed description of the embodiments taken in conjunction with the accompanying drawings.
Drawings
FIG. 1 is a cross-sectional view of a single-gate multiple-write nonvolatile memory structure according to one embodiment of the present invention.
FIG. 2 shows a layout structure of sources and drains with different widths according to an embodiment of the present invention.
FIG. 3 shows another layout structure of source and drain with different widths according to one embodiment of the present invention.
Fig. 4 is a schematic diagram of a structure with three end points according to an embodiment of the present invention.
Description of reference numerals: 100-single gate multiple write non-volatile memory; 110-NMOS transistor; 111-a first dielectric layer; 112-a first conductive gate; 113-a source; 114-a drain; 115-channel; 116-lightly doped region; a 120-N type capacitor structure; 130-P type semiconductor substrate; l isd-a length; l iss-a length; vd-a drain voltage; vs-a source voltage; vsub-a substrate voltage; wd-a width; ws-a width.
Detailed Description
Referring to fig. 1, a cross-sectional view of a single-gate multi-write nonvolatile memory structure according to an embodiment of the present invention is shown.
The single-gate write-many nonvolatile memory 100 includes a P-type semiconductor substrate 130, which may also be a semiconductor substrate with a P-type well, here, the P-type semiconductor substrate 130 is taken as an example, and an NMOS transistor (NMOSFET)110 and an N-type capacitor structure 120 are disposed in the P-type semiconductor substrate 130; the NMOS transistor 110 includes a first dielectric layer 111 on the surface of the P-type semiconductor substrate 130, a first conductive gate 112 overlying the first dielectric layer 111, and two ion-doped regions in the P-type semiconductor substrate 130, respectively serving as a source 113 and a drain 114 thereof, forming a channel 115 between the source 113 and the drain 114, wherein the source 113 and the drain 114 have different widths; the N-type capacitor structure 120 uses the edge of the drain 114 as a capacitor to control a floating gate and form a floating gate of the non-volatile memory 100. Specifically, the edge of the drain 114 is in the middle of the floating gate. Wherein the drain 114 and the floating gate have a lightly doped region 116 in between, and the ion doped region and the lightly doped region are N-type ion doped regions.
In the present invention, the width of the source 113 and the drain 114 refers to the length of the side along a horizontal axis (i.e. the parallel direction from the source 113 to the drain 114), and as shown in FIG. 1, the width W of the drain 114 of the present embodiment isdIs greater than the width W of the source 113s. In addition, the lengths of the source 113 and the drain 114 can be different, as shown in FIG. 2, one aspect of the present embodiment is to make the length L of the ion doped region of the drain 114 be differentdDesigned to be longer than the length L of the ion-doped region of the source 113s(ii) a In addition, as shown in FIG. 3, another aspect of the present embodiment is to adjust the length L of the ion doped region of the drain 114dDesigned to be longer than the length L of the ion-doped region of the source 113sAnd two opposite sides of the elastic piece form an included angle.
The single-gate multiple-write nonvolatile memory 100 has three terminals, as shown in FIG. 4, which are a source, a drain and a substrate connection structure, respectively, and a substrate voltage V is applied to the P-type semiconductor substrate 130, the source 113 and the drain 114, respectivelysubSource voltage VsAnd a drain voltage Vd. The operating voltage process conditions for the single-gate multiple-write nonvolatile memory 100 are as follows:
when writing:
a.Vsubground (0).
b.Vd=VsHigh Voltage (HV); or
VdHigh Voltage (HV), and VsMedium (MV) or Low (LV) pressure; or
VdMedium Voltage (MV), and VsLow Voltage (LV) or ground (0).
During erasing:
a.Vsubground (0).
b.VdHigh Voltage (HV), and VsGround (0); or
VdHigh Voltage (HV), and VsFloating connection; or
VsHigh Voltage (HV), and VdGround (0); or
VsHigh pressure(HV), and VdNamely floating joint.
Further, the ranges of "high voltage", "middle voltage" and "low voltage" proposed in the above bias conditions are specified, wherein "high voltage" refers to the drain-to-source breakdown voltage-the threshold voltage V of the transistort(ii) a "Medium Voltage" refers to the drain-to-source breakdown voltage x 1/2; and "low voltage" refers to the drain-to-source breakdown voltage x 1/4.
The structure of FIG. 1 is fabricated on a P-type silicon wafer, after the basic isolation structure is completed by standard isolation module process, the channel of an NMOS transistor is formed by ion implantation, after the dielectric layer of the first conductive gate is grown, polysilicon is deposited and patterned by photolithography to form a single floating gate; then, ion implantation is performed to form the drain and source electrodes of the NMOS transistor. After metallization, the fabrication of many single-gate multiple-write non-volatile memory structures is completed.
In summary, according to the single-gate multi-write nonvolatile memory and the operating method thereof disclosed by the invention, compared with a general single-gate writable nonvolatile memory, the control is complex and the cost is higher, the invention can control the voltage and the components at least during writing, the area of the nonvolatile memory can be greatly reduced, the length of a control circuit can be shortened, and the purpose of greatly reducing the production cost can be achieved.
The foregoing is illustrative of the nature of the invention provided by the embodiments and the objects thereof are to be understood by those skilled in the art that the invention is not to be limited to the embodiments disclosed herein, but rather, it is to be understood that various modifications and equivalent arrangements may be devised without departing from the spirit and scope of the present invention.
Claims (2)
1. A single gate multiple write non-volatile memory, comprising:
a P-type semiconductor substrate;
a transistor, which is arranged on the P-type semiconductor substrate and comprises a first dielectric layer, a first conductive gate and a plurality of ion doped regions, wherein the first dielectric layer is positioned on the surface of the P-type semiconductor substrate, the first conductive gate is overlapped on the first dielectric layer, the plurality of ion doped regions are arranged in the semiconductor substrate and positioned at two sides of the first conductive gate to respectively form a source electrode and a drain electrode, and the source electrode and the drain electrode have different widths; and
and a capacitor structure disposed on the P-type semiconductor substrate, wherein the capacitor structure uses the edge of the drain as a capacitor to control a floating gate, and a lightly doped region is provided between the drain and the floating gate, and has ions of the same type as those of the ion doped regions to form a single floating gate of the non-volatile memory.
2. A single gate multiple write operation method of non-volatile memory includes a P-type semiconductor substrate, a transistor and a capacitor structure, the transistor is set on the P-type semiconductor substrate, the transistor includes a first dielectric layer, a first conductive gate and multiple ion doped regions, the first dielectric layer is set on the surface of the P-type semiconductor substrate, the first conductive gate is set on the first dielectric layer, the multiple ion doped regions are set in the semiconductor substrate and set on two sides of the first conductive gate to form source and drain separately, the width of the source and drain are different, the capacitor structure uses the edge of the drain as capacitor to control a floating gate, and the middle of the drain and the floating gate includes a lightly doped region, the lightly doped region and the multiple ion doped regions have the same type of ions, and forming a single floating gate of the non-volatile memory, wherein the operating method comprises the steps of:
respectively applying a substrate voltage V to the P-type semiconductor substrate, the source and the drainsubA source voltage VsAnd a drain voltage VdAnd satisfies the following conditions:
when writing:
a.Vsubground (0); and
b.Vd=Vshigh Voltage (HV); or
VdHigh Voltage (HV), and VsMedium (MV) or Low (LV) pressure; or
VdMedium Voltage (MV), and VsLow Voltage (LV) or ground (0).
During erasing:
a.Vsubground (0); and
b.Vdhigh Voltage (HV), and VsGround (0); or
VdHigh Voltage (HV), and VsFloating connection; or
VsHigh Voltage (HV), and VdGround (0); or
VsHigh Voltage (HV), and VdNamely floating joint.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201910367887.0A CN111899777A (en) | 2019-05-05 | 2019-05-05 | Single-gate multi-write non-volatile memory and operation method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201910367887.0A CN111899777A (en) | 2019-05-05 | 2019-05-05 | Single-gate multi-write non-volatile memory and operation method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
CN111899777A true CN111899777A (en) | 2020-11-06 |
Family
ID=73169144
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201910367887.0A Pending CN111899777A (en) | 2019-05-05 | 2019-05-05 | Single-gate multi-write non-volatile memory and operation method thereof |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN111899777A (en) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5241202A (en) * | 1992-03-12 | 1993-08-31 | Micron Technology, Inc. | Cell structure for a programmable read only memory device |
US20070109861A1 (en) * | 2005-11-17 | 2007-05-17 | Shih-Chen Wang | Method for operating single-poly non-volatile memory device |
TW201637018A (en) * | 2015-04-14 | 2016-10-16 | Yield Microelectronics Corp | Electrically-Erasable Programmable Read-Only Memory of reducing voltage difference and operation method thereof |
CN107026170A (en) * | 2016-11-29 | 2017-08-08 | 亿而得微电子股份有限公司 | Single gate repeatedly writes non-voltile memory and its operating method |
CN109427793A (en) * | 2017-08-25 | 2019-03-05 | 亿而得微电子股份有限公司 | The electronics write-in formula of erasing of low-voltage difference can make carbon copies read-only memory and operating method |
-
2019
- 2019-05-05 CN CN201910367887.0A patent/CN111899777A/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5241202A (en) * | 1992-03-12 | 1993-08-31 | Micron Technology, Inc. | Cell structure for a programmable read only memory device |
US20070109861A1 (en) * | 2005-11-17 | 2007-05-17 | Shih-Chen Wang | Method for operating single-poly non-volatile memory device |
TW201637018A (en) * | 2015-04-14 | 2016-10-16 | Yield Microelectronics Corp | Electrically-Erasable Programmable Read-Only Memory of reducing voltage difference and operation method thereof |
CN107026170A (en) * | 2016-11-29 | 2017-08-08 | 亿而得微电子股份有限公司 | Single gate repeatedly writes non-voltile memory and its operating method |
CN109427793A (en) * | 2017-08-25 | 2019-03-05 | 亿而得微电子股份有限公司 | The electronics write-in formula of erasing of low-voltage difference can make carbon copies read-only memory and operating method |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7099192B2 (en) | Nonvolatile flash memory and method of operating the same | |
US6711064B2 (en) | Single-poly EEPROM | |
CN108346662B (en) | Operation method of single-layer polysilicon nonvolatile memory unit | |
US20070241392A1 (en) | Non-volatile flash memory structure and method for operating the same | |
CN111508541A (en) | Asymmetric pass field effect transistor for non-volatile memory | |
US20080035973A1 (en) | Low-noise single-gate non-volatile memory and operation method thereof | |
US6617637B1 (en) | Electrically erasable programmable logic device | |
JP2007294861A (en) | Operation method of single layer polysilicon nonvolatile memory cell | |
US9780106B2 (en) | Two-transistor non-volatile memory cell and related program and read methods | |
US8218369B2 (en) | Non-volatile memory low voltage and high speed erasure method | |
TWI707344B (en) | Single gate multi-write non-volatile memory array and operation method thereof | |
US7894257B1 (en) | Low voltage low cost non-volatile memory | |
CN108269808B (en) | SONOS device and manufacturing method thereof | |
CN107393926B (en) | Flash memory unit, flash memory array and operation method thereof | |
CN107026170B (en) | Operation method of single-gate multi-write non-volatile memory | |
CN111899777A (en) | Single-gate multi-write non-volatile memory and operation method thereof | |
US20220044994A1 (en) | Reduced pitch memory subsystem for memory device | |
CN107658301B (en) | Flash memory unit, flash memory array and operation method thereof | |
TW201820592A (en) | Operation method of single-gate multi-time programmable non-volatile memory capable of reducing control circuit, achieving the effect of reducing entire area, and reducing cost of the non-volatile memory | |
TWI690061B (en) | Single gate multiple writing to non-volatile memory and operation method thereof | |
CN100521214C (en) | Nonvolatile memory | |
CN112712844B (en) | Single gate write-many non-volatile memory array and operation method thereof | |
US6990020B2 (en) | Non-volatile memory cell techniques | |
TWI559506B (en) | Nonvolatile Memory of Common Gate Cables and Its Operation | |
US9424924B2 (en) | Non-volatile semiconductor memory device having depletion-type and enhancement-type channel regions |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
WD01 | Invention patent application deemed withdrawn after publication | ||
WD01 | Invention patent application deemed withdrawn after publication |
Application publication date: 20201106 |