CN103219275B - There is the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density - Google Patents
There is the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density Download PDFInfo
- Publication number
- CN103219275B CN103219275B CN201210017889.5A CN201210017889A CN103219275B CN 103219275 B CN103219275 B CN 103219275B CN 201210017889 A CN201210017889 A CN 201210017889A CN 103219275 B CN103219275 B CN 103219275B
- Authority
- CN
- China
- Prior art keywords
- ssoi
- sgoi
- preparation
- defect
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Landscapes
- Recrystallisation Techniques (AREA)
Abstract
The invention provides a kind of preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density.According to method of the present invention, first after the single-crystal surface of substrate carries out ion implantation, then formation comprises by Si
1-xge
x/ Ge or Si/Si
1-xge
xthe multilayer material layer of the superlattice structure formed; Subsequently, the body structure surface low-temperature epitaxy Si of multilayer material layer is being formed
1-yge
yand/or after Si, carry out annealing in process, to make the Si on top layer
1-yge
ythere is relaxation phenomena in layer; The last oxygenous layer adopting smart cut technique to be transferred to by least part of layer occurred in the structure of relaxation phenomena containing oxygen substrate is again surperficial, to form SGOI or sSOI structure; Existing super thick resilient coating effectively can be avoided thus in material and time-related waste and existingly first grow the impact of noting afterwards epitaxial loayer.
Description
Technical field
The present invention relates to semiconductor applications, particularly relate to a kind of preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density.
Background technology
The general approach now obtaining better quality sige material has: 1, thick buffer layer technique---this method causes resilient coating to have several micron thickness, and defect concentration is still very high, thick resilient coating not only increases the production time, and adds production cost; 2, first growing and note afterwards---i.e. the SiGe of first growth strain, then makes epitaxial loayer relaxation by the annealing of HorHe ion implantation, although save can cost for this method, the ion injected through epitaxial loayer, can cause material for transfer Quality Down.
Summary of the invention
The shortcoming of prior art in view of the above, the object of the present invention is to provide a kind of preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density, with the blocked up problem such as cause quality of materials not good of the SiGe resilient coating avoided the formation of.
For achieving the above object and other relevant objects, the invention provides a kind of preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density, it at least comprises the following steps:
1) after the single-crystal surface of substrate carries out ion implantation, then formation comprises by Si
1-xge
x/ Ge or Si/Si
1-xge
xthe multilayer material layer of the superlattice structure formed;
2) the body structure surface low-temperature epitaxy Si of multilayer material layer is being formed
1-yge
yand/or after Si, carry out annealing in process, to make the Si on top layer
1-yge
ythere is relaxation phenomena in layer; And
3) smart cut technique is adopted at least part of layer occurred in the structure of relaxation phenomena to be transferred to oxygenous layer surface containing oxygen substrate, through chemical corrosion and/or polishing to form SGOI or sSOI structure.
Preferably, described step 1) in the ion that injects comprise one or more of Ar ion, Si ion and Ge; More preferably, the Implantation Energy injecting Ar ion or Si ion is 25kev, implantation dosage scope is 1 ~ 1.3 × 10
15/ cm
2; The Implantation Energy injecting Ge ion is 40kev, implantation dosage scope is 0.6 × 10
15/ cm
2.
Preferably, the Si of described single-crystal surface is contacted
1-xge
x/ Ge or Si/Si
1-xge
xthe thickness in monolayer of material layer is at below 10nm.
Preferably, each Si
1-xge
xthe thickness of/Ge or Si material layer is in ten nanometer range.
Preferably, comprising by Si more than 3 cycles of single-crystal surface epitaxial growth of substrate
1-xge
x/ Ge or Si/Si
1-xge
xthe superlattice structure formed, to obtain described multilayer material layer, and makes described multilayer material layer gross thickness be no more than 100nm.
As mentioned above, the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density of the present invention, has following beneficial effect: existing super thick resilient coating effectively can be avoided in material and time-related waste and existingly first grow the impact of noting afterwards epitaxial loayer.
Accompanying drawing explanation
Fig. 1-Fig. 7 is shown as the flow chart with the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density of the present invention.
Embodiment
Below by way of specific instantiation, embodiments of the present invention are described, those skilled in the art the content disclosed by this specification can understand other advantages of the present invention and effect easily.The present invention can also be implemented or be applied by embodiments different in addition, and the every details in this specification also can based on different viewpoints and application, carries out various modification or change not deviating under spirit of the present invention.
Refer to Fig. 1 to Fig. 7.It should be noted that, the diagram provided in the present embodiment only illustrates basic conception of the present invention in a schematic way, then only the assembly relevant with the present invention is shown in graphic but not component count, shape and size when implementing according to reality is drawn, it is actual when implementing, and the kenel of each assembly, quantity and ratio can be a kind of change arbitrarily, and its assembly layout kenel also may be more complicated.
As shown in the figure, the invention provides a kind of preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density, described preparation method comprises following process:
The first step: after the single-crystal surface of substrate carries out ion implantation, then formation comprises by Si
1-xge
x/ Ge or Si/Si
1-xge
xthe multilayer material layer of the superlattice structure formed.
Such as, on single crystal Si substrate, first inject one or more ions of Ar ion, Si ion and Ge ion, as shown in Figure 1, preferably, inject Ar ion or the Implantation Energy of Si ion and the preferable range of dosage and be respectively 25kev and 1 ~ 1.3 × 10
15/ cm
2; The Implantation Energy of injection Ge ion and the preferable range of dosage are 40kev and 0.6 × 10
15/ cm
2; Then, then at this substrate Epitaxial growth Si of ion has been injected
1-xge
x/ Ge or Si/Si
1-xge
xthe multilayer material of superlattice structure, wherein 0 < x < 1.Preferably, more than 3 cycles of superlattice structure described in this substrate Epitaxial growth having injected ion; More preferably, first epitaxial growth ground floor Si over the substrate
1-xge
x/ Ge or Si/Si
1-xge
xmaterial layer, its thickness in monolayer at below 10nm, as shown in Figure 2; Continued growth Ge or Si/Si more subsequently
1-xge
xmaterial layer, as shown in Figure 3, preferably, this Ge or Si/Si
1-xge
xthe thickness of material layer below ten nanometers; Then, epitaxial growth Ge or Si/Si is continued at established body structure surface
1-xge
xmaterial layer, preferably, Ge or Si/Si extended outside this continuation
1-xge
xthe thickness of material layer also in ten nanometer range; Repeat epitaxial growth Ge or Si/Si
1-xge
xmaterial layer repeatedly, as shown in Figure 4, and make epitaxial growth Ge or Si/Si each time
1-xge
xthe thickness of material layer in a few nanometer to ten nanometer range, and make the gross thickness of the whole multilayer material layer be made up of superlattice structure be no more than 100nm.
Second step: forming the body structure surface low-temperature epitaxy Si of multilayer material layer
1-yge
yand/or after Si, carry out annealing in process, to make the Si on top layer
1-yge
ythere is relaxation phenomena, wherein 0 < y < 1 in layer.
Such as, at the body structure surface shown in Fig. 4 again with the low-temperature epitaxy Si of scope in 400 degree ~ 500 degree
1-yge
yand/or after Si, carry out annealing in process, to make the Si on top layer
1-yge
ythere is relaxation phenomena in layer, as shown in Figure 5.Preferably, described annealing in process adopts the high temperature anneal, such as, carries out annealing in process with the temperature within the scope of 800 ~ 950 degree, make the SiGe layer generating portion of super crystal lattice material and top layer low-temperature epitaxy or complete relaxation, and then top layer Si is with strain.
3rd step: adopt smart cut technique at least part of layer occurred in the structure of relaxation phenomena to be transferred to oxygenous layer surface containing oxygen substrate, through chemical corrosion and/or polishing to form SGOI or sSOI structure.
Such as, as shown in Figure 6, H ion implantation is carried out to the structure that relaxation phenomena occurs, and comprises SiO with other one
2the oxidation sheet of/Si layer carries out bonding, obtains sSOI structure (as shown in Figure 7) or SGOI (not giving diagram) more subsequently by selective corrosion technology or chemical Mechanical Polishing Technique (i.e. CMP).It should be noted that, it should be appreciated by those skilled in the art that the energy by controlling the H ion injected regulates stripping position, no longer being described in detail at this.
In sum, the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density of the present invention utilizes the growth of super crystal lattice structure material to prepare high-quality germanium silicon and strain Si material, and, by the ion that first injects under the effect of subsequent anneal, make top layer germanium silicon material generation relaxation phenomena, recycle intelligent bonding techniques and prepare high-quality SGOI or sSOI backing material, existing super thick resilient coating effectively can be avoided in material and time-related waste and existingly first grow the impact of noting afterwards epitaxial layer quality.So the present invention effectively overcomes various shortcoming of the prior art and tool high industrial utilization.
Above-described embodiment is illustrative principle of the present invention and effect thereof only, but not for limiting the present invention.Any person skilled in the art scholar all without prejudice under spirit of the present invention and category, can modify above-described embodiment or changes.Therefore, such as have in art usually know the knowledgeable do not depart from complete under disclosed spirit and technological thought all equivalence modify or change, must be contained by claim of the present invention.
Claims (7)
1. have a preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density, it is characterized in that, described preparation method at least comprises step:
1) after the single-crystal surface of substrate carries out ion implantation, then formation comprises by Si
1-xge
x/ Ge or Si/Si
1-xge
xthe multilayer material layer of the superlattice structure formed;
2) at the low-temperature epitaxy Si of the body structure surface forming multilayer material layer at 400 degree to 500 degree
1-yge
yand/or after Si, carry out annealing in process, to make the Si on top layer
1-yge
ythere is relaxation phenomena in layer;
3) smart cut technique is adopted at least part of layer occurred in the structure of relaxation phenomena to be transferred to oxygenous layer surface containing oxygen substrate, through chemical corrosion and/or polishing to form SGOI or sSOI structure;
Each Si
1-yge
ythe thickness of/Ge or Si material layer is in ten nanometer range.
2. the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density according to claim 1, is characterized in that: described step 1) in the ion that injects comprise one or more of Ar ion, Si ion and Ge.
3. the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density according to claim 2, is characterized in that: the Implantation Energy injecting Ar ion or Si ion is 25kev, implantation dosage scope is 1 ~ 1.3 × 10
15/ cm
2; The Implantation Energy injecting Ge ion is 40kev, implantation dosage scope is 0.6 × 10
15/ cm
2.
4. the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density according to claim 1, is characterized in that: the Si contacting described single-crystal surface
1-xge
x/ Ge or Si/Si
1-xge
xthe thickness in monolayer of material layer is at below 10nm.
5. the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density according to claim 1, is characterized in that: described step 1) comprising:
Comprising by Si more than 3 cycles of single-crystal surface epitaxial growth of substrate
1-xge
x/ Ge or Si/Si
1-xge
xthe superlattice structure formed, to obtain described multilayer material layer, and makes described multilayer material layer gross thickness be no more than 100nm.
6. the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density according to claim 1, is characterized in that: described smart cut technique comprises selective corrosion technology or chemical Mechanical Polishing Technique.
7. the preparation method with SGOI or sSOI of high relaxation and fabricating low-defect-density according to claim 1, is characterized in that: annealing in process is included in the high temperature anneal of 800 degree to 950 degree.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201210017889.5A CN103219275B (en) | 2012-01-19 | 2012-01-19 | There is the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201210017889.5A CN103219275B (en) | 2012-01-19 | 2012-01-19 | There is the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density |
Publications (2)
Publication Number | Publication Date |
---|---|
CN103219275A CN103219275A (en) | 2013-07-24 |
CN103219275B true CN103219275B (en) | 2016-03-23 |
Family
ID=48816956
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201210017889.5A Active CN103219275B (en) | 2012-01-19 | 2012-01-19 | There is the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN103219275B (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105428300B (en) * | 2014-09-17 | 2018-04-17 | 中国科学院上海微系统与信息技术研究所 | The method that adsorption stripping prepares material on insulator |
WO2016196060A1 (en) * | 2015-06-01 | 2016-12-08 | Sunedison Semiconductor Limited | A method of manufacturing semiconductor-on-insulator |
CN113539792B (en) * | 2021-07-09 | 2024-03-01 | 中国科学院上海微系统与信息技术研究所 | Preparation method of full-surrounding grid transistor |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5147808A (en) * | 1988-11-02 | 1992-09-15 | Universal Energy Systems, Inc. | High energy ion implanted silicon on insulator structure |
CN1514472A (en) * | 2003-07-29 | 2004-07-21 | 上海新傲科技有限公司 | Preparation method of silicon material on thick membrane graphic insulator |
CN1773677A (en) * | 2004-11-11 | 2006-05-17 | 硅电子股份公司 | Semiconductor substrate and process for producing it |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6855436B2 (en) * | 2003-05-30 | 2005-02-15 | International Business Machines Corporation | Formation of silicon-germanium-on-insulator (SGOI) by an integral high temperature SIMOX-Ge interdiffusion anneal |
-
2012
- 2012-01-19 CN CN201210017889.5A patent/CN103219275B/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5147808A (en) * | 1988-11-02 | 1992-09-15 | Universal Energy Systems, Inc. | High energy ion implanted silicon on insulator structure |
CN1514472A (en) * | 2003-07-29 | 2004-07-21 | 上海新傲科技有限公司 | Preparation method of silicon material on thick membrane graphic insulator |
CN1773677A (en) * | 2004-11-11 | 2006-05-17 | 硅电子股份公司 | Semiconductor substrate and process for producing it |
Also Published As
Publication number | Publication date |
---|---|
CN103219275A (en) | 2013-07-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8878259B2 (en) | Super lattice/quantum well nanowires | |
CN103430298B (en) | There is the silicon on insulated substrate of high resistivity portion and manufacture the method for this class formation in process wafer | |
CN103633010B (en) | Doping superthin layer absorption is utilized to prepare the method for material on ultrathin insulating body | |
CN103972148B (en) | Manufacturing method for materials on ultrathin insulator | |
CN105185692B (en) | Deformation relaxation method, the method for forming semiconductor layer and semiconductor devices | |
CN103943547B (en) | Enhanced absorption based method for preparing material-on-insulator | |
CN102737963B (en) | Method for preparing semiconductor material through ion injection and fixed-point adsorption technologies | |
CN103311305B (en) | Silicon-based lateral nano wire multiple-gate transistor and preparation method thereof | |
CN102290369A (en) | Thin GOI (germanium-on-insulator) wafer and preparation method thereof | |
CN103219275B (en) | There is the preparation method of SGOI or sSOI of high relaxation and fabricating low-defect-density | |
CN101866835B (en) | Method for preparing high-germanium-content germanium-silicon virtual substrate | |
CN102751232A (en) | Method for preparing SiGe or Ge nanowire by using germanium concentration technology | |
Huang et al. | Epitaxial growth and formation of interfacial misfit array for tensile GaAs on GaSb | |
CN105551931B (en) | The method of strain epitaxial semiconductor material is formed above strain relaxation buffer layer | |
CN103050432B (en) | The preparation method of a kind of GaAsOI structure and III-V OI structure | |
CN104752309A (en) | Method of preparing on-insulator material with accurate and controllable stripping position | |
CN102347267B (en) | High-quality SGOI (SiGe-on insulator) produced by utilizing material with superlattice structure and production method of high-quality SGOI | |
CN105428301A (en) | Method of preparing GOI at low temperature by microwave annealing technology | |
CN105428300B (en) | The method that adsorption stripping prepares material on insulator | |
CN103219274B (en) | Silicon germanium on insulator (SGOI) or strained silicon on insulator (sSOI) preparation method based on quantum well structure | |
CN102938371A (en) | Method for preparing n+/ p-type ultra-shallow junction on p-type Ge substrate | |
CN103646910A (en) | Preparation method for SGOI (silicon germanium on insulator) structure | |
Seidl et al. | Postgrowth Shaping and Transport Anisotropy in Two-Dimensional InAs Nanofins | |
Chen et al. | Sharp crack formation in low fluence hydrogen implanted Si0. 75Ge0. 25/B doped Si0. 70Ge0. 30/Si heterostructure | |
CN103204455B (en) | A kind of preparation method of controllable graphene array |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant |