CN102013796A - Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter - Google Patents

Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter Download PDF

Info

Publication number
CN102013796A
CN102013796A CN201010284789XA CN201010284789A CN102013796A CN 102013796 A CN102013796 A CN 102013796A CN 201010284789X A CN201010284789X A CN 201010284789XA CN 201010284789 A CN201010284789 A CN 201010284789A CN 102013796 A CN102013796 A CN 102013796A
Authority
CN
China
Prior art keywords
signal
node
voltage
circuit
detecting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201010284789XA
Other languages
Chinese (zh)
Other versions
CN102013796B (en
Inventor
林水木
陈健生
朱冠任
黄宗伟
庄朝炫
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Richtek Technology Corp
Original Assignee
Richtek Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Richtek Technology Corp filed Critical Richtek Technology Corp
Priority to CN 201010284789 priority Critical patent/CN102013796B/en
Publication of CN102013796A publication Critical patent/CN102013796A/en
Application granted granted Critical
Publication of CN102013796B publication Critical patent/CN102013796B/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Dc-Dc Converters (AREA)

Abstract

The invention relates to a detection circuit and detection method for an anti-oscillation asynchronous boosting type voltage converter. The voltage converter comprises at least one switch which is connected with a node and controlled by a first signal and switched to convert input voltage into output voltage. The detection circuit comprises a comparator and a logic circuit, wherein a second signal is produced by the comparator when voltage on the node reaches a critical value, and a detection signal is produced by the logic circuit according to the first signal and the second signal. The detection method comprises the following steps of: (1) detecting voltage on the node; (2) producing a second signal when voltage on the node reaches a critical value; and (3) producing a detection signal according to the first signal and the second signal.

Description

Be applied in the circuit for detecting and the method for detecting thereof of the asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant
The application is the asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant and dividing an application of resistant and oscillation resistant method thereof, the applying date of its original application is on August 16th, 2007, application number: 200710142329.1, invention and created name: the asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant and resistant and oscillation resistant method thereof.
Technical field
The present invention relates to a kind of asynchronous pressure boosting type electric voltage converter, relate in particular to a kind of circuit for detecting and method for detecting thereof that is applied in the asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant.
Background technology
Fig. 1 is shown as traditional asynchronous pressure boosting type electric voltage converter 100, wherein inductance L 1 is connected between input voltage VIN and the node LX, switch 104 is connected between node LX and the ground connection GND, diode D1 is connected between node LX and the output VOUT, capacitor C OUT connects output VOUT, and controller 102 outputs one pulse-width modulation signal PWM diverter switch 104 is to be converted to input voltage VIN output voltage VO UT.In controller 102, resistance R 1 and R2 pressure-dividing output voltage VOUT produce feedback voltage VFB, error amplifier 114 produces error signal EA according to reference voltage VREF and feedback voltage VFB, comparator 110 produces signal COMP according to error signal EA and sawtooth signal RAMP, trigger 108 according to signal COMP and from the frequency CLK of oscillator 106 produce pulse-width modulation signal PWM through driver 112 diverter switches 104 to produce inductive current IL1.
Fig. 2 is the oscillogram of signal among Fig. 1, and wherein waveform 150 is pulse-width modulation signal PWM, and waveform 152 is the voltage on the node LX, and waveform 154 is inductive current IL1.With reference to Fig. 2, during the work period of pulse-width modulation signal PWM, switch 104 is opened (turn on), and inductive current IL1 rises, when pulse-width modulation signal PWM transfers low level to, switch 104 cuts out (turn off), inductive current IL1 begins to descend, and the voltage on the node LX is drawn high, then, form oscillating circuit and produce vibration when inductive current IL1 is discharged to the parasitic capacitance that makes on inductance and diode D1 and the node LX, enclose the part of coming as dotted line in waveform 152 and 154.
Fig. 3 is waveform 152 and 154 a partial enlarged drawing among Fig. 2.Fig. 4 to Fig. 6 is the schematic diagram that discharges and recharges in order to explanation duration of oscillation inductance L 1.With reference to Fig. 3 to Fig. 6, when pulse-width modulation signal PWM transfers low level to, switch 104 cuts out, inductive current IL1 begins to descend, and the voltage on the node LX raises, when inductive current IL1 reduces to 0, shown in time t1, voltage on the node LX begins to descend, and parasitic capacitance CD on diode D1 and the node LX and CP are to inductance L 1 charging, as shown in Figure 4, when time t2, voltage on the node LX equals input voltage VIN, and inductive current IL1 also reaches valley, and then, the voltage on the node LX continues to descend again, when the voltage ratio ground connection GND on node LX hangs down a critical value, the substrate diode of switch 104 (body diode) 116 conductings, shown in time t3, this moment, inductive current IL1 flowed to inductance L 1 by ground connection GND, as shown in Figure 5, and the voltage on the node LX will be limited in certain value by substrate diode 116, when inductive current IL1 rises to greater than 0 the time, shown in time t4, the substrate diode 116 of switch 104 is closed, and inductance L 1 begins parasitic capacitance CD and CP discharge, as shown in Figure 6, and at this moment, voltage on the node LX begins to rise to be lower than until inductive current IL1 again and repeats Fig. 4 after 0 again to the step that discharges and recharges shown in Figure 6, shown in time t5.As previously mentioned, the vibration of inductive current IL1 will cause the also and then vibration of voltage on the node LX, thereby produce input noise, output noise and electromagnetic interference (Electro Magnetic Interference; The generation of problem such as EMI).
Summary of the invention
Purpose of the present invention is to propose a kind of asynchronous pressure boosting type electric voltage converter and resistant and oscillation resistant method thereof of resistant and oscillation resistant, can prevent the generation of input noise, output noise and electromagnetic interference by above-mentioned asynchronous pressure boosting type electric voltage converter and resistant and oscillation resistant method thereof.
For achieving the above object, the invention provides a kind of asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant, it comprises that an inductance is connected between one first voltage and the node, one switch is connected between this node and one second voltage and is controlled by one first signal, one diode is connected between the output of this node and this transducer, and a bypass resistance is connected between this first voltage and the node.A kind of resistant and oscillation resistant method comprises voltage or this first signal on this node of detecting comes the voltage on the decision node whether to vibrate, when vibration takes place in the voltage on this node, producing a secondary signal makes this bypass resistance form a bypass path, to suppress the vibration of voltage on this node, make the voltage on this node maintain certain value.
Another program of the present invention provides a kind of resistant and oscillation resistant method of asynchronous pressure boosting type electric voltage converter, described transducer comprises an inductance and is connected between one first voltage and the node, one switch is connected between this node and one second voltage, switch in response to a control signal, and one diode be connected between the output of this node and this transducer, this method comprises the following steps: that (1) judge whether the voltage on this node vibrates; And (2) voltage on this node forms a bypass path to stablize the voltage on this node when vibration occurring between this first voltage and node.
Another scheme of the present invention provides a kind of circuit for detecting that is applied in electric pressure converter, described electric pressure converter comprises that at least one switch connects a node and is controlled by one first signal and switches an input voltage is transferred to an output voltage, this circuit for detecting comprises: a comparator, the voltage on this node produce a secondary signal when reaching a critical value; And a logical circuit, produce a detection signal according to this first signal and secondary signal.
Another scheme of the present invention provides a kind of method for detecting that is applied in electric pressure converter, described electric pressure converter comprises that at least one switch connects a node and is controlled by one first signal and switches an input voltage being transferred to an output voltage, and this method comprises the following steps: that (1) detect the voltage on this node; Produce a secondary signal when (2) voltage on this node reaches a critical value; And (3) produce a detection signal according to this first signal and secondary signal.
The present invention makes it compared with prior art owing to adopted above-mentioned technical scheme, and have following advantage and good effect: the present invention can prevent the generation of input noise, output noise and electromagnetic interference.
Description of drawings
Fig. 1 is traditional asynchronous pressure boosting type electric voltage converter schematic diagram;
Fig. 2 is the oscillogram of signal among Fig. 1;
Fig. 3 is waveform 152 and 154 a partial enlarged drawing among Fig. 2;
Fig. 4 shows the situation schematic diagram that parasitic capacitance CD and CP charge to inductance L 1;
Situation schematic diagram when Fig. 5 shows 116 conductings of substrate diode;
Fig. 6 shows the situation schematic diagram that parasitic capacitance CD and CP discharge to inductance L 1;
Fig. 7 is the embodiments of the invention schematic diagram;
Fig. 8 is first embodiment of electric charge bypass resistance 202 among Fig. 7;
Fig. 9 is second embodiment of electric charge bypass resistance 202 among Fig. 7;
Figure 10 is the 3rd embodiment of electric charge bypass resistance 202 among Fig. 7;
Figure 11 is the 4th embodiment of electric charge bypass resistance 202 among Fig. 7;
Figure 12 is the 5th embodiment of electric charge bypass resistance 202 among Fig. 7;
Figure 13 is first embodiment of circuit for detecting 203 among Fig. 7;
Figure 14 is the oscillogram of signal among Figure 13;
Figure 15 is second embodiment of circuit for detecting 203 among Fig. 7;
Figure 16 is the oscillogram of signal among Figure 15;
Figure 17 is the 3rd embodiment of circuit for detecting 203 among Fig. 7;
Figure 18 is the oscillogram of signal among Figure 17; And
Figure 19 is the another kind of embodiment that produces detection signal Sc.
Embodiment
Be described in further detail below with reference to the asynchronous pressure boosting type electric voltage converter and the resistant and oscillation resistant method thereof of accompanying drawing resistant and oscillation resistant of the present invention.
Fig. 7 is embodiments of the invention, in asynchronous pressure boosting type electric voltage converter 200, inductance L 1 is connected between input voltage VIN and the node LX, nmos pass transistor N1 is connected and is controlled by pulse-width modulation signal PWM between node LX and the ground connection GND, diode D1 is connected between node LX and the output VOUT, capacitor C D is the parasitic capacitance of diode D1, capacitor C P is the parasitic capacitance on the node LX, electric charge bypass resistance 202 and inductance L 1 are connected in parallel between input voltage VIN and the node LX, and the voltage on the circuit for detecting 203 detecting node LX is to produce detection signal Sc.When vibration appearred in the voltage on the node LX, circuit for detecting 203 will produce detection signal Sc made electric charge bypass resistance 202 form a bypass path, and then made voltage on the node LX maintain accurate of input voltage VIN.
Fig. 8 is first embodiment of electric charge bypass resistance 202 among Fig. 7, and it comprises that a switch 204 is controlled by detection signal Sc, when switch 204 is opened (turn on), will form a two-way bypass path.Fig. 9 is second embodiment of electric charge bypass resistance 202 among Fig. 7, it comprises that PMOS transistor 206 and 208 is connected between input voltage VIN and the node LX, and have substrate diode 210 and 212 separately, a plurality of diode D2, D3 and D4 are connected between the gate of node LX and transistor 208, resistance R 1 and a plurality of diode D2, D3 and D4 parallel connection, switch 214 is connected between the gate and current source 216 of transistor 208, wherein resistance R 1 is used for voltage on pull-up transistor 208 gates to close transistor 208, diode D2, D3 and D4 are used for the voltage limit on transistor 208 gates in the voltage range that gate can bear, and 216 of current sources are to be used for opening transistor 208.In this embodiment, because the voltage on the node LX may be higher than input voltage VIN, shown in the waveform 152 of Fig. 2, therefore the transistor 208 of connected node LX is a high potential assembly, in addition, form bypass path because of substrate diode 210 and 212 conductings when preventing all to close (turn off), so substrate diode 210 and 212 is arranged with back-to-back form at transistor 206 and 208.When signal Sc is high levle, transistor 208 is opened, switch 214 is also opened the gate that makes transistor 208 and is connected to current source 216 simultaneously, thereby transistor 208 is also opened to form bypass path, at this moment, transistor 208 and current source 216 can equivalence be considered as a current mirror, transistor 206 can be considered a resistance, transistor 208 can be considered a current source, when the voltage on the node LX during greater than input voltage VIN, electric current on the bypass path flows to input voltage VIN by node LX through transistor 208, and when the voltage on the node LX during less than input voltage VIN, electric current flows to node LX by input voltage VIN through the substrate diode 212 of transistor 208.
Figure 10 is the 3rd embodiment of electric charge bypass resistance 202 among Fig. 7, the PMOS transistor 218 and the nmos pass transistor 220 that wherein are connected between input voltage VIN and the node LX have substrate diode 222 and 224 respectively, and charge pump 226 produces voltage V1 switching transistor 220 according to detection signal Sc.When vibration appears in the voltage on the node LX, detection signal Sc transfers high levle to open transistor 218, after transistor 218 is opened, voltage on transistor 220 source electrodes equals input voltage VIN, so the voltage V1 that needs charge pump 226 to provide to be higher than input voltage VIN to the gate of transistor 220 to open transistor 220 slightly, this moment, transistor 218 can be considered a resistance, transistor 220 can be considered a current source, when the voltage on the node LX during greater than input voltage VIN, electric current on the bypass path flows to input voltage VIN by node LX through transistor 220, when the voltage on the node LX during less than input voltage VIN, electric current flows to node LX by input voltage VIN through the substrate diode 224 of transistor 220.In this embodiment, transistor 220 is a high potential assembly also, and substrate diode 222 and 224 is also arranged in back-to-back mode.
Figure 11 is the 4th embodiment of electric charge bypass resistance 202 among Fig. 7, it comprises that PMOS transistor 228 and vague and general type nmos pass transistor 230 are connected between input voltage VIN and the node LX, be controlled by detection signal Sc, transistor 228 and 230 respectively has a substrate diode 232 and 234.When vibration took place the voltage on the node LX, detection signal Sc transferred high levle to and forms a two-way bypass path to open transistor 228 and 230, and then makes the voltage on the node LX maintain input voltage VIN.Furthermore, when signal Sc is high levle, transistor 228 and 230 is opened, this moment, transistor 228 can be considered a resistance, and transistor 230 can be considered a current source, and when the voltage on the node LX during greater than input voltage VIN, the electric current on the bypass path flows to input voltage VIN by node LX through transistor 230, when the voltage on the node LX during less than input voltage VIN, electric current flows to node LX by input voltage VIN through the substrate diode 234 of transistor 230.In this embodiment, transistor 230 is a high potential assembly, and substrate diode 232 and 234 is arranged in back-to-back mode.
Figure 12 is the 5th embodiment of electric charge bypass resistance 202 among Fig. 7, and it comprises that PMOS transistor 236 and diode 240 are connected between input voltage VIN and the node LX.When the voltage oscillation on the node LX, detection signal Sc transfers high levle to open transistor 236 to form a unidirectional bypass path, and this moment, transistor 236 can be considered a resistance.When input voltage VIN during greater than the voltage on the node LX, electric current flows to node LX from input voltage VIN through diode 240.Transistor 236 has a substrate diode 238 to be arranged in back-to-back mode with diode 240, to prevent forming bypass path because of substrate diode 238 when transistor 236 is closed.In other embodiments, diode 240 can replace with transistorized substrate diode.
Figure 13 is first embodiment of circuit for detecting 203 among Fig. 7, the isolated circuit 300 of its mesohigh is connected between node LX and the comparator 304, in order to isolated high pressure, comparator 304 produces signal ck according to the voltage on the node LX, or door 308 is according to pulse-width modulation signal PWM and in order to the signal EN output signal S1 of activation circuit for detecting 203, PMOS transistor 310 is connected between input voltage VIN and the transistor 306, be controlled by detection signal Sc, nmos pass transistor 312 is connected between the output and ground connection GND of comparator 304, be controlled by detection signal Sc, trigger 314 produces detection signal Sc according to signal ck and S1.The isolated circuit 300 of high pressure comprises that nmos pass transistor 302 is connected between the gate of PMOS transistor 306 in node LX and the comparator 304, and diode Dclamp is connected between the gate and source electrode of transistor 302, wherein transistor 302 is a high potential assembly, when transistor 310 is opened, voltage on transistor 306 source electrodes equals input voltage VIN, according to characteristics of transistor as can be known, when the gate of transistor 306 and the pressure reduction between the source electrode during less than the critical voltage VTP of transistor 306, transistor 306 is opened to produce signal ck, so when the voltage on the node LX during less than voltage Vr=(VIN-VTP), transistor 306 will be opened.
Figure 14 is the oscillogram of signal among Figure 13, and wherein waveform 400 is pulse-width modulation signal PWM, and waveform 402 is the voltage on the node LX, and waveform 404 is signal ck, and waveform 406 is detection signal Sc.With reference to Fig. 7, Figure 13 and Figure 14, when time t1, pulse-width modulation signal PWM transfers high levle to open transistor N1, voltage on the node LX is lower than voltage Vr at this moment, so signal ck transfers high levle to, pulse-width modulation signal PWM is a high levle again, therefore trigger 314 produces the detection signal Sc of low level, after transistor N1 closes, voltage on the node LX is drawn high and is surpassed voltage Vr, as time t2, so signal ck also transfers low level to, when being lower than voltage Vr once more as if the voltage on the node LX afterwards, as time t3, transistor 306 is opened so that signal ck transfers high levle to, because the pulse-width modulation signal PWM of this moment is a low level, therefore trigger 314 produces the detection signal Sc of high levles so that electric charge bypass resistance 202 forms a bypass path, and then makes voltage on the node LX maintain the accurate position of input voltage VIN, shown in waveform 402.
Figure 15 is second embodiment of circuit for detecting 203 among Fig. 7, the isolated circuit 500 of its mesohigh is connected between node LX and the comparator 504, in order to isolated high pressure, it comprises high potential assembly nmos pass transistor 502 and diode Dclamp, diode Dclamp is connected between the gate and source electrode of transistor 502, comparator 504 comprises PMOS transistor 506, the gate of transistor 506 is connected to node LX through transistor 502, source electrode then is connected to input voltage VIN through PMOS transistor 510, when transistor 502 and 510 is opened, the gate of transistor 506 and source electrode be connected node LX and input voltage VIN respectively, according to transistor characteristic, when the voltage on the node LX is lower than voltage Vr=(VIN-VTP), PMOS transistor 506 is opened to produce the signal ck of high levle, the nmos pass transistor 512 that is connected between comparator 504 outputs and the ground connection GND is controlled by detection signal Sc, when transistor 512 is opened, signal ck will be pulled to low level, or door 508 produces signal S1 according to pulse-width modulation signal PWM and signal EN, two digit counters, 514 count signal ck generation detection signal Sc.
Figure 16 is the oscillogram of signal among Figure 15, and wherein waveform 600 is pulse-width modulation signal PWM, and waveform 602 is the voltage on the node LX, and waveform 604 is signal ck, and waveform 606 is detection signal Sc.With reference to Fig. 7, Figure 15 and Figure 16, when time t1, pulse-width modulation signal PWM transfers low level to, make counter 514 begin count signal ck, for fear of misoperation, therefore counter 514 is detecting signal ck when occurring for the first time, do not produce detection signal Sc, shown in time t1, then, when the voltage on the node LX is lower than voltage Vr and when producing signal ck once more, as time t2, counter 514 produces detection signal Sc so that electric charge bypass resistance 202 forms a bypass path, and then makes voltage on the node LX maintain the accurate position of input voltage VIN, shown in waveform 602.In this embodiment, produce detection signal Sc when secondary occurring, but in other embodiments, can change the number of times of counting as required for setting signal ck.
Figure 13 and circuit for detecting 203 shown in Figure 15 can use with electric charge bypass resistance 202 collocation of Fig. 8, Fig. 9, Figure 10, Figure 11 and Figure 12.
Figure 17 is the 3rd embodiment of circuit for detecting 203 among Fig. 7, the isolated circuit 700 of its mesohigh is connected between node LX and the comparator 704, in order to isolated high pressure, the isolated circuit 700 of high pressure comprises high potential assembly NOMOS transistor 702 and diode Dclamp, transistor 702 is connected between node LX and the comparator 704, diode Dclamp is connected between the gate and source electrode of transistor 702, comparator 704 judges according to the voltage on the node LX whether transistor N1 closes generation signal Sc, or door 706 produces signal S1 according to pulse-width modulation signal PWM and signal EN, produce a signal to trigger 710 with door 708 according to signal Sc and S1, trigger 710 produces detection signal Sc according to output and the signal S1 with door 708.Figure 18 is the oscillogram of signal among Figure 17, and wherein waveform 800 is pulse-width modulation signal PWM, and waveform 802 is the voltage on the node LX, and waveform 804 is detection signal Sc.With reference to Figure 12, Figure 17 and Figure 18, after pulse-width modulation signal PWM transfers low level to, transistor N1 closes the voltage that makes on the node LX and draws high, trigger 710 also produces the detection signal Sc of high levle to open transistor 236 because of signal S 1 transfers low level to, as time t1, at this moment, diode 240 prevents that electric current from flowing to input voltage VIN from node LX through transistor 236, then, when the voltage on the node LX is reduced to than the low voltage VD of input voltage VIN, as time t2, electric charge bypass resistance 202 will form a bypass path envoy and put the accurate position that voltage on the LX maintains input voltage VIN.
In the above-described embodiments, all be to produce signal Sc by the voltage on the detecting node LX whether to form a bypass path with decision electric charge bypass resistance 202, but can also produce signal Sc by alternate manner in other embodiments, as shown in figure 19, circuit for detecting 203 produces signal Sc for detecting pulse-width modulation signal PWM, and circuit for detecting 203 can be by postponing or anti-phase pulse-width modulation signal PWM generation signal Sc.
That more than introduces only is based on preferred embodiment of the present invention, can not limit scope of the present invention with this.Any the present invention is done replacement, the combination, discrete of step well know in the art, and the invention process step is done well know in the art being equal to change or replace and all do not exceed exposure of the present invention and protection range.

Claims (11)

1. circuit for detecting that is applied in the asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant, described electric pressure converter comprise that at least one switch connects a node and is controlled by one first signal and switches an input voltage is transferred to an output voltage, and this circuit for detecting comprises:
One comparator, the voltage on this node produce a secondary signal when reaching a critical value; And
One logical circuit produces a detection signal according to this first signal and secondary signal.
2. circuit for detecting as claimed in claim 1 is characterized in that, described circuit for detecting comprises that the more isolated circuit of a high pressure is connected between this node and the comparator, in order to isolated high pressure.
3. circuit for detecting as claimed in claim 2 is characterized in that, the isolated circuit of described high pressure comprises that a transistor is connected between this node and the comparator, and this transistor is a high potential assembly.
4. circuit for detecting as claimed in claim 1 is characterized in that, described logical circuit comprises that a trigger produces this detection signal in response to this first signal and secondary signal.
5. circuit for detecting as claimed in claim 4 is characterized in that, described trigger produces described detection signal according to this secondary signal and transfers one second accurate position to until described first signal when described first signal is one first accurate.
6. circuit for detecting as claimed in claim 1 is characterized in that, described logical circuit comprises that a counter produces this detection signal in response to this first signal and secondary signal.
7. circuit for detecting as claimed in claim 6, it is characterized in that, described counter is counted the number of times that this secondary signal occurs when this first signal is one first accurate, and produces this detection signal transfer one second accurate position to until this first signal when the number of times that this secondary signal occurs reaches a default value.
8. circuit for detecting as claimed in claim 1 is characterized in that, described detection signal drives a bypass resistance to form a bypass path between described input voltage and node.
9. method for detecting that is applied in the asynchronous pressure boosting type electric voltage converter of resistant and oscillation resistant, described electric pressure converter comprises that at least one switch connects a node and is controlled by one first signal and switches an input voltage is transferred to an output voltage, and this method comprises the following steps:
(1) detects voltage on this node;
Produce a secondary signal when (2) voltage on this node reaches a critical value; And
(3) produce a detection signal according to this first signal and secondary signal.
10. as asking the described method for detecting of claim 9, it is characterized in that this step that produces a detection signal comprises:
When this first signal is one first accurate, cover this secondary signal; And
When this first signal is one second accurate, produces this detection signal according to secondary signal and transfer this first accurate position to until this first signal.
11. method for detecting as claimed in claim 9 is characterized in that, the step of described generation one detection signal comprises:
When this first signal was one first accurate, the number of times of counting this secondary signal appearance was to produce a count value;
When this count value reaches a default value, produce this detection signal and transfer one second accurate position to until this first signal; And
When this first signal transfers this second accurate to, this count value of resetting.
CN 201010284789 2007-08-13 2007-08-13 Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter Expired - Fee Related CN102013796B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN 201010284789 CN102013796B (en) 2007-08-13 2007-08-13 Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN 201010284789 CN102013796B (en) 2007-08-13 2007-08-13 Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CN2007101423291A Division CN101369774B (en) 2007-08-13 2007-08-13 Anti-oscillation asynchronous pressure boosting type electric voltage converter and its anti-oscillation method

Publications (2)

Publication Number Publication Date
CN102013796A true CN102013796A (en) 2011-04-13
CN102013796B CN102013796B (en) 2013-05-08

Family

ID=43843856

Family Applications (1)

Application Number Title Priority Date Filing Date
CN 201010284789 Expired - Fee Related CN102013796B (en) 2007-08-13 2007-08-13 Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter

Country Status (1)

Country Link
CN (1) CN102013796B (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6396250B1 (en) * 2000-08-31 2002-05-28 Texas Instruments Incorporated Control method to reduce body diode conduction and reverse recovery losses
US20060017490A1 (en) * 2004-06-20 2006-01-26 Andreas Leyk DC voltage converter
US20060017421A1 (en) * 2004-07-26 2006-01-26 Intersil Americas Inc. Method and apparatus for preventing boosting system bus when charging a battery
US20060103365A1 (en) * 2004-11-17 2006-05-18 Compulite Systems (2000) Ltd. Method and converter circuitry for improved-performance AC chopper

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3445540B2 (en) * 1999-11-16 2003-09-08 常盤電業株式会社 Power circuit
JP4708976B2 (en) * 2005-11-22 2011-06-22 株式会社リコー Synchronous rectification switching regulator, control circuit for synchronous rectification switching regulator, and operation control method for synchronous rectification switching regulator

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6396250B1 (en) * 2000-08-31 2002-05-28 Texas Instruments Incorporated Control method to reduce body diode conduction and reverse recovery losses
US20060017490A1 (en) * 2004-06-20 2006-01-26 Andreas Leyk DC voltage converter
US20060017421A1 (en) * 2004-07-26 2006-01-26 Intersil Americas Inc. Method and apparatus for preventing boosting system bus when charging a battery
US20060103365A1 (en) * 2004-11-17 2006-05-18 Compulite Systems (2000) Ltd. Method and converter circuitry for improved-performance AC chopper

Also Published As

Publication number Publication date
CN102013796B (en) 2013-05-08

Similar Documents

Publication Publication Date Title
TWI331435B (en)
CN101369774B (en) Anti-oscillation asynchronous pressure boosting type electric voltage converter and its anti-oscillation method
JP4710749B2 (en) DC-DC converter control circuit and method
CN101926079B (en) Self-oscillating regulated low-ripple charge pump and method
US9774255B2 (en) Synchronous buck DC-DC converter and method thereof
US8000071B2 (en) Apparatus and method for reducing the die area of a PWM controller
CN101584117B (en) Differential amplitude controlled sawtooth generator
US9853533B2 (en) Circuit arrangement and method for reproducing a current
KR20090039638A (en) Dc/dc converter
CN103516207A (en) Synchronous rectifier timer for discontinuous mode DC/DC converter
CN101689803A (en) Power supply device
CN103780064A (en) Switch power source control circuit with secondary side feedback current detection function
JP2009021841A (en) Charge pump drive circuit, and semiconductor device employing the same
JP5511594B2 (en) Output switching circuit
US11784567B2 (en) Synchronization of an electronic device
CN100472925C (en) Control circuit with frequency regulation to reduce power supply converter electro-magnetic interference
JP2017200115A (en) Automatic adjustment oscillator and switching power supply using the same
US8907705B2 (en) Fully integrated circuit for generating a ramp signal
JP4355658B2 (en) Oscillator circuit with reduced layout area and reduced transient power
WO2019015414A1 (en) Frequency jittering control circuit and control method
CN102013796B (en) Detection circuit and detection method for anti-oscillation asynchronous boosting type voltage converter
JP2019057751A (en) Charge-pump circuit and pll circuit
US6559624B1 (en) Voltage converter capable of outputting a stable output voltage
JP2011205743A (en) Ripple converter
US7595618B2 (en) DC voltage converter with a detector circuit configured to distinguish between operating modes

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20130508

Termination date: 20140813

EXPY Termination of patent right or utility model