CN101995894B - Self-adaption voltage regulator based on optimized PSM modulation mode - Google Patents
Self-adaption voltage regulator based on optimized PSM modulation mode Download PDFInfo
- Publication number
- CN101995894B CN101995894B CN201010283055XA CN201010283055A CN101995894B CN 101995894 B CN101995894 B CN 101995894B CN 201010283055X A CN201010283055X A CN 201010283055XA CN 201010283055 A CN201010283055 A CN 201010283055A CN 101995894 B CN101995894 B CN 101995894B
- Authority
- CN
- China
- Prior art keywords
- signal
- lag line
- trigger
- input
- cpu
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Landscapes
- Dc-Dc Converters (AREA)
Abstract
The invention relates to a self-adaption voltage regulator based on an optimized PSM modulation mode, belonging to the technical field of power electronics and being used for self-adaption on-line regulation on a power supply voltage of a load processor (CPU or DSP). In the self-adaption voltage regulator, a key path of the load processor is copied by adopting a delay line, an N frequency division signal of a working clock of the load processor is used as a delay test signal, and a trigger is used for detecting whether the transmission speed of the delay test signal reaches the requirement in the delay line. When the load processor is in a certain working frequency, if the VDD (Voltage Drain Drain) is overhigh, the delay test signal can pass through the delay line, a power switch of an external power inverter is trially shut off for reducing the VDD; and when the delay test signal can not pass through the delay line, optimized PSM modulation signals with different duty ratios are trially adopted for conducting the power switch of the external power inverter for improving the VDD, and finally, the load processor is ensured to work with minimum voltage under a given working clock frequency, thus the power consumption of the load processor is effectively reduced.
Description
Technical field
The invention belongs to electric and electronic technical field, be used for the online adjusting of self-adaptation of the supply voltage with digital control function of object oriented processor (CPU or DSP) load.
Background technology
In recent years, along with the raising of integrated circuit integrated level, the power density of integrated circuit is increasing, and present power consumption of processing unit can reach more than 100 watt, and the heating radiator volume is huge and cost an arm and a leg.Simultaneously, the speed of development of battery technology lags far behind the demand of integrated circuit to electric energy, and this has become the key factor of restriction integrated circuit development.
A lot of complicated electronic parts like central processing unit (CPU) and digital signal processor (DSP), can both be worked under different clock frequencies.In the digital circuit of high-frequency work, the switch power consumption of gate circuit is the chief component of power consumption, and the switch power consumption is directly proportional with frequency of operation, with square being directly proportional of WV.For given task, the clock period number that CPU or DSP finish the work required confirms, only reduces the frequency of operation of CPU or DSP and do not change its WV, and the gross energy of accomplishing this task consumption is constant.And fixedly the time, suitably reducing the supply voltage of CPU or DSP in frequency of operation, the energy of its consumption will obviously reduce.According to different processes deviation, temperature and loaded work piece frequency self-adaptation regulating load in real time supply voltage, make its minimize energy consumption, this low-power consumption method is called adaptive voltage and regulates (AVS, Adaptive Voltage Scaling).
Existing adaptive voltage control method mainly contains following several kinds.1) people such as Mukti Barai utilizes ADC, DPID, DPWM to constitute control loop to make self-adaptation DC-DC transducer and (see document " Dual-Mode Multiple-Band Digital Controller for High-Frepuency DC-DC Converter "; Power Electronics; IEEE Transactions on Volume 24; Issue 3, March 2009 Page (s): 752-766), (modeling of needs process is compensated parameter and digital loop compensates usually but this method needs the digital loop compensation; And the parameter of modeling gained can not be very accurate, will inevitably cause compensation loop to produce oscillatory occurences more or less like this; And finally cause the output voltage unstable); 2) people such as Shidhartha Das comes regulation voltage according to the operation error rate of load circuit in the voltage-regulation process (CPU or DSP); Correct a mistake with error correction schemes simultaneously and realize that adaptive voltage is regulated and (see document " Razor II:In Situ Error Detection and Correction for PVT and SER Tolerance "; Solid-State Circuits; IEEE Journal of Volume 44, Issue 1, Jan.2009Page (s): 32-48); But this method realizes complicated, and system's error correction expends time in.3) people such as Dae Woon Kang has designed the digital self-adaptation Buck power converter that does not need PID (ratio, integration and differential) compensation based on finite state machine and (has seen document " A High-Efficiency Fully Digital Synchronous Buck Converter Power Delivery System Based on a Finite-State Machine "; Very Large Scale Integration (VLSI) Systems; IEEE Transactions on Volume 14; Issue 3; March 2006 Page (s): 229-240), but its circuit realization is more complicated than the method for the invention.
PSM (Pulse Skip Modulation) is a kind of new type of modulation pattern of power conversion system, regulates output voltage through skipping certain clock period, and when output voltage was higher than setting value, the power tube control signal was skipped, not conducting power tube; When output voltage was lower than setting value, the power tube control signal had pulse signal conducting power tube.Advantages such as the PSM controller has efficient height under the underload, strong robustness, response speed is fast, antijamming capability is strong, the electromagnetic compatibility characteristic is good.
Summary of the invention
It is a kind of based on the adaptive electro voltage regulator of optimizing the PSM modulating mode that the present invention provides; This adaptive electro voltage regulator can be according to the difference of the load processor work at present clock frequency WV of regulating load processor adaptively; Proof load processor WV under given working clock frequency is minimum, thereby reduces the power consumption of load processor effectively.Advantages such as simultaneously, the adaptive electro voltage regulator of employing PSM modulating mode has efficient height under the underloading, strong robustness, response speed is fast, antijamming capability is strong, the electromagnetic compatibility characteristic is good.
Basic ideas of the present invention are: for processor is the large scale digital circuit of representative, when wherein critical path (in the load processor the longest operating path) when postponing less than a clock period, and can operate as normal.And critical path delay and its WV are inversely proportional to, and make the processor cisco unity malfunction thereby low excessively WV will increase the delay of critical path.Adopt lag line to duplicate the critical path of load processor, the Fractional-N frequency signal that adopts the load processor work clock detects delayed test signal transmission speed in lag line with trigger and whether reaches requirement as delayed test signal.When load processor under certain frequency of operation, if WV V
DDToo high; Delayed test signal can pass through lag line, and the power switch pipe of then managing to turn-off the power switch pipe of external power transducer or adopting a gate control signal conducting external power transducer of being realized by state machine with less dutycycle is to reduce WV; When delayed test signal can not pass through lag line; Then adopt one by having of realizing of state machine than the power switch pipe of the gate control signal conducting external power transducer of big space rate to improve WV; Final realization proof load processor WV under given working clock frequency is minimum, thereby reduces the power consumption of load processor effectively.
Detailed technology scheme of the present invention is:
A kind of based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, as shown in Figure 1, comprise a clock signal generator CLKG, one section lag line, two trigger D0 and D1, a state machine and a digital pwm signal generation circuit.External clock source provides reference clock signal CLK_REF for clock signal generator CLKG; Clock signal generator CLKG produces three clock signals according to the control signal CLKG_Ctrl of the frequency of operation of external loading processor request: load processor clock signal clk _ CPU, lag line reset signal RST and delayed test signal TCLK; Said lag line reset signal RST and delayed test signal TCLK are the Fractional-N frequency signal of load processor clock signal clk _ CPU; N is the integer more than or equal to 2, and lag line reset signal RST rising edge is than the clock period of the load processor clock signal clk _ CPU of rising edge hysteresis of delayed test signal TCLK; Wherein, lag line reset signal RST is input to the edge trigger end of lag line reset terminal, trigger D0 and the edge trigger end of trigger D1 simultaneously; Delayed test signal TCLK is input to the delay test end of lag line; Load processor clock signal clk _ CPU is input to the clock signal input terminal of load processor.The output voltage V of external power transducer
DDBe the power supply of external loading processor and lag line simultaneously; The output signal OX of lag line is divided into two-way: the one tunnel is input to the data input pin of trigger D1, and another road is input to the data input pin of trigger D0 after through a delay cell; The inhibit signal E1 that inhibit signal E0 that trigger D0 latchs and trigger D1 latch is input to state machine respectively, and state machine produces the digital signal d of a M position
M-1d
M-2D
1d
0And being input to the digital PWM signal generating circuit, the pwm signal that the digital PWM signal generating circuit produces different duty is used for controlling the conducting of external power transducer main switch or ending.
In the such scheme, said delay line length surpasses external loading processor critical path depth L, and overage Δ L is length nargin (Δ L be external loading processor critical path depth L 5%~25%).
Of the present invention based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, have the following advantages:
1, efficient adopts the adaptive electro voltage regulator of PWM modulating mode high when underload.
When power converter was in underload or holding state, because load upper reaches excess current is less, the power switch pipe conduction loss can be ignored, and switching loss becomes the main power consumption source of system.During underloading, optimizing the PSM modulating mode (is D through skipping the clock period
0=0), the switch number of times of power tube is reduced, thereby reduce switching loss, reached the purpose that improves power conversion efficiency.
2, loop does not need compensation, and circuit structure is simple, is easy to realize.
Traditional adaptive electro voltage regulator adopts the PWM modulating mode, needs to confirm compensating parameter through complicated loop modeling; One of biggest advantage of using optimization PSM modulating mode is exactly not need loop compensation.Simultaneously, can be found out by Fig. 1 that the adaptive voltage controller structure that the present invention proposes is extremely simple, circuit is realized convenient.And can digitally realize that it is integrated to be easy to small size technology.
3, output voltage ripple is less.
Adopt and optimize the PSM modulating mode, at maximum available duty cycle D
2With minimum duty cycle D
0Between insert transition dutycycle D
1, output voltage ripple is littler.
Shown in Figure 1 can realize with the standard block in the digital Design based on the adaptive electro voltage regulator of optimizing the PSM modulating mode fully, can be integrated under littler process, be easy to the transplanting and the modification of circuit, and complied with the integrated circuit Development Trend.
The present invention is particularly suitable for the power management chip of portable product.With the clock signal of CPU input signal as this circuit, the adaptive electro voltage regulator automatically with the CPU voltage-regulation to the minimum that guarantees the circuit operate as normal, can effectively lower the energy consumption of CPU.
Description of drawings
Fig. 1 is provided by the invention based on the adaptive voltage adjuster circuit structural representation of optimizing the PSM modulating mode.
Fig. 2 is the circuit structure diagram based on lag line in the adaptive electro voltage regulator of optimizing the PSM modulating mode provided by the invention.
Fig. 3 is provided by the invention based on state machine duty conversion synoptic diagram in the adaptive electro voltage regulator of optimizing the PSM modulating mode.
Fig. 4 is the sequential chart based on the adaptive electro voltage regulator operate as normal of optimizing the PSM modulating mode provided by the invention.
Specific embodiments
A kind of based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, as shown in Figure 1, comprise a clock signal generator CLKG, one section lag line, two trigger D0 and D1, a state machine and a digital pwm signal generation circuit.External clock source provides reference clock signal CLK_REF for clock signal generator CLKG; Clock signal generator CLKG produces three clock signals according to the control signal CLKG_Ctrl of the frequency of operation of external loading processor request: load processor clock signal clk _ CPU, lag line reset signal RST and delayed test signal TCLK; Said lag line reset signal RST and delayed test signal TCLK are the Fractional-N frequency signal of load processor clock signal clk _ CPU; N is the integer more than or equal to 2, and lag line reset signal RST rising edge is than the clock period of the load processor clock signal clk _ CPU of rising edge hysteresis of delayed test signal TCLK; Wherein, lag line reset signal RST is input to the edge trigger end of lag line reset terminal, trigger D0 and the edge trigger end of trigger D1 simultaneously; Delayed test signal TCLK is input to the delay test end of lag line; Load processor clock signal clk _ CPU is input to the clock signal input terminal of load processor.The output voltage V of external power transducer
DDBe the power supply of external loading processor and lag line simultaneously; The output signal OX of lag line is divided into two-way: the one tunnel is input to the data input pin of trigger D1, and another road is input to the data input pin of trigger D0 after through a delay cell; The inhibit signal E1 that inhibit signal E0 that trigger D0 latchs and trigger D1 latch is input to state machine respectively, and state machine produces the digital signal d of a M position
M-1d
M-2D
1d
0And being input to the digital PWM signal generating circuit, the pwm signal that the digital PWM signal generating circuit produces different duty is used for controlling the conducting of external power transducer main switch or ending.
In the such scheme, said delay line length surpasses external loading processor critical path depth L, and overage Δ L is length nargin (Δ L be external loading processor critical path depth L 5%~25%).
Below in conjunction with accompanying drawing the present invention is further specified.
Provided by the invention its external loading processor can be CPU, DSP or other digital processing unit based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, and power converter can be the power converter of Boost, Buck or other topological structure.Below be that CPU, power converter are that the power converter of Buck topological structure is that example is explained the course of work of the present invention with the load processor.
The output terminal V of Buck power converter
DDSupply power for CPU and lag line simultaneously; External clock source provides reference clock signal CLK_REF for clock signal generator CLKG; Clock signal generator CLKG produces three clock signals according to the control signal CLKG_Ctrl of the frequency of operation of external loading processor request: load processor clock signal clk _ CPU, lag line reset signal RST and delayed test signal TCLK; Said lag line reset signal RST and delayed test signal TCLK are the Fractional-N frequency signal of load processor clock signal clk _ CPU; N is the integer more than or equal to 2, and lag line reset signal RST rising edge is than the clock period of the load processor clock signal clk _ CPU of rising edge hysteresis of delayed test signal TCLK.Judge according to the transmission situation of delayed test signal TCLK in lag line whether the output voltage of power converter can make the critical path operate as normal of CPU; And regulate the output voltage of power converter according to the result who detects; Guarantee CPU ability operate as normal when the needs Processing tasks, reduce load C PU energy consumption to greatest extent through reducing its supply voltage simultaneously.
If load processor clock signal clk _ cpu frequency is f, the cycle is T
S=1/f works as V
DDWhen higher, test signal TCLK will be at a clock period T
SIn be transferred to the data input pin of two triggers, CPU can operate as normal; Otherwise, work as V
DDWhen low, test signal TCLK is at a clock period T
SThe interior data input pin that can not be transferred to two triggers, then CPU cisco unity malfunction; When at a clock period T
SWhen interior TCLK just was transferred to the data input pin of two triggers, the critical path delay among the CPU was T
SL/ (L+ Δ L) doubly, then this moment CPU supply voltage V
DDGuarantee to leave under the prerequisite of certain nargin minimum.
Under the control of adaptive electro voltage regulator, the Buck power converter is that cpu load provides power supply, and delayed test signal TCLK is that the Fractional-N frequency clock of load processor clock signal clk _ CPU is (every through N clock period T
SCarry out the time lag of first order test, establish N=2 in the following narration process); Lag line reset signal RST is identical with delayed test signal TCLK frequency, but lag line reset signal RST rising edge is than the clock period of the load processor clock signal clk _ CPU of rising edge hysteresis of delayed test signal TCLK.The concrete sequential of system's course of normal operation was as shown in Figure 4 after voltage and frequency adjustment were accomplished.
Work as V
DDCross (this moment, lag line was in under-voltage condition) when hanging down, at a clock period T
SIn, the high level of delayed test signal TCLK can not be transferred to the output terminal of lag line, and lag line output this moment signal OX is a low level, and lag line output signal OX also is a low level through the signal OY after the delay cell.Because lag line reset signal RST is than clock period T of delayed test signal TCLK hysteresis
S, when the RST rising edge occurred, trigger D1 exported signal OY with lag line and latchs, and trigger D0 exports signal OY with delay cell and latchs.The signal E1 of the signal E0 of trigger D0 output and trigger D1 output is low level signal, i.e. { E
1, E
0}=00 is if the state machine current state is S
i(i=0 or 1), then the state machine NextState is S
I+1It is D that (i=0 or 1) and digital PWM signal generating circuit produce dutycycle
I+1The signal of (i=0 or 1); If the state machine current state is S
2, then the state machine NextState still is S
2, power tube conducting dutycycle is constant.Output voltage V
DDBegin to rise, because transition dutycycle D
1Existence, make output voltage ripple littler.
Work as V
DDWhen too high (this moment, lag line was in overvoltage condition), at a clock period T
SIn, the high level of delayed test signal TCLK can be transferred to the output terminal of lag line, and lag line output this moment signal OX is a high level, and lag line output signal OX also is a low level through the signal OY after the delay cell.Because lag line reset signal RST is than clock period T of delayed test signal TCLK hysteresis
S, when the RST rising edge occurred, trigger D1 exported signal OY with lag line and latchs, and trigger D0 exports signal OY with delay cell and latchs.The signal E1 of the signal E0 of trigger D0 output and trigger D1 output is high level signal, i.e. { E
1, E
0}=11 are if the state machine current state is S
i(i=1 or 2), then the state machine NextState is S
I-1It is D that (i=1 or 2) and digital PWM signal generating circuit produce dutycycle
I-1The signal of (i=1 or 2); If the state machine current state is S
0, then the state machine NextState still is S
0, power tube conducting dutycycle is constant.Output voltage V
DDBegin to descend, because transition dutycycle D
1Existence, make output voltage ripple littler.When OX is high level, if OY is low, i.e. { E
1, E
0}=10 explain that then output voltage is not high not low yet, if this moment, the state machine current state was S
i(i=0,1 or 2), then the state machine NextState still is S
i(i=0,1 or 2) are constant.
Above-mentioned makes when critical path delay is excessive among the CPU based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, thereby clock period of conducting is improved V
DDVoltage reduces critical path delay; When critical path delay is too small among the CPU, thereby skipping a clock period makes V
DDVoltage reduces, and reduces the energy consumption of CPU.The length of lag line is decided to be L+ Δ L, make the CPU critical path delayed adaptation be adjusted to T
SL/ (L+ Δ L) doubly, guaranteeing that retardation leaves under the situation of certain nargin V
DDBe adjusted to minimumly, reduce the energy consumption of load C PU to greatest extent.Suppose that its output voltage ripple is Δ V behind the power converter output voltage stabilization, the existence of voltage ripple Δ V can not influence the operate as normal of CPU.The critical delay time of load C PU is T
SL/ (L+ Δ L) doubly, the desirable L/ of representative value (L+ Δ L) is 80%, this moment Δ L length be L 25% (Δ L is too small, receives the influence of the ripple of process deviation or output voltage, and the output voltage of power converter may not the proof load operate as normal; Δ L is excessive, can cause under given frequency of operation, and load voltage is too high, can not save energy to greatest extent).
Sequential chart when Fig. 4 is system's operate as normal, CLK_CPU, TCLK, RST are three clock signals that produced by CLKG.Wherein TCLK and RST are Fractional-N frequency (N clock period T of every process of CLK_CPU
SCarry out the time lag of first order test), N=2 in Fig. 2.RST is than T of TCLK hysteresis
SClock period.
Lag line is that two parts of L and Δ L constitute by length, and as shown in Figure 4, every part is all formed by the rejection gate cascade that has an inverting input.Length is that the part of L is duplicating of CPU critical path, and length is that the part of Δ L is the nargin of delay line length.
If use V
INThe input voltage of expression Buck power converter, V
DDThe expression output voltage, D representes open pipe (conducting) dutycycle of power tube, L representes energy storage inductor value, T
PThe clock period of expression CLK_Power, D
MAXThe expression power converter works in maximum duty cycle available under the DCM pattern.If further require power converter to be operated in the DCM pattern, then have
The input and output voltage of adaptive electro voltage regulator changes in a definite scope, guarantee all to be operated in the DCM pattern at whole input and output voltage range inner conversion device, requires the maximum duty cycle D2 that optimizes the PSM modulation signal to be:
Wherein
The minimum value of expression external power transducer output voltage,
The maximal value of expression external power transducer input voltage; Minimum duty cycle D0 is zero; Middle dutycycle D1=D
MAX/ 2 or D1 be (0, D
MAX) between other value.
Provided by the invention based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, can be whole with external loading processor and the integrated same chip of power converter in.This adaptive electro voltage regulator is applicable to various Switching Power Supplies topology, comprises circuit such as isolated, non-isolated, Boost, Buck, Buck-Boost, Flyback, Forward, Cuk.The basic delay cell of wherein said lag line also can be made up of rejection gate, also can be made up of other basic logical gate, also can combined to constitute by basic logical gate and electric capacity.
Claims (4)
1. one kind based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, comprises a clock signal generator CLKG, one section lag line, two trigger D0 and D1, a state machine and a digital pwm signal generation circuit;
External clock source provides reference clock signal CLK_REF for clock signal generator CLKG; Clock signal generator CLKG produces three clock signals according to the control signal CLKG_Ctrl of the frequency of operation of external loading processor request: load processor clock signal clk _ CPU, lag line reset signal RST and delayed test signal TCLK; Said lag line reset signal RST and delayed test signal TCLK are the Fractional-N frequency signal of load processor clock signal clk _ CPU; N is the integer more than or equal to 2, and lag line reset signal RST rising edge is than the clock period of the load processor clock signal clk _ CPU of rising edge hysteresis of delayed test signal TCLK; Wherein, lag line reset signal RST is input to the edge trigger end of lag line reset terminal, trigger D0 and the edge trigger end of trigger D1 simultaneously; Delayed test signal TCLK is input to the delay test end of lag line; Load processor clock signal clk _ CPU is input to the clock signal input terminal of load processor;
The output voltage V of external power transducer
DDBe the power supply of external loading processor and lag line simultaneously; The output signal OX of lag line is divided into two-way: the one tunnel is input to the data input pin of trigger D1, and another road is input to the data input pin of trigger D0 after through a delay cell; The inhibit signal E1 that inhibit signal E0 that trigger D0 latchs and trigger D1 latch is input to state machine respectively, and state machine produces the digital signal d of a M position
M-1d
M-2D
1d
0And being input to the digital PWM signal generating circuit, the pwm signal that the digital PWM signal generating circuit produces different duty is used for controlling the conducting of external power transducer main switch or ending.
2. according to claim 1 a kind of based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, it is characterized in that the length nargin Δ L of said lag line is 5%~30% of external loading processor critical path depth L.
3. according to claim 1 and 2 a kind of based on the adaptive electro voltage regulator of optimizing the PSM modulating mode, it is characterized in that said lag line is formed by the rejection gate cascade with an inverting input.
4. a kind of adaptive electro voltage regulator based on the PSM modulating mode according to claim 1 and 2 is characterized in that, the maximum duty cycle D2 of the optimization PSM modulation signal that said digital PWM signal generating circuit produces is:
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010283055XA CN101995894B (en) | 2010-09-16 | 2010-09-16 | Self-adaption voltage regulator based on optimized PSM modulation mode |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010283055XA CN101995894B (en) | 2010-09-16 | 2010-09-16 | Self-adaption voltage regulator based on optimized PSM modulation mode |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101995894A CN101995894A (en) | 2011-03-30 |
CN101995894B true CN101995894B (en) | 2012-08-08 |
Family
ID=43786152
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201010283055XA Expired - Fee Related CN101995894B (en) | 2010-09-16 | 2010-09-16 | Self-adaption voltage regulator based on optimized PSM modulation mode |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN101995894B (en) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103576734B (en) * | 2013-10-21 | 2015-06-17 | 电子科技大学 | Dual-ring control self-adapting voltage adjusting method and device |
CN104076855B (en) * | 2014-06-27 | 2015-08-19 | 电子科技大学 | A kind of adaptive voltage scaling device based on PSM modulating mode |
CN104038063B (en) * | 2014-06-27 | 2016-08-24 | 电子科技大学 | There is the adaptive voltage scaling circuit of load least energy consumption point tracking |
CN104377955B (en) * | 2014-11-26 | 2017-02-01 | 中国航天科工集团第二研究院七〇六所 | Voltage self-adaptation adjusting device for integrated circuit in tremendous temperature change environment |
CN105843325B (en) * | 2016-03-21 | 2019-02-22 | 南京天易合芯电子有限公司 | A kind of Real-Time Clock Control System Based suitable for SOC |
CN105955380B (en) * | 2016-06-17 | 2018-05-22 | 中国电子科技集团公司第十研究所 | PSM mode adaptive voltage regulators based on output voltage segmentation |
TWI724659B (en) * | 2019-11-29 | 2021-04-11 | 杰力科技股份有限公司 | Control circuit for load switch |
CN112083752A (en) * | 2020-09-03 | 2020-12-15 | 索尔思光电(成都)有限公司 | Optical transceiving system, module and method based on self-adaptive voltage regulation |
CN115242112B (en) * | 2022-07-26 | 2023-04-21 | 南京理工大学 | Parallel multi-level converter switch time sequence unified construction method based on path planning |
CN117707266B (en) * | 2023-08-10 | 2024-08-20 | 荣耀终端有限公司 | Voltage adjusting method and electronic equipment |
CN116774806B (en) * | 2023-08-25 | 2023-11-17 | 荣耀终端有限公司 | Dynamic voltage frequency adjustment method and system and electronic equipment |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101039076A (en) * | 2007-04-28 | 2007-09-19 | 电子科技大学 | Voltage-stabilizing switch power source with voltage ripple detection circuit |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20090050318A (en) * | 2007-11-15 | 2009-05-20 | 삼성전자주식회사 | Power converter having auto conversion function for pulse skip mode and control method of thereof |
-
2010
- 2010-09-16 CN CN201010283055XA patent/CN101995894B/en not_active Expired - Fee Related
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101039076A (en) * | 2007-04-28 | 2007-09-19 | 电子科技大学 | Voltage-stabilizing switch power source with voltage ripple detection circuit |
Also Published As
Publication number | Publication date |
---|---|
CN101995894A (en) | 2011-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN101995894B (en) | Self-adaption voltage regulator based on optimized PSM modulation mode | |
CN103576734B (en) | Dual-ring control self-adapting voltage adjusting method and device | |
CN101995895B (en) | Self-adaptive voltage regulator based on PSM (Pulse Skip Modulation) mode | |
CN205105103U (en) | Single -phase resonant transformation ware and heterogeneous resonant transformation ware | |
Mai et al. | A constant frequency output-ripple-voltage-based buck converter without using large ESR capacitor | |
CN105048811B (en) | The fixed frequency of ON time correction of DC DC converters is across period controller and method | |
Dalala et al. | Modeling and controller design of a bidirectional resonant converter battery charger | |
CN110323736A (en) | Power supply switch circuit and electronic equipment | |
CN109004840A (en) | A kind of control method improving Switching Power Supply output accuracy | |
CN104156024A (en) | Self-adaptation voltage regulator | |
TW201735521A (en) | Inverter device and controlling method thereof | |
CN113541491A (en) | Multi-mode switching low-dynamic-interference 4-tube synchronous control buck-boost conversion circuit | |
Vazquez et al. | Variable-width hysteretic analog control for QSW-ZVS and TCM source/sink converters | |
CN105955380B (en) | PSM mode adaptive voltage regulators based on output voltage segmentation | |
He et al. | The design of controller of buck converter | |
CN109067177A (en) | Synchronize direct-current switch power supply and the controller chip for synchronous direct-current switch power supply | |
Yu et al. | Phase-shift modulated hybrid LLC and half-bridge converter with fixed frequency for wide voltage gain range application | |
CN104076855A (en) | Self adaptive voltage adjuster based on PSM (pulse slope modulation) mode | |
CN104038063B (en) | There is the adaptive voltage scaling circuit of load least energy consumption point tracking | |
Shih et al. | A power cloud system (PCS) for high efficiency and enhanced transient response in SoC | |
Chen et al. | Integrated non-inverting buck-boost DC-DC converter with average-current-mode control | |
Jibhkate et al. | Three port DC-DC converter for storage integration in microgrid | |
Venmathi et al. | A comprehensive survey on multi-port bidirectional DC–DC converters for renewable energy systems | |
CN103501113A (en) | Phase shift resonant control-based photovoltaic system converter and control method | |
CN105048810A (en) | Self-adaption voltage regulation circuit for power converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20120808 Termination date: 20210916 |