CN101034534A - Digital information driver and display using the same - Google Patents

Digital information driver and display using the same Download PDF

Info

Publication number
CN101034534A
CN101034534A CN 200610057317 CN200610057317A CN101034534A CN 101034534 A CN101034534 A CN 101034534A CN 200610057317 CN200610057317 CN 200610057317 CN 200610057317 A CN200610057317 A CN 200610057317A CN 101034534 A CN101034534 A CN 101034534A
Authority
CN
China
Prior art keywords
numerical data
those
gray scale
individual
order
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN 200610057317
Other languages
Chinese (zh)
Other versions
CN100505022C (en
Inventor
颜志仁
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Novatek Microelectronics Corp
Original Assignee
Novatek Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Novatek Microelectronics Corp filed Critical Novatek Microelectronics Corp
Priority to CNB2006100573174A priority Critical patent/CN100505022C/en
Publication of CN101034534A publication Critical patent/CN101034534A/en
Application granted granted Critical
Publication of CN100505022C publication Critical patent/CN100505022C/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Liquid Crystal Display Device Control (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

The invention relates to a digital data driver, including receive unit and digital analogy transformation unit. The digital analogy transformation unit includes gray scale voltage producer and the K sub-numeral analogy transformation units, to transform the N digital data of the receive unit into the corresponding N analogy data. The gray scale voltage producer used to provide the 2M grayscale voltages. Ith sub- numeral analogy transformation unit includes 2M buffer and N/K numeral analogy transducer, each buffer receive a corresponding gray scale voltage and output, but the jth digital analogy switch receives (i-1) * (N/K)+j digital data, and according to from passes through these buffers gray scale voltages to select one as (i-1) * (N/K)+j analogy material output, among,N, K, N/K, i andj is a positive integer, 1<=i<=K and 1<=j<=N/K.

Description

Numerical data driver and use the display of this data driver
Technical field
The invention relates to a kind of numerical data driver, and particularly relevant for a kind of display that reduces the numerical data driver of output buffer and use this data driver.
Background technology
In LCD, data driver (or being called source electrode driver) is according to digital input signals control and driving display panels from time schedule controller.Figure 1A illustrates and is a kind of traditional N passage, the calcspar of M bit numerical data driver, and Figure 1B illustrates the clock signal of data driver and the sequential chart of control signal for this reason.See also shown in Figure 1A, data driver 100 comprises input block 110, numeric class than converting unit 120 and output buffer cell 130, and wherein input block 110 comprises shift registor 111, the first line latch unit 112, the second line latch unit 113 and accurate bit shift device 114.
Please consult simultaneously shown in Figure 1A and Figure 1B, the clock signal CLK and the first control signal CT1 are used for triggering shift registor 111, the second control signal CT2 and then are used for controlling the second line latch unit 113.When the first control signal CT1 transition during to high levle, with the first control signal CT1 displacement step by step that is received, and the latch-up signal of output (N/3) individual out of phase is given the first line latch unit 112 to shift registor 111 according to clock signal CLK.The latch-up signal that the first line latch unit 112 is exported according to shift registor 111 and receiving and numerical data string IN1, IN2 and the IN3 of breech lock input, wherein numerical data string IN1, IN2 and IN3 are respectively red, green and blue pixel data, and each pixel information is all represented with the M bit.
When breech lock when the numerical data string of the first line latch unit 112 has filled up whole line latch unit, the second control signal CT2 transition is a high levle, therefore with breech lock in the numerical data of the first line latch unit 112 transmit and breech lock in the second line latch unit 113.Accurate bit shift device 114 is converted to the data of the accurate position of high voltage with breech lock in the numerical data of the second line latch unit 113, so that can correctly drive numeric class than converting unit 120.Numerical data D1~the D (N) that represents with the M bit that numeric class receives than converting unit 120 that accurate bit shift device 114 exported, and convert thereof into corresponding analog data A1~A (N), for example analog voltage.130 of buffer cells of output are used for strengthening the ability that analog data A1~A (N) drives load, make that the analog data OUT1~OUT (N) after strengthening is enough to drive display panels.Then, the clock signal CLK and the first control signal CT1 transition again are high levle, and the data in the first line latch unit 112 will be updated and breech lock, and repeat aforesaid operations.
See also shown in Figure 2ly, illustrate and be the detailed block diagram of the numeric class among Figure 1A than converting unit 120 and output buffer cell 130.As shown in Figure 2, numeric class comprises N digital analogue converter 121~12 (N) than converting unit 120, and each digital analogue converter can comprise demoder and switches set, and for example digital analogue converter 121 comprises demoder DEC1 and switches set SW1.In addition, numeric class also comprises gray scale voltage generator 140 than converting unit 120, its resistor that utilizes coupled in series with supply voltage poor (VDD-VSS) dividing potential drop to produce the gray scale voltage V1~V (2 of different accurate positions M).130 of buffer cells of output comprise N impact damper 131~13 (N).
With digital analogue converter 121 is example, and demoder DEC1 receives M bit numerical data D1 and it is decoded as numerical data E1.Then, switches set SW1 according to decoded numerical data E1 from gray scale voltage V1~V (2 M) in select and corresponding analog data A1 of decoded numerical data E1 (or numerical data D1) and output.At last, receive analog data A1, make its analog data OUT1 that exports be enough to drive display panels by impact damper 131.
One embodiment of digital analogue converter 121 as shown in Figure 3A, and the corresponding relation of its decoded numerical data E1 and analog data A1 is shown in Fig. 3 B.In this embodiment, numerical data D1 is an example with 2 bits, so need 2 2Individual gray scale voltage V1~V4.Hence one can see that, and demoder DEC1 purpose is to cooperate the design of switches set SW1, and the numerical data D1 that it is received is decoded as the numerical data E1 that is fit to operating switch group SW1, and Fig. 3 A and Fig. 3 B are a kind of design wherein.Another embodiment of digital analogue converter 121 is shown in Fig. 3 C, and this mode does not need demoder, and the corresponding relation of its numerical data D1 and analog data A1 is shown in Fig. 3 D.In this embodiment, numerical data D1 is an example with 2 bits, so need 2 2Individual gray scale voltage V1~V4.Numerical data D1 can be directly used in operating switch group SW1, and Fig. 3 C and Fig. 3 D are a kind of design wherein.
Summary of the invention
Purpose of the present invention is exactly a kind of numerical data driver to be provided and to use the display of this data driver, reducing use therein output buffer to reduce cost.
A further object of the present invention provides a kind of numerical data driver and uses the display of this data driver, reduces use therein output buffer and generates to reduce power consumption and heat.
Based on above-mentioned and other purpose, the present invention proposes a kind of numerical data driver, comprises that receiving element and numeric class compare converting unit.Receiving element is in order to receive at least one numerical data string and to convert thereof into N numerical data, and wherein each numerical data is M bit and M and N and is positive integer.Numeric class than converting unit in order to receive an above-mentioned N numerical data and to convert thereof into a corresponding N analog data.
Numeric class comprises that than converting unit gray scale voltage generator and K sub-numeric class compare converting unit.The gray scale voltage generator is in order to provide 2 MIndividual gray scale voltage, and the accurate position of each gray scale voltage is all inequality.Above-mentioned K sub-numeric class comprises 2 than the individual sub-numeric class of the i in the converting unit than converting unit MIndividual impact damper reaches
Figure A20061005731700061
Individual digital analogue converter, wherein K,
Figure A20061005731700062
Be positive integer and 1≤i≤K with i.I sub-numeric class than converting unit in, each impact damper receives a corresponding gray scale voltage and output, and j digital analogue converter reception the
Figure A20061005731700071
Individual numerical data, and according to this from through choosing one as the among the gray scale voltage of these impact dampers
Figure A20061005731700072
The output of individual analog data, wherein j be positive integer and 1 &le; j &le; N K .
In one embodiment, above-mentioned j digital analogue converter comprises demoder and switches set.Demoder is in order to receive
Figure A20061005731700074
Individual numerical data, and with its decoding to produce decoded numerical data.Switches set couples demoder and impact damper, in order to according to decoded numerical data from through choosing one as the among the gray scale voltage of these impact dampers
Figure A20061005731700075
Individual analog data output.In another embodiment, above-mentioned j digital analogue converter only comprises switches set.Switches set is coupled to impact damper, in order to according to received
Figure A20061005731700076
Individual numerical data is from through choosing one as the among the gray scale voltage of these impact dampers
Figure A20061005731700077
Individual analog data output.
Based on above-mentioned and other purpose, the present invention proposes a kind of display in addition, and it comprises above-mentioned numerical data driver.In one embodiment, display is a LCD.
The present invention changes into because of the impact damper with data driver in the conventional architectures and being disposed between digital analogue converter and the gray scale voltage generator, therefore a needed N impact damper in the conventional architectures can be reduced to K * 2 MIndividual impact damper.For 480 (=N) passage, 6 (=M) for the bit data driver, (=K) group, then the present invention and conventional architectures can reduce by 224 (=480-4 * 2 in comparison if digital analogue converter is divided into 4 6) individual impact damper, significantly reduce cost, power consumption and heat generate.
For above-mentioned and other purposes, feature and advantage of the present invention can be become apparent, preferred embodiment cited below particularly, and cooperate appended graphicly, be described in detail below.
Description of drawings
Figure 1A illustrates and is a kind of traditional N passage, the calcspar of M bit numerical data driver, and Figure 1B illustrates the clock signal of data driver and the sequential chart of control signal for this reason.
Fig. 2 illustrates and is the detailed block diagram of the numeric class among Figure 1A than converting unit 120 and output buffer cell 130.
Fig. 3 A illustrates the embodiment into the digital analogue converter among Fig. 2 121, and Fig. 3 B illustrates and is decoded numerical data E1 among Fig. 3 A and the mapping table of analog data A1.
Fig. 3 C illustrates another embodiment into the digital analogue converter among Fig. 2 121, and Fig. 3 D illustrates the mapping table into numerical data D1 among Fig. 3 C and analog data A1.
Fig. 4 illustrates to according to the N passage of one embodiment of the invention, the calcspar of M bit numerical data driver.
Fig. 5 A illustrates and is the embodiment of the sub-figure analogy converter among Fig. 4 421 with gray scale voltage generator 440.
Fig. 5 B illustrates and is the sub-figure analogy converter among Fig. 4 421 another embodiment with gray scale voltage generator 440.
Fig. 6 A~Fig. 6 C illustrates other the optional embodiment into the gray scale voltage generator 440 among Fig. 5 A and Fig. 5 B.
100,400: the data driver
110,410: input block
111,411: shift registor
112,412: the first line latch units
113,413: the second line latch units
114,414: accurate bit shift device
120,420: numeric class compares converting unit
121~12 (N): digital analogue converter
130: the output buffer cell
140,440: the gray scale voltage generator
421~42 (K): sub-figure analogy converting unit
DEC1~DEC (N): demoder
SW1~SW (N): switches set
BUF1~BUF (N): impact damper
IN1, IN2, IN3: numerical data string
CLK: clock signal
CT1, CT2: control signal
D1~D (N): numerical data
E1~E (N): decoded numerical data
A1~A (N), OUT1~OUT (N): analog data
V1~V (2 M): gray scale voltage
VDD, VSS: by the voltage that power supply, voltage buffer or voltage adjuster provided
Embodiment
For the purpose of the convenient explanation of embodiment, in the following description, above-mentioned at least one numerical data string is an example with red, green and blue three numerical data strings.
Fig. 4 illustrates to according to the N passage of one embodiment of the invention, the calcspar of M bit numerical data driver, and wherein N and M are positive integer.This data driver can be applicable in the display, LCD for example, and it is according to from the digital input signals control of time schedule controller and drive display panel.See also Fig. 4, data driver 400 comprises input block 410 and numeric class than converting unit 420, and wherein input block 410 comprises shift registor 411, the first line latch unit 412, the second line latch unit 413 and accurate bit shift device 414.In addition, the sequential chart of the clock signal CLK of data driver 400 and control signal CT1, CT2 can be consulted Figure 1B.
Please consult simultaneously shown in Fig. 4 and Figure 1B, the clock signal CLK and the first control signal CT1 are used for triggering shift registor 411, the second control signal CT2 and then are used for controlling the second line latch unit 413.When the first control signal CT1 transition during to high levle, with the first control signal CT1 displacement step by step that is received, and the latch-up signal of output (N/3) individual out of phase is given the first line latch unit 412 to shift registor 411 according to clock signal CLK.The latch-up signal that the first line latch unit 412 is exported according to shift registor 411 and receiving and numerical data string IN1, IN2 and the IN3 of breech lock input, wherein numerical data string IN1, IN2 and IN3 are comprising redness, green and the blue pixel data represented with the M bit of tandem respectively.
When breech lock when the numerical data string of the first line latch unit 412 has filled up whole line latch unit, the second control signal CT2 transition is a high levle, therefore with breech lock in the numerical data of the first line latch unit 412 transmit and breech lock in the second line latch unit 413.Accurate bit shift device 414 is converted to the data of the accurate position of high voltage with breech lock in the numerical data of the second line latch unit 413, so that can correctly drive numeric class than converting unit 420.N the numerical data D1~D (N) that represents with the M bit that numeric class receives than converting unit 420 that accurate bit shift device 414 exported, and convert thereof into corresponding N analog data OUT1~OUT (N) with the driving display panel.Then, the clock signal CLK and the first control signal CT1 transition again are high levle, and the data in the first line latch unit 412 will be updated and breech lock, and repeat aforesaid operations.
Numeric class comprises gray scale voltage generator 440 and K sub-numeric class than converting unit 421~42 (K) than converting unit 420, and wherein K is a positive integer.Gray scale voltage generator 440 is in order to provide 2 MIndividual gray scale voltage, promptly V1~V (2 M), and gray scale voltage V1~V (2 M) accurate position can be all inequality.Each sub-figure analogy converting unit 421~42 (K) includes 2 MIndividual impact damper reaches
Figure A20061005731700091
Individual digital analogue converter, wherein Be positive integer.
Fig. 5 A illustrates the embodiment into the sub-figure analogy converter 421 among Fig. 4, and has also comprised an embodiment of gray scale voltage generator 440 among the figure.See also Fig. 5 A, sub-figure analogy converting unit 421 comprises 2 MIndividual impact damper, promptly BUF1~BUF (2 M).Each impact damper receives a corresponding gray scale voltage and output, and promptly impact damper BUF1 receives gray scale voltage V1 and output, and impact damper BUF2 receives gray scale voltage V2 and output ..., impact damper BUF (2 M) reception gray scale voltage V (2 M) and output.
In addition, sub-figure analogy converting unit 421 also comprises
Figure A20061005731700093
Individual digital analogue converter, promptly
Figure A20061005731700094
Each digital analogue converter comprises a demoder and a switches set, and promptly digital analogue converter 521 comprises demoder DEC1 and switches set SW1, and digital analogue converter 522 comprises demoder DEC2 and switches set SW2 ..., digital analogue converter Comprise demoder
Figure A20061005731700097
And switches set Digital analogue converter 521 with sub-figure analogy converting unit 421 is an example, and demoder DEC1 is in order to receiving the 1st numerical data D1, and with its decoding to produce decoded numerical data E1.Switches set SW1 couples demoder DEC1 and impact damper BUF1~BUF (2 M), its in order to according to decoded numerical data E1 from through impact damper BUF1~BUF (2 M) gray scale voltage V1~V (2 M) among choose one as the 1st analog data output OUT1.
So for the digital analogue converter 52 (j) of sub-figure analogy converting unit 42 (i), demoder DEC (j) is in order to receive numerical data
Figure A20061005731700101
And with its decoding to produce decoded numerical data
Figure A20061005731700102
Switches set SW (j) couples demoder DEC (j) and impact damper BUF1~BUF (2 M), it is in order to according to decoded numerical data
Figure A20061005731700103
From process impact damper BUF1~BUF (2 M) gray scale voltage V1~V (2 M) among choose one as analog data
Figure A20061005731700104
Output, wherein i and j are positive integer, 1≤i≤K and 1 &le; j &le; N K .
Fig. 5 B illustrates another embodiment into the sub-figure analogy converter 421 among Fig. 4, and has also comprised an embodiment of gray scale voltage generator 440 among the figure.See also Fig. 5 B, sub-figure analogy converting unit 421 comprises 2 MIndividual impact damper, promptly BUF1~BUF (2 M).Each impact damper receives a corresponding gray scale voltage and output, and promptly impact damper BUF1 receives gray scale voltage V1 and output, and impact damper BUF2 receives gray scale voltage V2 and output ..., impact damper BUF (2 M) reception gray scale voltage V (2 M) and output.
In addition, sub-figure analogy converting unit 421 also comprises
Figure A20061005731700106
Individual digital analogue converter, promptly Each digital analogue converter comprises a switches set, and promptly digital analogue converter 521 comprises switches set SW1, and digital analogue converter 522 comprises switches set SW2 ..., digital analogue converter
Figure A20061005731700109
Comprise switches set
Figure A200610057317001010
Digital analogue converter 521 with sub-figure analogy converting unit 421 is an example, and switches set SW1 is coupled to impact damper BUF1~BUF (2 M), its in order to according to the 1st the numerical data D1 that is received from through impact damper BUF1~BUF (2 M) gray scale voltage V1~V (2 M) among choose one as the 1st analog data output OUT1.
So for the digital analogue converter 52 (j) of sub-figure analogy converting unit 42 (i), switches set SW (j) is coupled to impact damper BUF1~BUF (2 M), it is in order to according to the numerical data that is received
Figure A200610057317001011
From process impact damper BUF1~BUF (2 M) gray scale voltage V1~V (2 M) among choose one as analog data
Figure A200610057317001012
Output, wherein i and j are positive integer, 1≤i≤K and
1 &le; j &le; N K .
See also Fig. 6 A~Fig. 6 C and illustrate other optional embodiment into the gray scale voltage generator 440 among Fig. 5 A and Fig. 5 B.As Fig. 6 A, the gray scale voltage generator 440 shown in Fig. 6 A all utilizes 2 of coupled in series with the gray scale voltage generator 440 shown in Fig. 5 A and Fig. 5 B MIndividual resistor dividing voltage supply voltage difference (VDD-VSS), the two difference are in the gray scale voltage generator 440 of Fig. 6 A provides gray scale voltage V2~V (2 M+ 1) give sub-figure analogy converting unit, and the gray scale voltage generator 440 of Fig. 5 A and Fig. 5 B provides gray scale voltage V1~V (2 M) to sub-figure analogy converting unit.
Similarly, see also shown in Fig. 6 B, utilize (2 of coupled in series M-1) individual resistor dividing voltage supply voltage difference (VDD-VSS).Gray scale voltage generator 440 among Fig. 6 B provides gray scale voltage V1~V (2 M) to sub-figure analogy converting unit.See also shown in Fig. 6 C, utilize (2 of coupled in series M+ 1) individual resistor dividing voltage supply voltage difference (VDD-VSS).Gray scale voltage generator 440 as shown in Fig. 6 C provides gray scale voltage V1~V (2) to give sub-figure analogy converting unit.The voltage of VDD and VSS can be provided by supply voltage (supply voltage), voltage buffer (voltage buffer) or voltage adjuster (voltage regulator) as shown in Fig. 6 A~Fig. 6 C.
In sum, the present invention changes into because of the impact damper with data driver in the conventional architectures and being disposed between digital analogue converter and the gray scale voltage generator, therefore a needed N impact damper in the conventional architectures can be reduced to K * 2 MIndividual impact damper.For 480 (=N) passage, 6 (=M) for the bit data driver, (=K) group, then the present invention and conventional architectures can reduce by 224 (=480-4 * 2 in comparison if digital analogue converter is divided into 4 6) individual impact damper, significantly reduce cost, power consumption and heat generate.
Though the present invention discloses as above with preferred embodiment; right its is not in order to limit the present invention; anyly have the knack of this skill person; without departing from the spirit and scope of the present invention; when can doing a little change and retouching, so protection scope of the present invention is when looking aforesaid being as the criterion that technical scheme defines of applying for a patent.

Claims (12)

1, a kind of numerical data driver is characterized in that it comprises:
One receiving element, in order to receive at least one numerical data string and to convert thereof into N numerical data, wherein each those numerical data is M bit and M and N and is positive integer; And
One numeric class is than converting unit, and in order to receive those numerical datas and to convert thereof into a corresponding N analog data, this numeric class comprises than converting unit:
One gray scale voltage generator is in order to provide 2 MIndividual gray scale voltage; And
K sub-numeric class is than converting unit, and wherein this i sub-numeric class comprises than converting unit:
2 MIndividual impact damper, wherein each those impact damper receives one of them the also output of corresponding those gray scale voltages; And
Figure A2006100573170002C1
Individual digital analogue converter, wherein this j digital analogue converter receive this
Figure A2006100573170002C2
Individual numerical data, and according to this from through choose one as among those gray scale voltages of those impact dampers this
Figure A2006100573170002C3
The output of individual analog data, wherein K,
Figure A2006100573170002C4
I and j are positive integer, 1≤i≤K and 1 &le; j &le; N K .
2, numerical data driver according to claim 1 is characterized in that wherein said at least one numerical data string comprises a GTG numerical data string.
3, numerical data driver according to claim 1 is characterized in that wherein said at least one numerical data string comprises a red numerical data string, a green numerical data string and a blue numerical data string.
4, numerical data driver according to claim 1 is characterized in that wherein said receiving element comprises:
One shift registor is in order to according to a clock pulse signal and with the one first control signal displacement step by step that is received, with N latch-up signal of output;
One first line latch unit is coupled to this shift registor, in order to receive and this at least one numerical data string of breech lock according to those latch-up signals; And
One second line latch unit is coupled to this first line latch unit, receives the also breech lock result of this first line latch unit of breech lock in order to foundation one second control signal, and the breech lock result of this second line latch unit is exported as those numerical datas.
5, numerical data driver according to claim 1 is characterized in that wherein said receiving element comprises:
One shift registor is in order to according to a clock pulse signal and with the one first control signal displacement step by step that is received, with N latch-up signal of output;
One first line latch unit is coupled to this shift registor, in order to receive and this at least one numerical data string of breech lock according to those latch-up signals;
One second line latch unit is coupled to this first line latch unit, in order to receive the also breech lock result of this first line latch unit of breech lock according to one second control signal; And
Surely the bit shift device is coupled to this second line latch unit, in order to the breech lock result's that adjusts this second line latch unit accurate position with as those numerical datas output.
6, numerical data driver according to claim 1 is characterized in that wherein said j digital analogue converter comprises:
One switches set couples those impact dampers, in order to according to received this
Figure A2006100573170003C1
Individual numerical data from through choose one as among those gray scale voltages of those impact dampers this
Figure A2006100573170003C2
Individual analog data output.
7, numerical data driver according to claim 1 is characterized in that wherein said j digital analogue converter comprises:
One demoder, in order to receive this
Figure A2006100573170003C3
Individual numerical data, and with its decoding to produce a decoded numerical data; And
One switches set couples this demoder and those impact dampers, in order to according to this decoded numerical data from pass through choose one as among those gray scale voltages of those impact dampers this Individual analog data output.
8, a kind of display is characterized in that it comprises the described numerical data driver of claim 1.
9, display according to claim 8 is characterized in that wherein said display comprises a LCD.
10, a kind of numeric class is characterized in that than converting unit it is used for receiving N numerical data and converts thereof into a corresponding N analog data, and wherein each those numerical data is M bit and M and N and is positive integer, and this numeric class comprises than converting unit:
One gray scale voltage generator is in order to provide 2 MIndividual gray scale voltage; And
K sub-numeric class is than converting unit, and wherein this i sub-numeric class comprises than converting unit:
2 MIndividual impact damper, wherein each those impact damper receives one of them the also output of corresponding those gray scale voltages; And
Figure A2006100573170003C5
Individual digital analogue converter, wherein this j digital analogue converter receive this
Figure A2006100573170003C6
Individual numerical data, and according to this from through choose one as among those gray scale voltages of those impact dampers this
Figure A2006100573170003C7
The output of individual analog data, wherein K,
Figure A2006100573170003C8
I and j are positive integer, 1≤i≤K and 1 &le; j &le; N K .
11, numeric class according to claim 10 is characterized in that than converting unit wherein said j digital analogue converter comprises:
One switches set couples those impact dampers, in order to according to received this
Figure A2006100573170004C1
Individual numerical data from through choose one as among those gray scale voltages of those impact dampers this
Figure A2006100573170004C2
Individual analog data output.
12, numeric class according to claim 10 is characterized in that than converting unit wherein said j digital analogue converter comprises:
One demoder, in order to receive this Individual numerical data, and with its decoding to produce a decoded numerical data; And
One switches set couples this demoder and those impact dampers, in order to according to this decoded numerical data from pass through choose one as among those gray scale voltages of those impact dampers this
Figure A2006100573170004C4
Individual analog data output.
CNB2006100573174A 2006-03-08 2006-03-08 Digital information driver and display using the same Expired - Fee Related CN100505022C (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CNB2006100573174A CN100505022C (en) 2006-03-08 2006-03-08 Digital information driver and display using the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CNB2006100573174A CN100505022C (en) 2006-03-08 2006-03-08 Digital information driver and display using the same

Publications (2)

Publication Number Publication Date
CN101034534A true CN101034534A (en) 2007-09-12
CN100505022C CN100505022C (en) 2009-06-24

Family

ID=38731060

Family Applications (1)

Application Number Title Priority Date Filing Date
CNB2006100573174A Expired - Fee Related CN100505022C (en) 2006-03-08 2006-03-08 Digital information driver and display using the same

Country Status (1)

Country Link
CN (1) CN100505022C (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101656038B (en) * 2008-08-18 2011-08-17 瑞鼎科技股份有限公司 Source electrode driving device and driving method thereof
CN101640032B (en) * 2008-07-29 2011-08-31 联咏科技股份有限公司 Electronic device for enhancing voltage drive efficiency and related LCD

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101640032B (en) * 2008-07-29 2011-08-31 联咏科技股份有限公司 Electronic device for enhancing voltage drive efficiency and related LCD
CN101656038B (en) * 2008-08-18 2011-08-17 瑞鼎科技股份有限公司 Source electrode driving device and driving method thereof

Also Published As

Publication number Publication date
CN100505022C (en) 2009-06-24

Similar Documents

Publication Publication Date Title
CN1197250C (en) Digital to analog converter
CN100339883C (en) Liquid crystal driving circuit and load driving circuit
CN1808555A (en) Driving multiple sub-pixels from single gray scale data
CN1299252C (en) Data driving equipment and method for liquid crystal display
JP4367308B2 (en) Display driver, electro-optical device, electronic apparatus, and gamma correction method
CN1694143A (en) Column driver and flat panel display having the same
CN1271590C (en) Method for driving display and drive circuit for this display
CN1627354A (en) Apparatus and method for driving liquid crystal display device
CN1485810A (en) Rotating transfer mechanism and zooming camera having the same
CN1422421A (en) Active matrix display device and mobile terminal using the device
CN1552124A (en) Level shift circuit, display, and mobile terminal
CN1825402A (en) Signal driving circuits, electronics device thereof and method of outputting driving voltage
CN1658512A (en) Digital/analog converter, display driver and display
CN1573898A (en) Liquid crystal drive method, liquid crystal display system and liquid crystal drive control device
CN1870115A (en) Time sequence controller and source driver of liquid crystal panel and control method and circuit
CN1890706A (en) Display device driving circuit
CN101034534A (en) Digital information driver and display using the same
CN1471701A (en) DA converting circuit, display using the same, and mobile terminal having the display
CN101640032B (en) Electronic device for enhancing voltage drive efficiency and related LCD
CN100530340C (en) Lcd
JP2007226173A (en) Digital data driver and display device using same
CN1841932A (en) Buffer and organic light emitting display and a data driving circuit using the buffer
CN106558290A (en) pre-correction circuit
CN1614679A (en) Driving circuit of displaying device and planar displaying device
CN1573452A (en) Display device

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
C17 Cessation of patent right
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20090624

Termination date: 20130308