CA1139005A - Video processing logic - Google Patents

Video processing logic

Info

Publication number
CA1139005A
CA1139005A CA000383081A CA383081A CA1139005A CA 1139005 A CA1139005 A CA 1139005A CA 000383081 A CA000383081 A CA 000383081A CA 383081 A CA383081 A CA 383081A CA 1139005 A CA1139005 A CA 1139005A
Authority
CA
Canada
Prior art keywords
data
signal
pin
output
cpu
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000383081A
Other languages
French (fr)
Inventor
Steven Leininger
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Tandy Corp
Original Assignee
Tandy Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from CA324,806A external-priority patent/CA1112369A/en
Application filed by Tandy Corp filed Critical Tandy Corp
Priority to CA000383081A priority Critical patent/CA1139005A/en
Priority to CA000398541A priority patent/CA1157957A/en
Application granted granted Critical
Publication of CA1139005A publication Critical patent/CA1139005A/en
Expired legal-status Critical Current

Links

Abstract

Abstract of the Disclosure The computer system of this invention has, as the heart of the system, a simple processing unit for providing most data processing by the computer system under control of a read-only memory which contains only instructions and other data for the CPU. The system also includes a random access memory, a keyboard, a video terminal, and a port device is the form of a tape recorder/player. A master clock initiates timing used throughout the system. A multi-line data bus interconnects the CPU and the different memories of the system including the keyboard and the video RAM. Bi-directional communication is possible on the data bus. The addressing of these different memories is by way of an address bus from the CPU, which is a uni-directional bus. Data to be operated upon is basically stored in the random access memory. The keyboard is used for inputting data to the CPU and the video terminal is used for displaying data. Features of the present invention include a special reset scheme for the CPU, a multiplexing scheme for addressing the RAM, and a technique is for simply altering the control to provide capabilities of different capacity memories, alternate display of characters to provide, for example, either a 32-character line or a 64-character line, an improved keyboard selection scheme, and improved video processing means.

Description

Background and Summary of the Invention
2 The present invention relates in general to a computer
3 system and pertains more particularly to a system that is con-; 4 structed quite inexpensively employing on the order of 8~
: 5 integrated circuits and having the capabili-ty of communicating 6 with a number of port devices.
7 One object of the present invention is to provide an 8 improved computer system havi~g manual reset means for control-9 llng the central processing unit.
; 10 Another object of the present invention is to provide an 11 improved addressing scheme for the random access memory of the 12 system.
13 A further object of the present invention is to provide a 14 computer system that has the capability of a video output that may be either alpha numeric or graphic.
16 Still another object of the present invention is to provide 17 a computer system having a video output for providing different 18 size characters. In accordance with the present invention the 19 output can be controlled so as to display either 32 characters 2~ per line or 64 characters per line.
21 Another object of the present invention is to provide an 22 improved computer system for providing a chain control of the 23 video RAMs or alternatively control directly from the data bus 24 of the CPU.
Another object of the present invention is to provide a 26 computer system having the capability of graphic display. In 27 accordance with the invention, the display field is demarcated 28 into rectangular segmerlts with each segment in turn sectioned 2.

~3~ 5 into, for example, 6 parts which are individually seleciable by data bus information.
Still another object o~ the present inYention is to provide an improved computer system having a novel keyboard entry scheme.
A further object of the present invention is to ; provide an improved computer system having a novel port control particularly useful with a port device such as a tape recorder/player.
To accomplish the ~oregoing and other objects of this invention, there is provided a computer system including a central processing unit, means for storing instructions for the central processing unit disclosed as a read~only memory (ROM), random access memory means for storing data, key-board means for entering data into the computer system, and display means disclosed in the form of a conventional CRT
television display. Connections froin the central processing unit, (CPU) include control lines, a plurality of data lines, ~.~
forming a data bus and a plurality of address lines, forming an address bus. The data lines are bi-directional whereas the address lines are uni-directional. The CPU
interrogates other components of the computer system by way of the address bus to indicate where the data it is looking for is located. The data bus is the means of communication for data both to and from the CPU. The ROM contains the instruc-tions for the CPU indicating to the CPU what to do, how to carry out the instruction, and where to put the data after the instruction is completed. The CPU essentially looks to the ROM for instructions and then follows the instructions of the ROM. In all communications, the CPU applies address loc-ations to both the ROM, RAM, and keyboard. However, address decoding determines 71Z 1139~5 1 which of these actual memoTies the CPU is looking ~r. In t~le 2 system of this invention only the CPU communicates with all other 3 sections. For example, data is to be transferred from the RO~I
4 into the RA~f, the transfer is accomplished by way o the CPU.
The keyboard means enables entry of instructions and data to the - 6 CPU. The system of this invention also includes a video random 7 access memory (video RAM) which couples to a video processing 8 section which in turn couples to a video output terminal or 9 monitor such as a television receiver. Data in the video RArl is automatically displayed on the monitor.
11 In accordance with one feature of the present invention, 12 there is provided a reset switch which is operable by the operator 13 of the computer system to reset the system by forcing the CPU to 14 a known address. This reset switch resets the microprocesser when it is lost. At power-up the microprocesser (CPU) is reset 16 with instructions being initiated from the ROM starting at an 17 initial address. If at a later time the CPU becomes lost for 18 any reason in accordance with this invention there is provided l9 a reset switch for resetting the CPU starting with execution of instructions from a predetermined address in the RO~. In the 21 disclosed embodiment, this predetermined address is ~66. Ihe 22 reset switch is operable at the conventional interrupt input 23 to the microprocesser. The reset switch preferably has an R-C
24 circuit associated therewith which is charged when the reset switch is released to permit the CPU to continue operation.
2~ In accordance with another feature of the present invention, 27 there is provided a means for readily selecting different 28 capacity memories especially with regard to the random access . _ . . ... _ . .. _ _ .

1 memory of the computer system. In this regard ~he system o~
2 the present invention employs an address ~ecoder for ROM/RA~
3 selection. The address decoder is r-esponsive to an address code 4 from the central processing unit for providing separate outputs, some of which at least correspond to different coded inputs 6 representative of different capacity memories. At the output of 7 the address decoder, there is a selection means for selecting 8 different outputs from the address decoder to provide a memory 9 enable signal. The address decoder in accordance with the present invention preferably decodes the higher order address lines, 11 specifically four such lines, with the output of the decoder 12 providing up to 8 output signals, only one of which at a time is 13 active. The selection means preferably includes a selection shunt 14 means having input terminals coupling to the address decoder and with some of its output terminals commonly tied to provide the 16 memory enable signal. One section of the s~unt preEerably 17 contains 4 shorting bars, commonly tied at their output terminals.
18 For a 4K memory capacity, one bar is shorted, for 8K, two bars 19 are shorted, for 12K, three bars are shorted, and for l~K, all four bars are shorted. In the disclosed embodiment this means 21 that the enabling signal for the random access memory is active 22 all the way from address 40~0 to address FFFF.
23 In accordance with another feature of the present invention 24 the random access memory uses a multiplexing scheme to inpu~ two partlal addresses into the memory which together define one 26 particular storage address. The internal logic in the RAM
27 interprets two parts of the address code to provide one address 28 typically with a total o 14 bits. One portion of the address 1 is defined as a row address select while the other portion is 2 defined as a column address select with a multiplexing signal 3 being defined between these two address selections. Pre~erably 4 there is also provided a selection means associa~ed with the addressing of the RAMs which may be in the form of a shunt for 6 directing different signals to the input enable for the memories.
7 For a smaller capacity memory such as a 4K memory9 a memory enable 8 signal is always present, however, for a larger capacity mernory 9 such as a 16K memory, the shunt is selected under control of the multiplexing signal to provide dif-ferent address line signals 11 to the enable input of the memory. In this way the RAMs can 12 easily be operated at different memory capacities depending upon 13 the capacity desired.
14 In accordance with another feature of the present invention the computer system has the capability of changing the format 16 of characters on the display to, for example, either 64 characters 17 per line or 32 characters per line. In the disclosed embodiment, 1~ the display has 16 character lines and thus for a line containing 19 64 characters, there are thus 1024 character locations in the video RAM that are to be accessed. In the alternate format, the 21 characters appear twice as large with 32 characters per line and 22 thus there are only 512 video RA~ locations that are to be accessed.
23 The system includes a video RA~I for the storage of character codes 24 preferably in an ASCII code which may be interpreted as either an alpha numeric character or a graphic symbol in accordance with 26 another feature of the present invention. The video RA~I is 27 addressed to take one code at a time from storage to a latch ~hich 28 in turn couples to a character generator for receiving the 6.

- ~L139~5 ;

character code. The character generator decodes the input code and in accordance with a scan-line count, generates dot signals stored in a sh~ft register to be shifted out~ one dot at a time for forming one line of a number o~ lines forming the character. The data is shifted out of the shift register by means of a clock signal referred to herein as a shift signal. This signal is controlled in at least two different manners for providing different video signals. In the disclosed embodiment the control is provided so as to give a format of either 32 characters per line or 64 characters per line. In accordan-ce with the invention there is a basic ! clock signal which generates the shift signal. For the 32-character format, the shift signal is at one half the clock frequency whereas for the 64-character format the shift sig-nal is at the clock frequency.
In accordance with another feature of the invention, the computer system provides for two different types of for-mats, including an alpha numeric format and a graphic format.
Although there are two different formats, the same basic data stored in the video memory is used for the generation of both formats. In this regard, there is thus provided in the system a video code storage means which also includes stor-age of preferably one bit of information for determining whether the final format is alpha numeric or graphic. This system also includes a character generator means for receiving the video codes, one code at a time, and a graphic yenerator means which also receives the video codes, one code at a tirne.
Preferably, there is a common latch circuit which has its output couple in common to both the character generator means and the graphic generator. Also, preferably at ? 7 , .

1 the output of these generators there are provided shift registers, 2 one for each generator means. The shift registers convert the 3 dot patterns from the generator means into a serial signal. This 4 signal is coupled to the outp~t video mixing circuit. Finally, in accordance with this feature, the system includes a means 6 responsive to the state of the video ~ormat type signal for 7 enabling either the character generator or the graphic generator.
This latter means preferably comprises a gate means responsive to 9 the state of certain bits forming each vldeo code.
In accordance with still another feature of.the present inven-11 tion, there is provided the capability in accordance with the 12 computer system of this invention of interpreting codes stored 13 in a video memory either as a graphic display or as an alpha 14 numeric display. In accordance with the alpha numeric display~
as prevlously mention, there are 1024 character locations, with 16 each location being defined by a 12 x 6 rectangle in accordance 17 with the graphic display of the present invention, this-rectangle, 18 rather than being formed into a character is subdivided into a 19 plurality of smaller rectangles such as six smaller rectangles to provide a basic graphic cell. This cell is the smallest area 21 of graphic information that can be selectively displayed on the 22 screen. Each cell is four scan lines high and three dots ~Yide 23 in the disclosed embodiment. Thus, in accordance with this feature 24 of the invention there is provided a video code storage means for storing a plurality of codes with one code at a time being 26 presented to a graphic cell generating means. A vertical address 27 is provided preferably in the form of two bits also coupled to 28 th~ graphic generating means. The graphic generator is responsive l/712~ 39~0S

1 to both the vertical address and the video code for pro~iding 2 separately formed cells over the graphic area. This graphic 3 generator is preferably in the form of a selector circuit 4 responsive to both the vertical address and the state of certain
5 blts definlng the video code for determining the state of the
6 cells in a horizontal direction.
7 In accordance with another important feature of ~he present
8 invention there is provided an improved keyboard scheme, one that
9 is relatively simple in construction and which is readily adapted
10 to a simplified software scheme. In accordance with this feature,
11 the keyboard comprises a plurality of keys arranged in a matrix
12 having input lines depicted as horizontal lines formed in a first
13 group, and output lines disclosed as vertical lines in a second
14 gro~p. The address llnes coupl~ from the central processsing unit,
15 couple respectively to the input lines of the first group while
16 the output lines tle to the data bus which also communicates with
17 the central processing unit. The matrix is arranged so that when
18 a switch is closed, there is essentially a connection between a
19 horizontal common line and a vertical common line. l~hen the
20 keyboard enabling signal from the CP~ is provided, essentially at
21 the same time the address lines are all broug}lt to a like state,
22 such as a high state. If the output signal is detected on one
23 of the data lines, this indicates to the central processing unit r
24 that there has been a key pressed on the keyboard. The central
25 processing unit is essentially always in readiness for a keyboard
26 detection when in the keyboard enable mode. Once the central
27 processing unit makes this detection, then under control of the
28 ROM, the address lines are scanne~ one-by-one until the proper data 3~05 line has been detected. In this way, a first detection on a data line represents one vertical location on the keyboard matrix while a detection at a later time identifies the horizontal position on the matrix, thus identifying one and only one key. After identifying the output, the ROM instructs the CPU to generate the ASCII code for that particular key.
Another feature of the present invention is the provision for an output/input port device which is preferably in the form of a tape recorder/player. The tape recorder is operable as both an input and~output port device. In the output mode there is a recording of data on the tape. In this connection, the signals on the data line also control the motor of the recorder. In the input mode data is trans-ferred from the tape recorder to the central processing unit.
In accordance with this feature of the invention the data lines which may comprise six separate lines couple to the recorder and may be provided in two groups. In the preferred embodiment, in the input mode data is taken from the recor~er onto a single data line. In the output mode in the disclosed embodiment there are four input data lines, one of which pro-vides the mode select signal, another of which controls the motor and the two remaining ones of which are used to provide signals for recording data on the recorder tape.
In accordance with a particular embodiment of -the invention, a computer system having a central processing unit, means for storing instructions, a random access memory, keyboard means and display means, an input/output port de-vice having means for establishing an output mode wherein data is written into the device and an input mode wherein data is read from the device including means responsive to a par ticular address for selecting a mode and means responsive to data inputted to the device for controlling the device~

~3~

In accordance with a further embodiment of the invention, control logic for an input/output port device comprises: means defining an input address, means decoding a predetermined address for providing an enabling signal, means defining data lines, data latch means receiving the data lines and responsive to the enabling signal, and means coupling from the output of the data latch means to control the port device.
Description of the Drawings ~umerous other objects, features and advantages of the invention should now become apparent upon a reading of the following detailed description taken in conjunction with the accompanying drawings, in which:

- lOa --712 ~` ~139~

1 FIG. 1 is a block diagram of the computer system of the 2 present invention;
3 . . FIG. 2 shows a memory map in accordance with this invention;
4 FIG. 3 is a table of addresses for identifying the different memory devices of the system;
6 FIG. .4 is a waveform chart associated with circuitry in 7 FIG. 14A;
8 FIG. 5 is a timing diagram associated with the video 9 processing section of the system;
FIG. 6 is a block diagram showing representative frequencies 11 in the video divider chain;
12 FIG. 7 schematically depicts a graphic cell arrangement rom 13 the graphic generator portion of the system;
14 FIG. 8 is a timing diagram associated with the video process-ing section showing-sync mixing;
16 FIG. 9A is a simplified schematic diagram of a portion of 17 the video mixing circuit depicted in detail in FIG. 13C;
18 FIG. 9B shows a composite video output signal;
19 FIG. 10 shows.a waveform for the tape recorder output signal associated with the logic circuitry shown in FIG. 13B;
21 FIG. 11 shows audio processing waveforms also associated 22 with the circuitry of FIG. 13B;
23 FIG. 12 is a timing diagram also associated with the port 24 device shown in FIG. 13D;
FIGS. 13A-13D show in detail one portion of the system of 26 the present invention;
27 FIGS. l~A and 14B show in detail most of ~he other portion of 28 a detailed system of this invention;

/712 ` ~3~5 1 FIG. 15 shows the keyboard matrix of this system; and 2 FIG. 16 shows a portion of further detail of the switch 3 arrangement of the keyboard of FIG. 15.

11 .

: 16 n d 1 Detailed Description 2 FIG. 1 is a system block diagram of the computer of this 3 invention. The overall computer may comprise on the order of 4 80 integrated circuits or separate chips, however, the system is basically broken down into the primary components shown in FIG.
6 1. In FIG. 1 these different sections comprising the computer 7 are disclosed along with thelr interrelationship therebetween.
8 The heart of the system may be considered as the central process-9 ing unit (CPU) 10. The CPU 10 and other components of the system are shown in more detail hereinafter with regard to a specific 11 preferred embodiment thereof. In the block diagram of FIG. 1 12 multiple lines such as data lines and address lines are shown 13 by respective data and address buses.
14 Most of the connections at the CPU are data lines and address lines. The CPU interrogates other sections of the 16 computer by way of the address hus so as to indicate where the 17 data it is looking for is located. The data bus is the vehicle 18 for information transfer to and from the CPU. FIG. 1 shows the 19 address bus 12 and the data bus 14. The address linesof the address bus 12 only pro~ide for communication from the CPU to 21 other sections of the system. On the other hand, the data lines 22 of the data bus 14 permit bi-directional communication between 23 the CPU and other sections of the system.
24 The read only memory ~ROM) is in a sense the brain of the system. For e~ample, the ROM indicates to the CPU what to do, 26 how to do it, and where to transfer the data after the instruction 27 is completed. ~hen power is first applied to the system, the CPU
28 outputs an address to the ROM 16 so as to locate the first lR4/71~ 5 1 instruction for the CPU. The ROM transfers the first instruction 2 to the CPU thus initiating communication therebetween. The CPU, 3 under ROM supervision, performs all the housekeeping tasks for 4 the system.
In ~IG. l in addition to the ROM 16, the system also 6 comprises a random access memory ~RAM) 18. The random access 7 memory 18 stores data which is to be operated upon by this CPU
8 and also stores programs for providing certain control of the 9 CPU. ' .
: -10 Assuming that the operator of the computer inputs instruc-11 tions to the computer via the keyboard 20, such as to count to 12 the number N, then the CPU 10 stores the instruction in the 13 RAM 18. The intercommunication between the sections is as follows.
14 The CPU tells the ROM an instruction has been entered. The ROM
signals the CPU to interrogate the keyboard to determine the 16 instruction. The CPU then signals the ROM to take over. The 17 ROM then interrogates the CPU initiating communication with 18 the RAM. The ROM program essentially tells the CPU how to 19 perform the instruction of counting to the number N. After this has been completed, the ROM tells the CPU to determine what to 21 do with the data. The CPU informs the ROM that the number N
22 is to go to the display and is to be also stored. The ROM tells 23 the CPU how to put the data on the display and then also indicates 24 where to store the number N in the R~. The CPU signals the ROM
when the job is completed. The ROM then indicates ~o the CPU to 26 maintain a monitoring condition of the keyboard.
27 The CPU essentially looks to the ROM for instructions. The 28 CPU then follows the instructions of the RO~l and looks to the l~ !

__ .

, ~ .
l keyboard and then to the RAM. In all cases, the CPU applies 2 address locations to the ROM, RA~5 and keyboard. The data lines 3 are then checked or input d~ta that corresponds to these 4 address locations. In case o~ an output from the CPU to the RAM, the CPU selects the address, puts data on the data lines, 6 and then instructs the RAM to store the data that is on the 7 data lines.
8 In the system of this invention, only the CPU communicates 9 with all other sections. If the CPU is told by the ROM to store something from the ROM into the RAM, the CPU cannot make the 11 RAM receive the ROM data directly. Instead, the CPU takes the 12 data from the ROM and transmits it to the RAM. The CPU essen-13 tially functions as an intermediary between these two sections 14 of the system. This is because the CPU is the only section that can address locations and pass data to all other sections.
16 The keyboard section 20 is the means fpr making known the 17 instructions to the CPU. The system also includes a video random 18 access memory (video RAM) 22 which has its output coupled by way i9 of ~he video processing section 24 to a video terminal or monitor 26. Data in the video ram 2Z is automatically displayed 21 on the monitor 26. The video processing section 24 handles this 22 transfer. Data outputted from the Yideo RAM 22 is in ASCII code.
23 The video processer 24 has as its function the conversion of the 24 ASCII code into alphanumeric symbols for display on the monitor 26. The ROM 16 contains all of the dot patterns for forming these 26 alphanumeric symbols. The ASCII code from section 22 identifies 27 the character pattern, and the video processer 24 sends this 28 pattern to the monitor 26 on, of course, a synchronized basis.

~3~

The composite video signal which is coupled to the video monitor 26 is typically a complex signal. In addition to the video signal, this signal also includes horizontal and vertical synchronization. These signals must be quite stable and outputted in the proper sequence. In accordance with the present invention the video divider chain 28 under control of the master clock 30 handles this control. The video divider chain 28 generates the sync signals, ~nd addresses the video RAM in a logical order so that the video processer ~4 can handle the video data efficiently. Associated with the video RAM 22 is a multiplexer (MUX) 32 discussed in more detail hereinafter. This multiplexer functions analogously to a multi-pole, multi-position switch. When the video divider chain is in control, the MUX 32 is switched so that only addresses from the divider chain are directed to the video RAMs. The CPU may need to read or write data into the video RAM. If so, the MUX is switched so that the CPU has control over the addresses of the video RAM. After the CPU is fin-ished processing, the addressing task is reassigned to the divider chain.
FIG. 2 shows a table of a memory map in accordance with the present invention representing the addresses as HEX
addresses. For the basic system, the read only memory locations are 0000 to 0FFF. The keyboard is controlled through addresses 3800 to 380F. The video display is located from address 3C00 to address 3FFF. The RAM addresses commence at address 4000 and depending upon the capacity of the memory in the system, can extend all the way down to address 7FFF~
As mentioned previously, upon power-up, an address location is outputted frorn the CPU requesting information from the ROM.

.
l Since the RO~I is controlled from the lower addresses~ the CPU
2 is outputtin~ addresses in this area. If the CPU requires key-3 board data, it will output addresses 380p - 380F and determine 4 if anything is in this "memory" location. If the CPU desires to show the programmer something on the display, the CPU addresses 6 the video display section of the map storing data in these 7 locations. The video display shows exactly what is in memory 8 locations 3C~ - 3FFF. In FIG. 2, although the RAM locations 9 -extend from 400~ to 4FFF, part of these locations are used for general housekeeping tasks. Hence, the user accessible RA~I
ll actually starts at address 420~.
12 FIG. l also shows a power supply 34 for providing certain 13 voltages useable in the system of this invention. This power 14 supply may be operated by way of an AC adapter 36 from a con-ventional AC power line. Also shown in FIG. 1 is the tape inter-16 face 38 and tape recorder/player 40. The tape interface 38 ties 17 into the data bus 14 and will be discussed in more detail herein-18 after. Also shown in FIG. 1 is a RO~I/RA~I select 42 for receiving 19 data on the address bus 12 to select either the RO~I 16 or the RA~I
18. Similarly, the system includes a keyboard/video select 44 21 for selecting either keyboard 20 or video RAM 22. Again, further 22 description is found heneinafter with regard to this portion of Z3 the system.
24 FIG. 1 discloses the basic componen~s of the system of this invention and hereinbefore has been a brief description of some 26 typical operation of this system. Now a discussion follows of 27 the theory of operation of a preferred specific example of a 28 computer system of this invention. In this connection reference 17~
_ =.. . _ _ _ ~ .. _ _ . . ..

1~3~1)0~
,,, is made to FIGS. 13-16.
5ystem Clock The system clock or master clock depicted in FIG.
1 as clock 30 is shown in detail in FIG. 13A. The system clock 30 comprises a fundamental cut, crystal Yl having a fundamental frequency of 10.64~5 MHz 9 and two inverters Z42 which form along with resistors R46 and ~52 and capacitor C43, a series resonant circuit. Feedback between the inverters is supplied by capacitor C43. Resistors R46 and R52 force the inverters used in the oscillator to operate in their linear region. The waveform at pin 5 of a third inverter Z42 is a sign wave at a frequ-ency of 10.6445 MHz. The output of the oscillator, however, should not be measured at this point due to the loading effect test equipment may have at this node. The measurement point is pin 6 of the inverter ~42 which is the output of the oscillator. The output of the clock (note the CLOCK signal~ couples to thè
timing circuit for the CPU, to the video divider chain 28, and to the video processing circuit 24.
Central Processinq Unit (CPU) FIG. 14A shows the microprocesser ~40 which is a Z80 central processing unit MK3880. This is a conventional device that may be purchased by any one of the well Xnown companies making such devices such as Motorola, Fairchild, or Texas Instruments. This microprocesser has the capability of 158 instructions with total software capability. It contains 22 internal registers and has three modes of fast interrupt and additionally a non~maskable interrupt The unit directly interrfaces with standard speed, static or dynamic memories with little , . . .

~3~)5 interconnecting logic. The processer has a 1.6 micro-second instruction execution speed and operates from a single 5 volt supply with a single phase 5 volt clock. FIG. 14A clearly indicates the connections to and from the microprocesser including the address lines and the data lines. Ihroughout the description the address lines are identified as A0-A15 while the data lines are identified as lines D0-D7.
CPU TIMING
As previously indicated, the microprocesser Z40 requires a single phase clock source for operation. The basic clock frequency of 10.6445 MHz is applied, as indicated in FIG. 14A, to a standard ripple counter Z56 at pin 1. ~he device 56 may be a conventional divide-by-12 counter connected to provide a divide-by-6 count. For example, this may be a device 74LS92 providing at its output pin 8, a signal or frequency of about 1.774 MHz. This signal is applied to the input of inverter Z72A. The output of this inverter is coupled to the microprocesser Z40 identified as its Q input or clock input.
Resistor R64 pulls up the output oE inverter Z72A and it insures a rapidly increasing rise time for the clock signal.
Note that the enable input of inverter Z72A is tied to ground.
Inverter Z72A is thus an enablable gate; since the enable input is tied to ground, this gate is always active enahling passage of signals therethrough. The clearing of the counter Z56 is at pins 6 and 7. ~hen one or both of thes~ pins are at a low voltage level, the counter operates normally, when either pin goes to a high level the counter is cleared or reset. Note the inverter Z42 coupled to inputs 6 and 7 of counter Z56 is used to disable counter Z56 during automatic testing of the system.

-lC~-Resistor R67 pulls the input to inverter Z42 to a positive voltage which causes the output of the inverter to stay at a logie low level. ~lowever, during testing the input of this inverter may be selectively pulled to a low logic level thus disabling and clearing the eounter Z56. ~ith rcgard to the CPU
timing, the device Z72 may be a 74LS367 while the device Z42 may be a 74 LSO4. Usually a plurality of such inverters are provided per device. In this eonneetion the designation, sueh as inverter Z42, may pertain to other inverters shown in the description, but eaeh inverter can be specifically identified by its input and output pin numbers or by a designation system such as Z42A, Z42B, ete.
Power-Up-Clear and S~stem Reset As mentioned previously in eonnection with the deseription of FIG. 1, upon power-up the CPU accesses known address in the RO~1 for instruetions. The circuitry which causes the starting address output is shown in FIG. 14A as including gate Z53A, and inverter Z52A. Gate Z53A may be a two input NAND gate 74LS132 drawn, however, as an inverted input O~ gate. ~hen power is first applied to the system, capacitor C42 is discharged. Upon application of pcwer, capacitor C~2 is charged through resis-tor R47 at a predetermined rate. During the initial eharging of capacitor of C42, the output of gate Z53A is high. ~his high signal is inverted by gate Z52A to provide at the output thereof a low signal which is applied to pin 26 of the microprocesser Z40. A low at input terminal 26 to the microprocesser forces the microprocesser to output the starting address ~ on its 16 address line ZAOO-ZA15. When capacitor C42 charges past about 1.4 volts, the gate Z53A has a ~3~

low level on its output which causes the output ~rom gate Z52A
to revert to its high level. I'he CPU is now out of its reset state and will start executing instructions from the ROM, starting at address ~ . Thus, the pin 26 to the microprocesser is low for only a few milliseconds after power is applied. Once capacitor C42 charges past its threshold level, this reset input to the microprocesser stays at a high level until capacitor C42 is a~ain discharged when power is removed. It is noted that the gate Z53A, although implemented as a NAND gate is functionally shown as an OR gate having inverted inputs. m e l'not" circles at the input indicates that the gate is looking for a signal that is low to cause an output that is high. ~lad the gate been drawn as a NAND gate, it would not have been as obvious that the output is active when high.
This functional type of logic symbolization is used throughout the schematics.
In FIG. 14A, above the reset circuit, there is sho~n a somewhat similar circuit including switch S2, gate Z53B, and gate Z37A. Switch S2 is a reset switch. The circuitry associated with the reset switch includes capacitor C57 and resistor R65. It is noted that capacitor C57 has a smaller value than the capacitor C42 shown therebelow. Hence, capacitor C57 charges up faster than capacitor C42 assuming that capacitor C57 has charged in that the pin to input gate Z53B is high, the output from this gate will be in its low state and the output of gate Z37A will be at its high state.
With the i~put at pin 17 to the microprocesser held high, the microprocesser is operable. If switch ~2 is pressed, capacitor C57 discharges through the switch. The resulting low level signal is applied to a second input of ~3~

gate Z53B and the ouput of gate Z53B goes tv its high level.
Gate Z37A, at its output is then forced lowO A low at pin 17 of the CPU forces the microprocesser to restart at address ~66. When switch S2 is released, resistor R65 begins to charge capacitor C57 until a logic high level is applied to pin l of gate Z53B. At this time pin 17 of the CPU goes back to its high level and the CPU starts executing instructions from address ~65 in the R0~.
Switch S2 is used to essentially reset the microprocesser when it is "lost". The operation of this switch forces the CPU
to a known address to enable it to get on the right track. An example of a CPU that would be "lost" might occur during a bad cassette load attempt. If a cassette is loading and suddenly there is information missing on the tape caused possibly by dirt or age of the tape, the recorder may never stop. Switch S2 may then be pressed, which directs the CPU out of the cassette load routine and bac~ into its ready mode.
Associated with the reset circuit including switch S2 is the HALT output at pin 18 of the microprocesser to the second input of gate Z53B. For most application in the basic system, the output from pin 18 is always high. It does to its low level only when a software HALT instruction is generated by the microprocesser Z~qO. Usually, such an instruction is not included in the read only memory. However, there is a possibility that pin 18 of the microprocesser could go to its low state due to some malfunction. In such a case, switch S2 is not effective to reset the CPU and about all that can be done is to shut down the computer and restart power.
The output from gate Z53B, also couples to pin 3 of gate ~3~

Z37B. '~e ouput from gate Z37B is referred -to as a system reset (SYSRES). This signal is normally 'nigh and only goes to its low level during power-up or when switch S2 is pressed.
When power is interrupted or turned off to the system because of a "lost" CPU, the operator should wait at least 10 seconds before power is reapplied. If this period is not waited, capacitor C42 may not discharge sufficiently and thus the CPU may not revert to address ~ ~ during a restart. By waiting, capacitor C42 discharges sufficiently and thus upon power-up, the system will start at the correct RO~I locationO
CPU Functions Wait, In-t, Test The microprocesser Z40 has three inputs identified as WAIT
~wait), I~'T (interrupt) and BUS~Q (bus request). All three of these inputs are pulled up by respective resistors RSl, R50 and R58. These inputs are active on a low input signal and thus when there is no input signal the resistors maintain these inputs inactive.
The WAIl input, pin 24 of microprocesser Z40, slows the CPU
down if thr~re are slow memories that it is accessing. If this line goes low, the CPU goes into a WAIT status until it goes back to its high level. Once this signal is high, the CPV
continues with the operation. For example, assuming that there is a memory system that takes 100 microseconds before address data can be guaranteed to be present at the output, when the memory logic sees that the CPU wants data, it will force the WAIT line low. At the end of the 100 ~icrosecond interval, the logic will make the WAIT input high, and the CPU will input the data.
The I~'T (interrupt request) signal is provided at pin 16 of l the microprocesser Z40. This input, when low, forces the CPU into 2 an interrupt request section of the memory. It then performs 3 an instruction associated with the interrupt. An example of this 4 is as follows. Assuming ~hat a door on the back of the co~puter should always be closed, there is a switch provided connected to 6 the door, such that when the door is opened, the switch contacts 7 are shorted. The switch connec~s between ground and pin 16 of 8 themicroprocesser. If the door is opened, the computer is inter-9 rupted and there is printed on the screen the indication of the open door. The CPU is interrupted until the door is properly - 11 closed.
12 The TEST input is useful in trouble-shooting. Pin 25 of 13 the microprocesser is labeled BUSRQ (bus request). I~hen pin 25 14 is brought low~ it forces the data, the address and the control lines into a disabled or floating state. Although this function 16 may not be used in normal operation, it is quite useful l~hen some-17 one desires to shut down the CPU to test other portions of the 18 system.
l9 CPU Address Bus .
FIG. ~A shows the address bus 12 comprised of address lines 21 A0-A15. Because these lines couple to all other components of 22 the system such as the keyboard and the random access memory~
23 these lines are buffered for at least two reasons. ~irst, the 24 buffers must be able to supply the address bus with proper logical le~els. The microprocesser cannot supply the current necessary 26 to drive all the sections connected to the address bus, and 27 buffers are needed for current gain. Secondly, it may be 28 necessary to switch off the address bus. For example, if an .. .. _ . . _ .... _ .
. . ~

~L3~

expansion interface is connected to the bus, it may be necessary to address the RP~1 in the main unit for a data transfer. Therefore, there ~ust be some method to take the CPU
off the data bus. The buffers are tri-state devices such as the conventional 74LS367. This essentially means that they will either act as a buffer or as an open switch. Gate arra~s Z38, ~39 and part of Z22 and Z55 form the address line buffers. It is noted in the gates Z38 and Z39 there are essentially two sections of buEfers. The first section contains four buffers and the second section contains only two buffers. Each section is controlled by a single pin. m e first is controlled by pin 1 and the second by pin 15. When these control pins are at a logic low level, the buffers are enabled and will operate normally. ~hen the control pin is at a high logic level, the buffers are disabled and will show a high impedance from input to output. The signal that controls the address buffers is deined as the ENAPLE signal and has it source at gate Z52B. The input of this gate is tied to the mEST line. The resistor ~58 keeps this line high under normal operation. Hence, the control line for the address buffers is usually at a logic low level permitting operation of the buffers. If the test line is shorter to ground, the address buffers are disabled. This feature is useful in trouble-shooting.
CPU Data Bus The data bus 14 is buffered similarly to the address bus 12. lhere are only 8 data lines at the CPU identified as lines DO-D7. However, there are 16 buffers because the CPU must receive data as well as send data. The address lines on the other hand ~3~

are strictly outputs from the CPU. There are therefore two sets of bùffers for the data lines, one set for handling output data from the CPU while the other set handles input data to the CPU .
The output data buffers comprise all of the gate arrray Z75 and one section of the array Z76. The input buffers on the othe~ hand co~,prise one section of the gate array Z55 and the other section of the gate array Z76 (three gate). The input and output buffers are connected "head-to-toe". ~his could cause a problem if both were active at the same time, however, the control inputs to the buffers are controlled so that this does not occur. The control inputs to the output buffers are all connected together on the line labeled DBOUT* and are in turn tied to gate Z53 pin 6. The input buffer control line is identified by the signal DBIN*. This line connects from the output of gate Z53C. The signals DBIN and DBOUT are essentially mutually exclusive.
The output from gate Z53, pin 6 pxovides the major control. If this output is high, the signal DBOUT* is high and the signal DBIN* is low. Therefore, the input buffers are enabled and the output buffers are disabled. If the gate Z53, pin 6 is low, then the signal DBOUT* is low and the signal DBIN* is high. In this case, the output buffers are enabled and the input buffers are disabled.
Pin 4 of gate Z53 which is a N~ND gate is tied to the TEST*
signal. If the signal TEST* is low, the address buffers are disabled and also the output pin 6 of gate Z53 goes high.
Hence, the data output buffers are disabled, robbing the CPU's control over the data lines. Because the signal DBIN* is now held low, the input data buffers are active, but, this does not cause any 1 problem since the address bus from the CPU has been disabled.
2 When the signal T~ST* is left alone9 in its high state and 3 if pin 21 of the CPU (the memory read output) is high, pin 6 of 4 gate Z53 goes to its low state. This low signal causes the signal DBOUT* to be low and the signal DBIN* to be high. There-6 fore, the CPU is outputting data and the buffers are switched 7 accordingly. When pin Zl of the microprocesser goes to its 8 low state, pin 6 of gate Z53 is high. This is almost the same 9 condition as if the signal TEST* went low. The signal DBOUT*
is high and the signal DBIN* is low but the address buffers are 11 still enabled. The data buffers are now ready for the CPU to 12 accept the data. Thus, it is the read output RD* that primarily 13 controls the inputting and outputting of data on the data bus.
14 CPU Control Group - Having now identified the address lines and the data iines 16 associated with the CPU, we can now consider the CPU control 17 group. The data bus is used to gather data into the CPU or to 18 pass data out of the CPU. The control group functions determine 19 how ~he CPU s~ores data in a memory or how it tells RO~I or RA~I
that it is ready to receive data. The control group functions 21 include signals RD, WR, OUT, and TN.
22 RD (Read?
23 FIG. 14Ashows the control signals generated from the CPU
24 including the read signal RD*. This signal, when ac~ivated, will tell other sections of the system that the CPU is ready to 26 accept data. The RD* signal is generated at gate array Z23, 27 pin 6. Pin 5 of the same gate is connected to pin 21 of the 28 microprocesser which is the RD* (read) output of the microprocesser.

1 Pin 4 of gate Z23 is tied to pin 19 or the memory request output 2 of the CPU. Therefore, when both signals on lines 19 and 21 3 from the microprocesser go to their lol~ level an RD* signal is 4 provided at the output pin 6 of the gate array Z23~ Again J this array is shown as an AND type gate and actually a straight OR
6 gate is used and it is drawn like an AND gate with inversions 7 at all terminals rather than a straight OR gate, the both being 8 equivalent, to indicate that when the memory request and the read 9 signals are present from the microprocesser, then and only then will the read signal appear. Thus, a low input on both pins 4 11 and 5 of gate Z23 provides a low output on pin 6, the low indicat-12 ing a read.
13 WR (Write) 14 The signal ~R denotes a write control. This signal, when activated, indicates to other sections that the CPU is ready 16 to transmit data into one of the memory locations. The WR*
17 signal is generated at gate array Z23 pin 11. Pin 12 of this 18 gate is connected to the memory request of the microprocesser 19 while pin 13 of the same gate is tied to the write output signal from the processer. Again, when there is a low on pin 19 of the 21 processer indicating a memory request and when there is a low 2Z on pin 21 of the microprocesser indicating a write portion of the 23 signal, then and only then is there a low output on signal line 24 WR* thus indicating a write portion of the memory cycle.
OUT (Output) 26 The signal out is for output control. This signal, when 27 activated, enables circuitry to perform the casset-te save 2~ functions. It may also be used to control data movement from the ? ~

~3~
1 basic computer system to an expansion interface. This signal 2 is generated at gate Z23, pin 3. Pin 1 of gate Z23 is tied to 3 the write output of the CPU while pin 2 of this gate is tied to 4 the IORQ (input/output request~ output ~hich is pin 20 from the CPU. When there is a low on line 22 from the CPU indicating a 6 write signal and a low on pin 20 from the CPU indicating an 7 input/output request, then and only then is there a low signal 8 on pin 3 from gate Z23 generating this signal OUT*.
9 IN ~Input) The IN signal is for input control. This signal, when 11 activated, enables circuitry to perform the cassette load 12 function discussed in detail hereinafter. It may also be used 13 to control data movement from an expansion interface to the 14 basic computer system. The IN signal is generated at gate array Z23, pin 8. Pin 10 of this same gate is connected to the pin 20 16 oE the CPU while pin 9 of the gate is tied to pin 21 of the CPU.
17 Again, when there is a low at pin 21 of the CPU because of a 18 read portion of the cycle, and when there is also a low signal 19 at pin 20 of the CPU, then and only then is there a signal at the-uutput pin 8 from the gate array Z23 which is the IN* signal.
21 Control Group Bus 22 The control group signals just previously discussed are 23 buffered for use by the different sections of the system. As 24 part of this buffering system, the control group bus may also need to be switched off at some time. Therefore, there is 26 provided a part of the gate array Z22 which may be a 74IS367 27 including four tri-state devices. It is this array Z22 that is 28 used to buffer the control group signal. Tri-state control is
29.

3L~3~3~30S

provided at line Ll. I~is control is tied to che address bus control. The ENABLE* signal effects the status of the address and also the control group bus in the same manner.
Address Decoder As mentioned previously in connection with the diagram of FIG. 2, the computer system is memory mapped~ Therefore, the address ~lAC (in HEX) is in the ROM portion of the map.
Address 38~A is in the keyboard area and address 3CAA accesses the video display RP~s. Please also refer to the chart of FI~.
3. Since the data and address buses are connected in parallel to all the sections, there must be some way to determine which section is being accessed. A decoding network monitors the higher order address bits and selects which "memory" the CPU
wants to use. FIG. 14B shows the address decoder. In this connection please also refer to the table of FIG. 3. In FIG. 3 it is noted that one could use the two most significant digits of the HEX code in the decoding scheme and handle the selecti~n of all memories. In the binary columns, one can see that instead of using two HEX digits, which is 8 binary lines, two bits can be ignored and thus only 6 binary lines are lsed. A
dotted line separates the two unused bits from t~e 6 that are used.
The address decoder depicted in FIG. 14B uses 6 bits, namely A10-A15, and, in addition, the signals RD* and ~AS* (row address select). The address A15 is the most significant bit of the address bus. The G higher order bits can have two bits added thereto so that we have two HEX digits A12-A15 forming the most significant HEX character and A8-All forming the next most significant HEX character. Addresses A8 and A9 are the two bits
-30-:1139~S

added to complete the last HEX character. FIG. 3 shows the breakdown of the memory map into HEX and binary.
With reference to FIG. 14B the address decoder comprises device Z21 which may be a device type 74LS156 decoder/demultiplexer. This device is arranged to multiplex two inputs to provide eight different output signals. In addition to the decoder Z21, the address decoder also comprises other decode gates discusssed in detail hereinafter. Address bits A12, A13, and A14 are connected to decoder Z21. me Cl and C2 inputs pins 1 and 15 are connected in such a way to make the decoder Z21 into a three input to eight line decoder. The Gl and G2 inputs pins 2 and 14 to decoder Z21 are chip enables. ~Yhen these Gl and G2 inputs are at a logical low level, the decoder Z21 is active. When these inputs are high, the decoder Z21 is disabled and none of its eight output lines are low. This enabling input to thP decoder Z21 is controlled by gate Z73A, pins 4, 5 and 6. Pin 4 is tied to address line A15, the most significant bit of the address bus. It is noted in the memory map breakdown that address line A15 is always low when addressing the various memories. The pin 5 of gate Z73A
is tied to signal RAS*. This signal is generated from the memory request output of the CPU at pin 19 passed by way of gate Z72B shown in FIG. 14A. This buffer source generates ~S*
and it is the same signal essentially as MREQ*. When the signals A15 and RAS* are ~oth low at the same time, a low signal will be outputted from pin 6 to the decoder Z21. This low signal enables the decoder. When the decoder Z21 is in its enabled state/ one of its outputs will go low depending upon the code on the address lines A12, A13 and A14. For e~ample, if these three inputs are at logical zero, pin 9 of the device Z~l is at a low state and all other output pins are at a high state.
Thus, it is a low level at the output that is the decoded signal. If all three inputs at ~12, A13, and A14 are high, then pin 4 at the output is low. One can consider the code at A12, A13 and A14 as supplying an octal address to the aecoder Z21. Since there are eight states in an octal code, then there would be one of eight lines selected. Thus, the decoder Z21 decodes the most significant digit of the HEX address. Then, with the use of the last two address bits A10 and All one can define any one of the four memories available to the CPV.
These four memories include the RAM, ROM, keyboard, and video.
Associated with the decoder 21 is a programmer in the form of a simple device X3 referred to as a DIP shunt. This device is like a shorting bar array with some of the hars being shorted and other left open. In this manner the address decoder is programmed to reflec~ the amount of RAM or P~OM the CPU has available for use. In FIG. 14B device X3 is shown with six open shorting bars and 2 closed shorting bars. This configuration ~Jill be used in the following discussion.
ROM Decoding When the CPU needs an instruction in order to perform a certain task, the CPU accesses the read only memory 16. ~lis accessing of the ROM again involves address decoding and the decoder Z21 as shown in FIG. 14B. ~he ROM decoding is performed as follows. The CPU requires a memory and thus the signal RAS* goes to a low level. From FIG. 3 the address for the ROM starts with HEX ~ with address lines A12, A13, A14 and A15 all at a low level. The decoder Z21 is activated at its inputs Gl and G2 pins 1 and 14 by 3~

the proper signals A15 and RAS*. The decoder Z21 with all inputs low provides a low output on pin 9~ This output couples through the device X~ pins 10 and 7, past the pull-up resistor R61 and out to a terminal identified as RO~*. This signal couples to ROM A. In particular, this signal couples to pin 20 of ROM A. Pin 20 (C52) is the chip select input and is active on a low signal (as the inverted circle on pin 20 shows).
Thus, the ROMA* signal turns ROM Z33 "on" which means that its OUtptlt becomes active. In this connection note that the outputs from both ROMs couple to tri-state buffers Z67 and Z68. When the input chip select signal on pin 20 goes low, the outputs from the ROM switch from a high impedance or off state to an on state. When the ROM is thus enabled, the outputs go low or high depending upon the data in the ROM at the address that has been selected. In this connection, also note the address inputs to the ROM including addresses AO-A12.
~ ith one of the read only memories being selected, such as ROM A, there is now a need to insure a data path so that data can pass from the ROM to the CPU. In FIG. 14B the signal ROMA*
is also coupled to one input o~ NAND gate Z74 (gate Z74 is shown as the equivalent OR gate with inverted inputs). A low at the input of this gate causes a resulting high on its output. This signal is coupled to pin 9 of gate Z73B which is an OR gate. The output at pin 8 at Z73~ passes a high level signal to pin 5 of the NAND gate Z74B. I~e other input to this gate is tied to the RD* signal now part of the CPU control group by way of the inverter Z52, pins 12 and 13. Becau~e the CPU is trying to read data from the ROMs RD* is low but the other input to gate Z74B is high because of the R4/7l2 ~39~5 ~ .,Y
l inversion by inverter Z52. Thus, the output from gate Z741at 2 pln 6 is a low level signal identified as signal MEM*. As 3 indicated in FIG.14B this signal controls the ROM/RA~f bufers 4 (gate arrays Z67 and Z6~). The outputs of these buffers are tied to the data bus 14. The enabling of these buffers by the 6 signal ~IEM* permits data to be coupled from the RO~ls to the data 7 bus. This data flo~s to the CPU because the CPU is signalling 8 a read portion of the cycle. Because this is to, the signal 9 DBIN* is low and the signal DBOUT* is high. The low signal DBIN~
enables the input data buffers to the CPU making data from the ll ROM available at the CPU.
l2 Keyboard Decoding 13 The keyboard 20 is identified address-wise from address 14 38~0 to address 38~F (see FIGS. 2 and 3). ~n the system of this invention the keyboard is considered as a memory device and thus 16 when there is a memory request from the central processing unit, 17 the signal RAS* is low. The keyboard decoding is also associated 18 with the decoder Z21 previously discussed and shown in FIG.l4B.
l9 In the decoding scheme for the keyboard, the signal Al5 is low because we are generating address codes under 8~00. With 21 reference to FIG. 3 it can be determined that address line Al4 22 is low while address lines Al2 and Al3 are high. With this input 23 combination and with decoder Z21 being activated at its terminals 24 Gl and G2 3 there will be a low decoded output at pin l2 (output 3). This output is coupled to gate Z36 pin 4. The gate Z36 is 26 also looking for a low output at its pin 5. Again, referring ~o 27 FIG. 3 the address line All is high and this signal is inverted 'fC
28 by the NOR gate ~`36 thus providing a low level signal on pin 5 ' ~3~

of the gate Z36. Under this condition the output pin 6 from gate Z36 is also low thus essentially enabling both gate Z36A
and gate Z36B. However, only one of these gates will be active depending upon the state of address line A10. Again, referring to the table of FIG. 3 for keyboard decoding, the a~dress line A10 is low. Hence, both inputs of gate Z36A are low and there is provided a low signal on its output identified as the KYBD*
signal.
The signal KYBD* is shown in FIG. 14B coupling to the enable inputs of the data buffers Z3 and Z4 for the keyboard.
The lower order address lines AO-A7 are coupled by way of buffer arrays Zl and Z2 to one side of the keyboard matrix, while the other side of the matrix is tied by way of buffer arrays Z3 and Z4 to the data bus including data lines DO-D7.
If a key is pressed, an address line is "shorted" to a data line. A further discussion is found hereinafter on the keyboard operation. In transmitting the data from the keyboard, the signals DBOUT* and DBIN* shown in FIG. 14A are switched the same way as previously discussed with regard to ROM selection. Therefore, keyboard data is coupled to the CPU
via -the data bus for processing by the CPV.
Video ~isplay RAM Select From the table of FIG. 3 it is noted that the binary output for the video RAM address is almost the same as for the keyboard with the exception of the state of address line A10.
As with the keyboard decoding, the output of decoder Z21 has its low level on pin 12 which couples to pin 4 of gate Z360 The address line All is high and thus the output from gate Z36 at pin 6 enables both gates Z36A and Z36B. However, now rather alO5 than the output of gate Z36A going low, the output of gate Z36B
will go low because the address line A10 is now high arld this high level signal is llOW inverted by the inverter Z52 to thus provide two low level sigr.als on the inputs of gate Z36B.
Hence, the output of gate Z36B is low generating the signal VID*. This activates the video RA~S. There is a further discussion hereinafter with regard to this video R~M selection.
4K RAM Decoder In the system of this invention there is also communication between the CPU and the random access memories. As indicated in FIGS. 2 and 3, the address which selects the RAM extends from HEX 4~ to 4FFF for a 4K memor~. The binary breakdown shown in FIG. 3 lists the state of A15 as binary zero.
Furthermore, address line A14 is high while address lines A12 and A13 are low. Memory is still being accessed and thus the signal RAS* is low. Hence, the decoder Z21 is activated and because of the input address there will be a low output on output pin 7 (output 4). The shunt X3 passes this low through pins 2 and 15 to gate Z74, pin ]0. This signal is also outputted directly as signal P~M*. This signal is a signal that provides a chip enable for the RAMs.
During a read operation the buffering provided by gate arrays Z67 and Z68 shown in FIG. 14B is controlled so as to couple data to the CPU. Thus, in that portion of the memory cycle the signal MEM* is low because RD* is low. However, during a transfer of data froïn the CPU to the RAM, the signal ~M* does not select the data buffers. Instead, the write signal is active rather than the read signal and th~se RQM/R~
buffers - ~3~
'712 1 Z67, Z68 are not used because the RAM data inputs are on the 2 opposite side of these buffers. Thus, only during a RO~I/RAM
3 read operation is the signal MEM* n~cessary.
~t:
~' 4 With regard to the shunt X3~ the output of the decoder Z21, this shunt can be adjusted to program the system for 8K
6 of RAM rather than 4K. This is aocomplished by providing a 7 short between both pins 2 and 15 and 3 and 14. In this ~ay, not 8 only would a 4~0~ address cause signal RAM*, but also a 500~
9 would also enable the signal RAM*. For 12K of RA~I, we could leave also pins 4 and 13 shorted together and for 16K of memorv 11 we can, in addition short pins 5 and 12. For the 16K memory 12 thus, the signal RAM* would be acti~e from addresses 4~ to 13 7FFF.
14 ~Yith regard to the discussion of the shunt X3, it is noted that certain outputs of the decoder Z21 are shorted together.
16 In many applications, shorting output nodes is not good practice.
17 However, in accordance with the present invention using TTL
18 logi~ open collector types are used. These types of ga-tes do not 19 have an active pull up on the output. Instead, the output transistors have open collectors. It is the responsibility of 21 external circuitry to pull them up. The open collectors are 22 capable of being tied together for a wired OR function. Since 23 decoder Z21 is an open collector decoder, the ou-tputs may be 24 safety tied together. In this connection~ note resistors R48, R61, R62 and R6~. These are pull-u? resistors for the decoder 26 Z21.
27 S~
28 ~Yith reference to the block diagram of FI~. 1, the system ~3~

RAM 18 is essentially ~ied in pa~allel with the data bus 14 and the adaress bus 12 similarly to the ROM 16 and the key-board 20. The data input and output for the R~Ms 1~ shown in FIG. 14B are controlled by the signal ~EM* which couples to the gate arrays Z67 and Z68. With regard to the addressing scheme for the RAMs for 4K addresses, one would e~pect to find 10 address inputs. However, in accordance wlth one im-portant feature of the present invention9 there are provided only 7 address inputs used in combination with a multiplexing scheme. In this regard, the address from the CPU is multi-plexed into the RAM in two 7 bit parts. The internal logic in the RAM interprets the two parts and essentially ties them together to form one address scheme with a total of 14 bits~
One part of the addressing is called RAS* (RAM address select), the other part being called CAS* (column address select).
Another signal identified in FIG. 14B as the MUX (multiplexer) signal contro~s the switching function. All three of these signals are generated from the logic shown in FIG. 14A.
MUX CAS * RAS *
The logic for developing the signals for controlling the addressing at the system ~AM include the series of flip-flops shown in FIG. 14A including two flip-flops Z69A and Z69B, and one flip-flop Z70. The basic inputs to this logic include the clock signal and signal M~EQ at the output pin 3 from gate Z74. The two outputs at pins 21 and 22 from the microprocesser Z40 connect to the input pins of the gate Z74.
If there is a low on either of these pins from the CPU, there is a high output at pin 3 from the gate Z74~ Thus, there is essentially a memory - 3~3 -.

3~)5 request and there is either a read or a write signal from the microprocesser. The signal MR~Q is tied to the clear inputs of the flip-flops Z69A and Z69B and part of Z70. m ese flip-flops are D type flip-flops and the signals MUX and CAS~ are generated from these flip-flops. FIG. 4 shows a waveform chart or timing diagram for this circuit. 1ine A shows the master clock input to the flip-flops. Line ~ shows the signal MREQ*
and line C depicts the WR* output from the CPU, assuming the CPU wants to write data into the RAM. As depicted in FIG. 4 the signal from pin l9 of the CPU yoes low first. A short time later, the write signal from the CPU goes low. Line D shows the output pin 3 from the gate Z74 which goes high at the same time that the write signal went low. The flip-flops now have a logical high applied to the clear inputs permitting these flip-flops to operate controlled by the clock waveform. On the next rising edge of the clock, the flip-flop Z69A of pin 5 will assume the logic level that was present at its data input pin at the time that the clock occurred. Since the data input was high when pin 3 went high, then pin 5 will also go to its high state. This high signal is shown on line E of FIG. 4. m is signal is also coupled to pin 12 (data input) of the second flip-flop Z69B which is also now high; so that on the next rising edge of the clock its output pin 9 will go to its high state. This is shown on line 5 of FIG. 4. The last flip-flop Z70 is now ready to toggle. On the next rising edge sf the clock Z70, pin 6 will go to a low state. This signal is shown on line H of FIG. 4. Now, all three flip-flops have changed state since the write signal from the GPU went low~ ~he flip~flops will stay in this state so long as the write signal from the CPU stays low. When ~L~39q)~5 the ~i.gn~l from the CPU goes high, the flip-flops will have a low applied to t:heir clear input; and they will reset back to the clear condition. ~.ine I is the RAS* output. This output 1~ a direct ~unGtion o~ memory request output at pin 19 from the CPU as 'bu~fered by t~le gate Z72B. 'rhe gate Z72B is en-abled at p.in 1 by the E.NABLE* signal. Line J in FIG. 4 show~ the MUX signai which has its origin at the output pin 9 of one of the flip-:~lops Z69B coupled through buffer Z72D.
L.irl~ K ln FIG. ~ is the CAS* signal and this is buffered by :L0 -the gate Z72C, coupled from the output pin 6 of flip-flop Z70.
In summary, the following sequence of events occurs w:;.th regard to the diagram of FIG. 4. RAS* goes low first, MUX then changcs state. CAS* then changes state one clock cycle later. Iqlus, we first get a RAM or row address select, then the multiplexing signal MtJX9 ~ollowed by the column addre.s~ sel.~ct. Herlce~ the first part oE the address will be t,h~ row addr~s~ .~ollowed by a switching or multiplexing to the column address.
RAM Address'nq Data sel~ctor/mult,iplexers Z35 and Z51 shown in FIG.
l~B control the adcl:re~ssing to the RAMs~ Both of these devlces m~y be 7~LS157 devices. rrhese devices have two groups of input;s of eit,her 3 or 4 lines and an output of either 3 or 4 lines depending upon how they are connectc?d. With regard to dev.ice Z3$ two groups, each of four li.nes and one group of four is la~c?led "0" and the other labeled "1". '~le device ~51 .is conf:igured similarly except that there are only three lines p~r ~roup. The "0" tells us that when the select pln, which is pin l in each -- ~0 --device is low, the multiplexer will be outputting data associated with these input lines. On the other hand the "1"
tells us the multiplexer will be outputting data associated with the other group of lines. The device Z35, therefore, operates like a four pole double throw switch where the select input at pin 1 is performing the switching. The enable input to these selectors or multiplexers is pin 15. Since pin 15 is permanently grounded, these devices are always enabled.
Reading From RAM
Assume that the CPU requires RAM data. The following discusses the addressing and data paths employed with a 4K
random access memory. The cycle commences by the CPU
outputting the signals on its lines 19 and 21. The address decoder outputs the signals MEM* and R~*. The signal MEM*
activates the RAM/ROM data buffers and the signal RAM* enables the chip select input for the RAMs on pin 13. At the same time the multiplexer loads the address into the R~Ms. The signal RAS* goes low as depicted in FIG. 4. The MUX signal is low at this time, so the inputs AO-A5 on the RA~ receive the lower order address by way of pins 2, 5, 11 and 14 of the device Z35. Th~ signal RAS* is buffered by gate Z68A, and is applied to pin 4 of all of the R~Ms depicted in FIG. 14B. The negative going signal at this input pin 4 loads the lower order address in the row selection of each R~M. A short time later the MUX
signal changes state going high as depicted in FIG. 4. The multiplexer comprising devices Z35 and Z51 now switches and -the higher order addresses are applied to the R~Ms. ~ne signal CAS* goes low. GAS* is applied to the buffer gate Z67A. The output of this gate 1 passes the signal CAS* to pin 15 of all eight ~AMs. On the 2 negative transition of signal CAS*, the high order addresses 3 ~A6-All) are loaded in the columned section of each R~M. Four 4 of these addresses are coupled by way of device Z35 and two are coupled by way of device Z51. The RAMs now have the entire 6 address from the CPU. The RAM now outputs this addressed data 7 through the associated buffers to the CPU.
8 Writing to RA~
9 ~uring a data write cycle, the CPU sends data to the RA~ls.
Hence, the ROM/P~A~ buffers are not employed and it is not necessary 11 for the signal MEM* to go low. Instead of the CPU issuing a 12 read command, it issues a write instruction. Thus, the signal 13 WR* is tied to all 8 RA~s on pin 3. When this pin is low, data 14 is stored in each RAM at the specified address. When this pin is high, the RAMs are in a read cycle.
16 Refreshing The RA~Is 17 The computer system of this invention uses a dynamic type 18 RAM. A dynamic RAM differs slightly from a static RAM in data 19 retention. A static RAM retains data stored in it so long as power is applied to the system. A dynamic RAM on the otller hand 21 requires periodic addressing to insure that it retains the data 22 loaded into it. This periodic addressing is called refreshing.
23 The refreshing of the RAMs is accomplished by the RAS* signal.
24 When this signal goes low, all of the individual RAMs in the system will refresh themselves even though they may not be in 26 use at the time. As mentioned previously, the signal RAS* is 27 generated by the CPU at pin 19. When pin 19 goes low, RAS* goes 28 low and the RAMs will load the lower order address into the row ~7 1 sec-tion. The CP[I may be looking at system ROM when pin 19 goes 2 low, but the RAM will still receive the signal RAS* and hence 3 be refreshed. In a system of this invention the RAM should b~
4 refreshed once every two milliseconds.
RA~l Programming Associated with the RAMs is a shunt X71 shown in FIG.l~B.
7 This is used to program the size of the memory in the system.
8 Pin 13 on the RAMs is a chip enable and this couples to one sec-9 tion of the shunt X71. In a 4K system, pins 4 and 13 of shunt X71 are shunted. The signal RAM* is on pin 4 so this signal is 11 used to select the RA~Is. However, in a 16K system, pins 4 and 12 13 are opened and pins 3 and 4 of the shunt X71 are shorted.
13 Thus, instead of the signal RAMC there is the address lines A6 14 or A12 depending upon themultiplexer condition.
Video Divider Chain 16 The video divider chain shown in FIG.13Asupplies the video 17 RAMs 22 with addresses in a logical order for video processin~.
18 This chain also supplies the horizontal and vertical sync timing 19 pulses so that the video processer can build the composite wave-form for the display. Video RAM addresses, horizontal and 21 vertical sync, and video processing timing are all direct 22 functions of the master clock. Also included in the divider chain Z3 is the hardware necessary to generate 32 character line lengths.
Z4 Divider Chain - Input Conditioning In accordance with one important feature of the present 26 invention, the computer system has two formats for character 27 length. In one format, the display has 16 character lines, each 28 consisting of 64 characters. This means there are 1024 43.
... . .. . _. _ .

character locations in video RAM that the divide~ chain must access. In the other format, the characters appear twice as large. Ihe display has 16 character lines of 32 characters rather than 64 characters. In this case the divider chain accesses only 512 video RAM locations. Switching from one format to the other is the task of the input conditioning logic shown in FIG. 13A.
In FIG. 13A the master oscillator circuit couples to a flip-flop Z70 at pin 11 and also to a multiplexer Z43 which may be a 74LS157 device. The conditioning circuitry also includes a divider Z58 which may be a divide by 12 divider. This divider may be a 74LS92 device. The D flip-flo~ Z70 is wired to perform a divide-by 2 function. The multiplexer is wired so that one can route the master clock frequency or one-half of the master clock frequency from the flip-flop Z70 to the divider Z58. Since there are two character length formats, there are two reference frequencies, one that is half as slow as the other. The master oscillator supplies the divide-by 12 counter Z58 as a reference frequency in a 64 charac-ter format.
The D flip-flop supplies the counter with the reference frequency in a 32 character format.
The multiplexer Z43 i9 of the same type previously discussed as devices Z35. The multiplexer Z43 is controlled by the signal MODE SEL. When the mode select signal is low, the multiplexer Z43 is switched to its 32 character position. When this signal is high, the multiplexer is switched to its 64 character position. First, -the 64 character mode is analyzed~
For this mode of operation, with the mode select signal high, pin 3 of the multiplexer couples to the output pin 4.
Similarly, pins 6 and 7 are -~4-712 ~-1 intercoupled and pins 10 and 9. FIG. 5 is a waveform chart form 2 this circuit. At line A in FIG. 5, the master cluck is shown 3 at the output of its buffer g~te Z42, pin 6. L;ne B shows the 4 action of the D flip-flop Z70 with its divide-by 2 output. The buffered clock is applied to pin 3 of the multiplexer Z43. Since 6 the multiplexer is switched to its "1" state, the counter Z58 7 receives the basic clock frequency at its pin 14. It is noted tt9 8 that the output of flip-flop~0 at pin 9 is tied to pin 2 of 9 the multiplexer. However, this is not performing any function at this time since the multiplexer is not switched to its "0"
11 state.
q,v~
12 The outputs from the counter Z58Ashown at lines C, D, E and 13 F in FIG. 5. In FIG. 5 the arrows indicate the place where all 14 outputs are 0. It is noted in FIG. 5 that the lines C-F do not count directly up to 11 and then back to 0 using straight binary 16 counting. Instead, the output count from counter Z58 goes from 17 0-5 and then on the next clock it goes from binary 5 to binary 8.
18 From 8 it counts normally to binary 13 and then in the next lg cycle it goes back to binary 0.
The inputs at pins 6 and 7 of counter Z58 control the 21 clearing of the counter to 0. The signal CTR to these input 22 pins is generated in FIG.14Aat the output pin 8 of the ;nverter Z3 Z42. Normally, the signal CTR is low. Only during automatic 24 testing is CTR allowed to go high and clear the device Z58.
The output pin 12 from the counter Z58 is identified in 26 FIG.~ as DOT 1. Pin 9 of the counter is labeled DOT 2. These 27 two signals are NANDed by the gate Z24 at pins 1 and Z to 28 provide an output at pin 3 shown in line G of FIG. 5. This 45.

712 ~ ~ 3~ 0~ S

1 signal is called the LATCH signal and is used in the video 2 processing circuitry.
3 The input pins 6 and 10 of device Z43 are tied together and 4 connect to the output pin 8 of counter Z58. The resulting out-put is at pins 7 and 9 of the rnultiplexer Z43. The signal at 6 pin 9 is referred to as the CHAI~ signal and is the main source 7 for the divider chain comprising devices Z65, Z50, Z12, and Z32.
B The output pin 7 of multiplexer Z43 is labeled "Cl" and is tied 9 to pin 10 of device Z64 which is one of the video RAM multiplexers.
The signal Cl is used to address the video RAM's least significant 11 bit.
12 For the 32 character format, the pin 1 of the multiplexer 13 Z43 is in its low state and therefore pins 2, 5~ and 11 are tied 14 to the respective outputs at pins 4, 7, and 9 Thus, the half clock frequency from pin 9 of the flip-flop X-70 couples to the 16 output pin 4 of the multiplexer Z43. Pin 7 of the device Z43 17 is held low all the time andthe output CHAIN signal is now one 18 coupled directly from the output pin 9 of the counter Z58 shol~n 19 in line E of PIG. 5. For the 32 character format, FIG. 5 shows the outputs from the counter Z58 at lines H through K. It is 21 noted that the waveform at line B in FIG. 5 is used as the input 22 to the divider counter Z58 and thus~lcounter is used as a divide-23 by 6 counter. The output at pin 9 of the counter will be the 24 CHAIN signal instead of at pin 8 in the 64 character format.
However, the frequency of the CHAIN signal has not changed. In 26 the 64 character mode, the master clock was divided by 12 to 27 provide the chain frequency. That is 10.6445 Mllz was divided by 28 12 to provide a frequency of 887.041 KHz. In the 32 character 46.

712 ~ ~ 3~ ~ ~ 5 1 mode, one-half of the master clock was used, divi~ed by 6 to 2 provide the same end frequency of 887.041 ~Hz. However, t~o 3 signals did change. In the 64 character formatJ the latch pulse 4 was only one clock cycle wide having a period of 6 clock cycles.
In the 32 character mode, the pulse width has doubled to two 6 clock cycles and its period is now 12 clock cycles. The other 7 signal that changed was Cl. It was a square wave at the same $ rate as the chain signal for the 64 character format, but in 9 the 32 character mode, it is held low at all times. The signal LATCH is used to delay a character between the RAM and the ll character generator. The signal Cl determines if the video 12 RAM has 1024 or 512 useable addresses.
13 Divider Chain 14 The divider chain circuit comprises 4 bit ripple counters Z65, Z50, Z12 and Z32 shown in FIG.13A. FIG. 6 shows a simplified 16 block diagram for the divider chain to enable an easier under-17 standing of the counter chain.
_ 18 Each of the counters comprising the chain may be a 4 bit 19 counter having two different clock inputs coupling to respeative successive s~ges of the counter. In input atpin14 clocks all 21 stages of the counter whereas an input at pin 1 counts only the 22 last three stages of the counter.
23 As depicted in FIG. 6 the counter Z65 may be considered as 24 being separated into two di~ferent parts. The chain input from the conditioning logic is applied to pin 1 of the counter. The 26 outputs B and C from this counter couple to the multiplexer Z64 27 and are used for addressing the video RAM. The output at pin 8 28 from counter Z65 couples to the next counter Z50 in the chain.

712 ~3~

1 This portion of counter Z65 divides the chain frequency by ~
2 as indicated in FIG. 6. Since the chain frequency is 8R7.0461 3 KHz, the output of counter Z65 at pin 8 is then 221.760 KHz.
4 The next counter in the chain is counter Z50. The input of this counter is on pin 14 from counter Z65 and the divider 6 frequency is at pin 11. This device is externally rnodified to 7 divide the input frequency by 14. The counter Z50 counts up 8 normally to a binary value of 13. The following sho~s the counter g outputs at that count:
Pin 12 Output A = 1 11 Pin 9 Output B =
12 Pin 8 Output C = 1 13 Pin 11 Output D = 1 14 Upon the next negative transition of the clock pulse the outputs are as follows:
16 Pin 12 Output A = 0 17 Pin 9 Output B = 1 lB Pin 8 Output C = 1 19 Pin 11 Output D = 1 This provides a 14 count. The AND gate Z66l accepts thc B, C and 21 D outputs from counter Z50. The output of -the gate Z66l at pin 6 22 goes high under the second condition listed above and ~hus clears 23 the counter Z50 back to 0. This clear pulse is quite rapid on 24 the order of about 50 NANO seconds~ The time that counter Z50 is actually reading binary 14 is so short that it can essentially.
26 be ignored. Therefore, counter Z50 counts from 0-13 and is then 27 reset back to 0. Since the frequency of 221.760 KHz is inputted 28 to the counter Z50, the output at pin 11 is 15.840 KHz. This aR .

~L3~
frequency is used by the sync generator circuits ~o produce horizontal sync as illustrated in ~he block diagram of FIG. 6.
The next divider or counter in the chain is counter Z12.
This counter is wired to provide a division by 12. In this connection, note the gate Z66B. The counter Z12 counts up normally until the outputs enable AND gate Z66B. This happens at the 12th falling edge of the clock. Gate Z66B, pin 8 will then go high and clear the counter Z12 back to O. Once again, this clear pulse is essentially ignored and hence we can consider the counter Z12 as a divide-by 12 counter. With a frequency of 15.840 KHz being applied at its input, the output at pin 11 of the counter is thus 1.32 KHz.
The next counter in accordance with the illustration of FIG. 6 is the other part of the counter Z65. Thus, note the output pin il from the counter Z12 coupling back to the input pin 14 of counter Z65. ~e output from this counter with regard to its second part is taken at pin 12 which couples back down to counter Z32 at its input pin 14. This portion of counter Z65 divides the 1.32 KHz signal by 2 and therefore, the frequency at pin 14 at the input of counter Z32 is a frequency of 660 Hz.
The counter Z32 is the last counter in the chain. It divides the 660 Hz input by 11 producing a 60 ~z signal. ~hen the output from the counter Z32 equal binary 11, the gate Z66C
outputs a clear pulse to reset the counter Z32 back to OO The 60 Hz output at pin 11 is used by the sync generator circuits to produce the vertical sync (VDRV) for the video monitor.

-z ~3~

1 Video RAM Addressing 2 The video RAM 22 depicted in FIG. }. is addressed for 3 different purposes. First, the CPU addresses the video RA~ls to 4 read data from or write data into specific locations of memory.
S The divider chain also addresses the video RAM so that data 6 contained in memory can be processed and displayed on the screen.
7 The video RAMs are either addressed by the CPU or by the divider 8 chain through the use of the three multiplexers Z64, Z49, and Z31 9 depicted in FIG.13A. These three multiplexers are used for video RAM addressing. From the divider chain previously discussed there 11 are 10 address lines that are used to address the video RAMs Z45-12 Z48 and Z61-Z63 as shown in FIG. 13B. These addresses are iden-13 tified as V0-V9 coupling in groups from the multiplexers Z64, Z49 14 and Z31. The chain conditioning logic supplies from multiplexer~
- 15 Z43 the signal Cl. Counter Z65 supplies three addresses identified 16 in FIG. ~Aas Rl, CZ and C4. The counter Z50 supplles three 17 addresses - C8, C16 and C32. The counter Z32 supplies the lB remaining addresses ~2, R4 and R8.
19 Assume an array of rectangles; 16 rectangles vertical and 64 rectangles horizontal. This would represent a total of 1024 21 rectangles. One could specify any one rectangle by starting at 22 the top left hand corner going down a predetermined number of rows 23 and moving to the right a predetermined number of columns. The 24 16 rows are assigned a binary number from ~ to 15. The 64 columns are assigned a binary number from ~ to 63. Thus, rectangle 0-0 26 is the one in the upper left hand corner of the array. Similarly, 27 rectangle 15-63 is in the lower right hand corner. Thus, 4 28 bits of binary information specify any one of the 16 rows and 6 ~0 .
.

'712 1 bits of binary information speci~y any one of thc 64 columns.
2 This is exactly the addressing ormat used by the counter chain.
3 Signals Cl, C2, C4, C8j C16 and C32 specify any column and signals 4 Rl, R2, R4 and R8 specify a row. The row/column addressing format is very useful in trouble-shooting video problems in 6 the system.
7 The column and row address outputs from the divider 8 chain are applied ~o the "1" inputs of the multiplexers. Part 9 of the address bus from ~he CPU is tied to the "0" input of the multiplexers. The outputs from the multiplexers are tied to the 11 video RA~Is or to other control logic associated therewith. As 12 far as control is concerned in FIG.13A there is shown the signal 13 VID* that is generated in the address decoding section. This 14 signal selects the video RAMs. Pin 1 of the three multiplexers Z64, Z4g and Z31 receive this signal VID*. When the CPU wants 16 control over the video RAM, the address decoder recognizes the 17 video RAM address and causes the signal VID* to go low. When this 18 occurs the multiplexers each switch from the "1" position to the 19 "0" position. The counter chain addresses are switched out oE
the circuit and the CPU has control o~er the addressing to the 21 video RAMs. When the signal VID* goes back to its high state 22 under control from the CPU, the CPU is switched out ard the 23 counter chain takes over. Most of the time the counter chain is 24 in control of the video RAMs. The CPU takes charge only when i~ needs to modiEy data. ~' 26 In addition to the chain and CPU address, there are inputs 27 to the multiplexers not ye-t mentioned. The first of these inputs 28 is the resistor R49 coupled to pins 6 and 13 of multiplexer Z49.

51.

~12 1 These two inputs, which are not needed in the coun~er chain 2 control over the video RAM, are pulled up ~o 5 volts by this 3 resistor. The output pins 12 and 7 of multiplexer Z49 correspo~d 4 to the inputs at pins 13 and 6. When t}le chain has control over the video RAM, pins 12 and 7 output a steady high state. Output 6 pin 12 goes to the read/write control for all RA~ls thus not 7 permitting any reading or writing associated with the RA~Is. The 8 counter chain does not store data in the RAM at the address it 9 specifies and thus pin 12 should be high when the chain is in 1~ control. The output pin 7 from multip~lexer Z49 couples to the ~G,~3~
11 video RAM data buffers Z44 and Z601~ l~hen the chain is in control, 12 ~the RAM data bus is to be disabled and there is no reading from 13 or writing into the video RAMs. A high of the signal VRD*
14 (video read) guarantees that the bus is off. These data buffers look for a low level signal for the enabling thereof.
16 In FIG.13A it is also noted that the signals WR~ and RD* tie 17 to pins 14 and 5 of the multiplexers Z49. When ~he CPU takes 18 charge of the video RAMs, the multiplexer output at pin 12 becomes 19 VWR* (video write). The CPU can store data into the video RA~ls by causing the signal VwR* to go low. If the CPU wants to read 21 data from the video RAMs, the signal RD* can pass through the Z2 multiplexer Z49 and generates the signal VRV*~ A low on this line 23 will open the data buffers Z60 and Z44. Addressed video RAM
24 data is then placed on the data bus 14. The CPU processes this data as any other d~ta.
26 Alpha-Numeric Format 27 The video ~erminal 26 shown in FIG. l is a cathode ray tube 28 (CRT) which is scanned twice per second. The electronic beam in 712 ~ 3~

1 the CRT travels from top to bottom of the screen and from le-ft 2 to right. Each screen or frame consists of 264 scan lines. 192 3 scan lines are used in the "picture"~ The remaining 72 scan 4 lines are used during the vertical interval and as upper and lower boundaries. Nothing is ever written or visible within 6 these 72 lines. There are 1024 character locations per scTeen 7 or 512, depending upon the state of ~he signal MODE SEL. Each 8 character line comprises 64 or 32 characters depending upon the 9 state of this signal. There are 16 character lines. Each character line consists of 12 scan lines. An alpha numeric 11 character uses 7 scan lines and thus there are 5 blank scan 12 lines disposed between character lines. A discussion of the 13 graphic format follows.
14 Some of the output from counters Z65 and Z50 shown in FIG.13A specify the column address. The outputs from counter 16 Z32 specify the row or character lines. The counter Z12 speci-17 fies the scan line in any character line. The outputs from this 18 counter are labeled Ll, L2, L4 and L8. These four lines are 19 not used in video RA~ addressing because ~e have already stated and row and column address which will speci~y any one of 102~
21 rectangles in our rectangle array. The outputs from the counter 22 Z12 are used in the video processing for enabling the character 23 generator to output correct data for any character because it 24 knows where the CRT's electron bea-n is scanning. The signal L8 is used by the video processer to BLANK (turn-off) the 5 lines 26 between character lines. Associated with the multiplexers is a 27 NOR gate Z30, pins 8-10. The inputs to these pins couple from 28 multiplexers Z50 and Z3Z and provide a signal BLAN~*. This ~3~

1 signal is used by the video processer ~o give the 72 scan line 2 blanXing for the upper and lower boundaries. It also defines 3 the boundaries on ~e left and right of the screen.
4 Video RAMs The video RAM comprises 7 separate memories, one for each 6 of the data bits D0-D6. Each of these RAMs is a conventional 7 device such as the 2102AN4L device. These RAMs are static RA~ls 8 and hence do not require refreshing~ The data bus 14 is wired 9 in the same way as with regard to the system RA~ls 18. However, there is a different enabling signal which in the case of the 11 video RAMs is the signal VRD*. It is noted that there are 7 12 RAMs. 6 of these are used for storage of the ASCII code and ~he 13 7th is used as a graphic/alpha numeric definition bit. There are 14 thus 8 data lines depicted in FIG.13B including lines D0-D7. Note the line labeled bit 6 which has its source at the output pin 13 16 of gate Z30 which is a NOR gate shown as an AND gate with inverted 17 inputs. This gate senses bits 5 and 7 and if both are low, then 18 bit 6 is high.
19 In addition to coupling to the data bus 14, the video RA~ls 22 also couple to the video processing circuitry for the 21 generation of alpha numeric and graphic symbols. This section 22 of the system is discussed now.
23 Video Processing 24 The video processer 24 depicted in FIG. 1 may be considered as comprising 5 sub-sections shown in FIG.13B including the data 26 latch, Z28, the character generator Z29, the graphic generator Z8, 27 associated shift registers Z10 and Zll, a sync generator, and a 28 video mixing/output driver. The data latch temporarily stores an ~3~J5 1 ASCII or graphic word from the video RAM. The latch retains 2 the byte for processing so ~at the RAM is free to search out 3 the next byte. The character generator is a read-only memory 4 that is addressed by the data latch and the scan line signals.
This memory contains the alpha numeric format that makes up 6 all characters. The graphic generator is not a memory but is 7 a four line ~o one line data multiplexer. It operates somel~hat 8 like a bit steering circuit. It steers an ASCII word into a 9 graphic symbGl. The shift registers accept data from the charac-ter generator or from the graphic generator and convert 11 parallel dot data into serial dot data. Meanwhile the sync 12 generator circuits are accepting timing signals fro~ the timing 13 chain. The sync CiTCUits shape up the horizontal and vertical 14 pulses, serrate the vertical interval and send signals out to video mixing circuitry in serial format. In the video mixing 16 section, the serial dot video and the serial sync are brought 17 together. ~he resulting composite video signal is then "fine-18 tuned" in amplitude and dot-to-sync ratio, and then buffered for 19 a 75 ohm output cable. The signal leaves the basic computer system and is applied to the display. In the display, the signal 21 is separated into its separate components to provide a readahle 22 image on the screen. The display ma~ be a conventional CRT having 23 built therein conventional raster circuitry.
24 Data Latch The data latch comprises two separate circuits including the 26 latch Z28 for the ~SCII code and the latch Z27 for the graph;c Z7 bit and blanking signals. The device Z27 may be a 74IS175 and 28 the device Z28 a i4LS174. The latch Z27 is a quad ~ flip-flop 55.

lR4/71 ~ ~ 3 9 ~ 5 1 device while the device Z28 is a HEX D flip-flop device. The 2 inputs to latch Z28 are from the 6 video RAMs bits 0-5. The 3 outputs from the latch Z28 couple to the character generator 4 Z29 and also to the graphic generator Z8. The inputs which 5 control latch Z28 are on pin 9 which is the signal LA.CH and 6 on pin 1 which is the signal VCLR*. The latch signal at pin 9 7 is a pulse train previously discussed and depicted in FIG. 5 and 8 developed by the divider chain input conditioning logic. This g signal goes low every 6 dot cycles. On the rising edge of the latch signal the ASCII data in the RAMs Z45-Z48 and Z61-Z63 is 11 transferred to the outputs and temporarily stored by the latch lZ Z28. Once this has occurred the RAM data at the input to the 13 latch may now change, and the RAM has time to search for the 14 next ASCII character. At the same time that the latch Z28 stores the code, the divider chain changes video RAM addresses. The 16 video RA~I is now looking for the next ASCII word. It has exactly 17 6 dot times (about 560 NANO seconds in a 64 character format) to 18 define the next word before the latch is commanded to store the 19 next word.
The device Z27 is a smaller latch storage-w;se that oyerates 21 substantially the same as latch Z28. However, instead of storing 22 an ASCII code, it handles the graphic bit and blanking data.
23 The input pin 4 of device Z27 is tied to the output bit 7 from 24 RAM Z63, the graphic RAM by way of the inverter Z42-, pi~ls lZ and 25 -~3. Pin 5 of the latch Z27 receives the signal BLANK*. The 26 signal line L8 ties to the input pin 12 and the signal bit 6 is 27 tied to pin 13 of latch Z27. All of these signals are latched Z8 into the device Z27 at the same time that the ASCII word is '712 1 latched into the corresponding latch Z2B.
2 The inputs to device Z27 are essentially independent whereas 3 the inputs to the device Z28 represent a coded word. I`he graphic 4 bit which is bit 7 coupled from memory Z63 couples by way of inverter Z42, pins,l2 and~3 to pin 4 of the latch Z27. ~his 6 bit determines if the ASCII word contained in the latch Z28 is 7 an alpha numeric character or a graphic word. The input to pin 8 5 of the latch Z27 is the signal BLANK*. This signal comes ~/b,/~
9 from the NOR gate Z30 at pin 10~, and controls the uppe~, lower, left and right boundaries of the ~ideo display. When the signal 11 BLANK* is high, the electron beam of the CRT is allowed to dra~
12 on the screen. ~hen the signal BLANK* goes low, the beam is in 13 a boundary area so it prevents the beam from drawing anything.
14 The signal L8 is connected to the input pin 12 of the latch Z27.
This signal also acts somewhat as a blanking signal. This signal 16 specifies where the electron beam is located in any character line.
17 When the signal L8 is low, this allows the beam to output alpha 18 numeric dot data. When the signal L8 goes high, this shuts off l9 the beam because it is now scanning one o~ the five scan lines 2Q between character lines. The last bit of data is coupled to p;n 21 13 of the latch Z27. This input couples from the output pin 13 22 of gate Z30. This is the signal that is derived from the si~nals 23 bit 5 and bit 7. This is the only bit stored in the latch Z27 24 that could be considered part of the ASCII word in that this determines whether the word represents an alpha numeric character 26 or a graphic word. The output corresponding to the input pin 13 27 at pin 15 is applied to the input pin 1 of the character generator 28 Z29 discussed in detail hereinafter.

'712 ~3L39~
1 The input pin 1 of bo~h latches Z27 and Z~8, when low, 2 forces the latches to their clear state providing all zeroes 3 at the output terminals. This signal is shown as signal VCLR*
4 (video clear) and is coupled from the output pin 6 of the D
flip-flop Z7. This flip-flop disables the data latches during 6 a CPU interruption of the video RAMs. In this regard the 7 input pin 4 of the flip-flop Z7 is tied to the signal VID*.
8 ~hen this signal goes lo~, the output pin 6 from the flip-flop 9 will also go low. This ~ow signal clears the data latches Z27 and Z28. When the CPU has finished with communication with the 11 video RAMs, the input pin 4 to the flip-flop Z7 goes back to 12 a high state because VID* goes high. The next time data is to 13 be latched into devices Z27 and Z28, the flip-flop Z7 will toggle 14 back to its normal reset state and allow the data latches to operate. This clocking occurs at the input pin 3 of the flip-16 flop Z7 and is the latch signal. If the device Z7 were not used, 17 the display may be improper. For example~ if it is assumed 18 that the CRT was drawing a character when the CPU took command 19 of the video RAM, after the CPU finished, the video processing circuit sees the ASCII code that was in the latch at the time 21 the CPU suddenly took control. Tlle video circuit would try to 22 redraw the character on the screen. The character may then be 23 seen twice, or half of it would be in one place on the display 24 and half in another place. Clearing out the data latch insures that the video processer does not process incorrect data.
26 Character Generator .
27 As part of the video processor 24 shown in FIG. 1, there 28 is a character generator depicted in FIG.13Bas device Z29.

~8.
-712 iL~3~03~,5 1 On the CRT display, cach char~cter comprises a dot matrix. As 2 previously mentioned, the matrix is 5 dots wide by 7 dots high.
3 The system also provides for one dot between any two adjacent 4 characters that are not turned on. This provides a period for - 5 the end of the sentence~ for example. There are 5 dots, a space~
6 5 more dots, space, etc. Vertical spacing between adjacent data 7 is determined by the frequency of the dot clock. In the system 8 of this invention the dot clock signal is identified as signal ~3 9 SHIFT. The SI~IFT signal couples from the multiplexer ~A~and relates to the basic clock frequency. The dot clock is equal 11 to the oscillator frequency in the 64 character format and is 12 equal to one-half the oscillator frequency in the 32 character 13 format. The horizontal spacing between adjacent dots is a 14 function of scan frequency. Thus, each row of dots is aligned along the electron beam's path across the CRT, there being 7 16 rows of character dots and 5 rows of blanks.
17 Since each character comprises a pattern of dots, there is 18 to be a way to determine which dot should be on and which dot 19 should be off to form any one character. The character generator controls the dot patterns on the screen.
21 The device Z29 in FIG.l~ is the character generator and 22 may be a device ~C~6670P typically made by Motorola. The 7 bit Z3 ASCII word, stored in the data latch~28, is applied to the inputs 24 of device Z29 at pins 1-7. This input address selects a certain area in the character generator. These inputs may be considered 26 as the higher 7 bits of an address. The lol~er part of the 27 address is inputted at pins 8, 10 and 11. This 3;~bit input sclects 28 the row position of the addressed dot pattern. These are signals ~'~

71;~
~ ~ 3~
1 Ll, L2 and L4. The character generator Z29 out~uts 5 do~s at ~ one time on output lines 12-16. Since each character consists of 3 7 rows of 5 dots, the character generator actually outputs 7 4 separate times to build one character.
The following is a description of the manner in which a 6 typical character line is written. Assuming that an ASCII word 7 is in the latch 228, and that the electron beam is on the first 8 scan line of the character, hence, pins 8, 10 and 11 have a 9 binary 0 applied to them. The generator Z29 outputs the first dot pattern for that particular ASCII code. The next ASCII
11 character is applied to the device Z29. It outputs the first 12 5 dots for that character. This process continues until the 13 beam has scanned the entire width of the screen. If one could 14 cease action at this time, all one would have would be a line of dots. On the second scan line, the data at pins 8, 10 and 11 16 is incremented to read binary 1. The RAM is now prepared to 17 read the second row of dots. The first ASCII character is applied 18 and it will output the second row of dots for that character.
19 The first ASCII character is the same character as previously in the latch at the beginning of the first line. The second ASCII
21 word then is put into the latch Z28 and a second row of dots is 22 generated, etc. This process continues until all 64 characters 23 have had the second row outputted under the first row of dots.
24 The line counter increments and we apply the first A~CII word once more. Essentially, we paint a row of dots, increment the 26 line counter and then paint another row. Any character in a 27 line is accessed then at least 7 times. Once the line counter 28 has gone past the 7th dot, all dots should then form the character 60.

R4/712 ~3~5 1 a~ this dot pattern should be discernible as a character.
2 After the 7 dot scans are outputted, the electron beam is turned 3 off; and 5 rows of blank dots are outputted. The system is 4 then ready to output the first row of dot patterns for the second ~haracter line. The counter Z12~is the counter that increments 6 in binary to provide the proper binary signals Ll, L2 and L4.
7 This counter is referred to as the line counter.
8 Graphics Generator 9 Previously, with regard to character generation, mention was made of the rectangular array used to define each character.
11 As stated earlier, there are 1024 character locations in the video 12 RAM. If the large rectangle of 12 x 6 is sub-divided into 6 13 smaller rectangles, then there is provided the basic ~raphic 1~ cell as depicted in FIG. 7. This cell is the smallest piece of graphic information that is to be displayed on the screen.
16 Each cell is 4 scan lines high and 3 dots wide.
17 Adjacent to the character generator Z29 is the graphics 18 generator ZB which may be a device 74LS153. Actually, the 19 device Z8 is not a generator but ra~her it steers the ASCII
Z0 addresses round to simulate a graphics generator. The illpUt 21 to device Z8 is the ASCII code from the latch Z28 along with the 22 inputs at A and B which are the higher order address lines 23 from counter Z12, namely, signals L4 and L8. These signals 24 can represent any four numbers from binary 0 to binary 3.
Please note FIG. 7. However, since counter Z12 does not go to 26 binary 12, we will only be looking for a binary number from 0 to 27 3. Address lines L8 and L4 are used to specify the vertical 28 address of the 6 graphic cells. There are three Yertical ~1 .

1 addresses: 00 defines the uppermost pair of cells, 01 de~ines 2 the middle pair of cells and 10 defines the lower pair 3 The ASCII word, labeled LBO-LB5 determines if the graphic 4 cell is on or ofE. The position of one of these inputs to device Z8 determines which side of the center line the cell is 6 located with reference to the diagram of FIG. 7. An input-at 7 pin 6 of device Z8 specifies a left hand graphic cell while an 8 input at pin 10 specifies a right hand graphic cell. Similarly, 9 pin 5 denotes le~t, while pin 11 denotes right and pin 4 notes left while pin 12 denotes right. For example, assuming that 11 the signal LB2 is high and all other inputs to device Z8 are 12 low, this high input at pin 5 is associated with a graphic cell 13 location on the left of the character position. Therefore, 14 depending on the status of signal L8 and L4, LB2 will turn on one of the graphic cells on the left of the center line of FIG.
16 7. If L8 and L4 are at logical 00, the upper left cell is turned 17 on. If signal L8 and L4 are 01, the middle left cell will be 18 activated.
19 In summary, the function of device Z8 is to steer the A5CII
ZO word essentially around the character rectangle. The vertical 21 position of the graphics in the cell is determined by the status 22 of addresses L8 and L4. The two outputs from the device are 23 labeled left and right. This dot information is applied to the 24 graphics shift register Zll. It is in shift register logic that data from the memory Z63 determines if graphis or alpha numerics 2~ are to be written in any one character rectangle.
27 Alpha Numeric/Graphic Shift Register 28 The device Z10 shown in FIG.~B is a shift register and is ~13~ 5 termed herein the alpha numeric shift register. The device Zll is the graphic shift register. Both of these devices receive parallel data from their respective generators. The parallel dot data is loaded into the registers and the dot clock (labeled SHIFT) shifts the dots out, one behind the other, to the video mixer comprising transistors Ql and Q2.
There are some restrictions as to when the alpha numeric shift register may send its serial data. First, the data must be alpha numeric and not graphic. Second, the electron beam is to be on one of the 7 scan lines that are reserved for dot data and not on one of the 5 lines that are blan~ed between character lines. Third, the electron beam is 'co be on one of the 192 scan lines that define the video portion of the screen. Once all three restrictions are met, the dot data is parallel loaded into the register. NAND gate Z26A at its input pins insures that all conditions are met before data is stored in the shift register Z10. The delay bit 7* is coupled from the output pin 2 of latch Z27 and couples to one input gate Z26A. When this input is high/ data in the memory Z63 is low thus defining an alpha numeric character rather than a graphic. The delayed signal L8 has its source at pin 11 of the latch Z27 which couples to another input of the gate Z26A.
When this input is high, the beam is scanning in a character line and not between the character lines. The delayed BLANK
signal has its source at pin 7 of the latch Z27 and is tied to a further input of the gate Z26~. When this input is high, the electron beam is in the video portion of the screen and is not located near a sync pulse or in some boundary region. All three restrictions have then ~L3~5 been met. The input at another pin of the gate Z26A is tied to the inverted signal LATCH. When this input goes high, the dot load process is activated by a low at the output of gate Z26A.
Upon the next clock pulse by the SHIFT signal at pin 7 of the register Z10, the dot data is loaded into the shift register.
After the signal LATCH goes back high (one dot time after going low), the shift register starts clocking dot data out a-t its pin 13 in a serial stream. When the signal LATCH goes high, gate Z26A has its output pin go high. Thus, each time that the signal LATCH goes hi~h, it forces ASCII and conditional data to be stored in devices g27 and Z28. During this time this shi~t register Z10 is not shifting dots out. This register only shifts data out when the input pin lS is high. When this is low, this forces the shift register Z10 to load data from the character generator.
It is noted that there are unused inputs to the shift register Z10. Pin 9 is a clear input which is pulled up by way of resistor R40. When this pin is low, the screen is blanked.
Pins 14, 3, 2, 1 and 6 are tied to ground. Pin 14 gives the blank dot between adjacent characters. Pins 2 and 3 are not used by are register inputs like pins 4 and 5. Pin 1 is for serial data input and pin 6 inhibits the clock input. They are not necessary in the particular application shown in the drawing.
The operation of the graphic-~ shift register Z10 is similar to the operation of the shift register Zll except for the conditions that must be met for its use. First, the memory Z63 must specify a graphics character instead of an alpha numeric character. Second, the electron beam is to be in the video region of the ~3~1)5 screen. Furthermore, since a character rectangle ends where another starts, there is no inter-character line blanking. If one turns on all of the graphic cells, there will be a full large square with no holes and boundaries surrounding the square. Once all of the restrictions are met, graphic dot data may be loaded into register Zll for shifting to the video mixer. Ihe other NAND gate Z26B having its output at pin 6 is used as the graphics load enable this gate senses all of the proper restrictions for graphics. It is noted that the inverse of delay bit 7* is used coupled from pin 3 o~ the device Z27.
'rhis signal is applied to one input A of gate Z26B. When high, this input tells gate Z26B that the memory Z63 contains a t'l"
which defines a graphic code rather than an alpha numeric code. The signal delay BL~NK is tied to two inputs of the gate Z26B. When this signal is high, this tells the gate that the electron beam is indeed in the video portion of the screen.
Once all conditions are met and the signal LATCH goes low, the gate Z26B has its output go low. 'rhis signal will load dot data into the shift register Zll and when the input pin 15 goes back to its high level, the shift process will start. 'rhe 6 graphic dots are shifted out on the output pin 13. These 6 dots represent dots in a series along a single scan line within the rectangle of FIG. 7. It is also noted that pin 9 of the register Zll is pulled up by resistor R~0. Li~ewise, pins 3, ~, 1 and 6 are tied to ground but pin 1~ is used. In graphics there is not a blank space between character rectangles.
Sync Generator '~e sync generator circuit accepts timing signals from the divider chain to develop horizontal and vertical sync pulses for ~3~

the display. These pulses are used by the display to control the electron beam of the CRT. The sync generator receives horizontal and vertical drive signals and provides a single composite output signal referred to as the SYNC signal.
For the sync generator refer to FIG. 13C. The inverters Z6A, Z6B, Z6C, Z6D are used to generate the ho~izontal pulse while inverter gates Z57A, Z57B, Z57C, Z57D generate the vertical pulse. Signal HDRV (horizontal drive3 is taXen from the divider chain at counter 50, pin 11. This signal is buffered by gates Z6 and applied to potentiometer R20. This potentiometer controls where the vertical pulse starts in reference to the signal HDRV. When the wiper of potentiometer R20 is close to pin 2 of gate Z6B, the horizontal pulse will start almost at the same time as the signal HDRV goes high.
~en the wiper is moved in the opposite direction, there is a delay between the time the signal HDRV goes high and the time the horizontal pulse starts. This phase shi-ft if performed by potentiometer R20 in combination with capacitor C20 and the two other inverters Z6C, Z6D. This circuit arrangement provides the complete shift network.
In operation, when the signal HDRV goes high, this causes the output at pin 2 of gate Z6B to go high to say 5 volts. A
current flows through potentiometer R20 charging capacitor C20. While this capacitor charges, the voltage at the input of gate Z6C slowly increases from O as the current through potentiometer increases. After a length of time, the voltage to gate Z6C is sufficiently positive. When that occurs, the output pin of the gate Z6D goes high. This causes capacitor C20 to charge rapidly.

3~

The logic stays in this mode until the signal ~DRV ~oes to its low state. At that time the capacitor C20 starts to discharge at the same rate it charged. When the voltage at the input of gate ~6C decreases to a logic 0 level the output of gate Z6D
goes low. Capacitor C20 then rapidly discharges. '~e process cycle is now completed until the next HDRV signal goes high.
'rhe time and voltage level at the input of gate Z6C stays above the minimum logic 1 level determines the amount of shift from the signal HDRV. The effect of potentiometer R20's position which adjusts the time delay, on the screen is a horizontal shift of video display~
After the horizontal signal is phase shifted, the horizontal pulse is shaped. The circuit including capacitor C21 and resistor R43 form a differentiation network which creates a smaller pulse of no width from the shifted HDRV
signal. ~en the output of gate Z6D goes high, capacitor C21 and resistor R43 differentiate the rising edge. A narrow pulse is passed to gate Z6E inverted twice to provide a like output pulse at the output of gate Z6E. '~his provides a pulse of about 4 microseconds duration referred to as a horizontal sync pulse.
The vertical sync phase shift operates in the same manner as the horizontal phase shifto Instead of the gates Z6, there are provided a series of gates Z57A - Z57F with potentiometer R21 and capacitor C26 forming the delay network. The differential network comprises capacitor C27 and resistor R44.
'~e only basic difference between the horizontal and vertical circuits is the value of the ~wo capacitive devices.
Horizontal and Vertical Mixin~
Qnce the two sync pulses are phase-shifted and pulse shaped, ~/712 ~` ~3~5 1 they are coupled to the gate arrangement including ga~e array 2 Z5 comprised of four separate NAND gates~ This gate arrangement 3 is used to mix the two signals together and serrate the vertical 4 interval. In this connection9 reference is made to FIG. 8 which shows idealized waveforms at different locations of the gate array 6 Z5. FIG. 8 identifies each of the pin connections at gate array 7 Z5. Line A shows the horizontal pulses. Line B shows the vertical 8 pulses, pins 1 and 5 of gate Z5 are tied to the waveform sho~n 9 at line A. The resulting output pin 3 of gate Z5 is shown in iine C of FIG. 8. The waveform at line C is now used as a source to 11 NAND the horizontal and vertical syncs once more. Line D shows 12 the result of combining lines A and C. Line ~ depicts the result 13 of providing a NAND operation between lines B and C. Line F
14 shows the resulting waveform which is a mixed sync wave shape created by combining waveforms of lines D and E at gate Z5, pins 16 9 and 10. It is noted in FIG. 8 at line F that this output is 17 a "false" composite sync. In other words it is inverted away 18 from true form. Secondly, the gate array Z5 may be evaluated 19 down using Boolean algebra into a two input exclusive OR gate.
The output at line C may be expressed as VH~HV, where V is 21 vertical sync at line B and H is the horizontal sync at the ]ine 22 A in FIG. 8.
23 Video Mixing 24 The video mixing circuitry is shown in ~IG.13C and generates the composite video signal for the display. As previously 26 mentioned, the display may be a conventional CRT having raster 27 scan circuitry. Video mixer accepts both alpha numeric or 28 graphic dot data from the shift register, level-shifts it, and ~8 ~3~

places it atop the composite s~ncs. The composite wave~orm is then buffered to drive a 75 ohm impedance and is sent, via cable, to th~ video display to our video terminal 26 as de-picted in FIG. 1.
Dot data from either the shift register Z10 or the shift register Zll i5 applied to the inputs of the ~OR gate Z30 (FIG. 13~). Signals will not be present at both of these inputs at the same time. While the register Z10, for example, is outputting alpha numeric data, the register Zll at-pin 13 should be continuously at a low level. Conversely, if the shift register Zll is outputting graphic data, then the output pin 13 from the shift register Z10 is at a low level. The net result at the output pin 1 of gate Z30 is a single wave-shape of video dot data. This data is applied to device Z41 at the input pins 6 and 7.
The composite sync data is coupled from the output pin 8 of gate array Z5 and is applied to the base of transistor Q2. Each time the base of transistor Q2 goes about 0.6 volts below a 5 volt level, the transistor turns on thus applying 5 volts to resistor R28 but actually, the voltage applied to resistor R28 is slightly less than 5 volts due to the voltage drop at saturation across the collector and emitter of trans-istor Q2.
The dot data from gate Z30 at pin 1 is inverted by the device Z41 and a resulting output at pin 5 is a normally low signal which goes high only when the shift registers out-put a dot. The device Z41 is a high current driver~ The output at pin 5 is the collector of the output buffer trans-istor as illustrated. Thus, the video and sync are going to two transistors. These transistors function as switches con-trolling current flow through ` ~ ~ 3~ O~ ~
1 the resistor network of resistors R~8, R27 and R23. FIG. 9A shows 2 a simplified drawing ~f ~his circuit. In FIG. 9A the transistor 3 Q2 and the device Z41 are represented as mechanical switches.
4 When transistor Q2 is opened, there is no voltage applied to resistor R28 and the output node is at ground level. I~hen 6 transistor Q2 closes and with device Z41 also held closed, the 7 output voltage goes up to about l.Z3 volts. This voltage is 8 referred to as the black level voltage. A voltage below this level 9 is referred to as a sync level. A voltage above 1.23 volts may be called a white level. Normally, the black level staYs at 1.23 11 volts until the sync occurs at pin 8 of gate Z5 with this 12 output going high turning off transistor Q2 and forcing the output 13 at the node to go to ground. When dot data causes switch Z41 to 14 open, the voltage at the output node increases to about 2.75 volts; Thus, we now have a signal at the output node referred 16 to as the output in FIG. 9A which contains hoth video dots and 17 sync information. This signal is almost ready for display. All 18 that is necessary is some level shifting and output buffering.
19 In the video mixing circuit the transistor Ql is used as a common emitter amplifier. The composite video is applied to the 21 base of transistor Ql and the emitter outputs the waveform shown 22 in FIG. 9B. This final signal is used by the video terminal 26 23 for operation thereofO Capacitors C7 and C2, together with 24 resistor R30 form a filter network for the collector of transistor Ql. The capacitors insure the DC bias level on the collector is 26 video free and helps in reducing power dissipation in transistor 27 Ql.

70.
_ 712 "
~ ~ 3 ~

1 ~yboard 2 The keyboard 20 o~ FIG. 1 is described in detail in FIG. 15 3 and comprises 53 single pole, single throw, normally open keys 4 molded in a plastic base. The base is mounted together with 4 integrated circuits and associated resistors to a keyboard 6 printed circuit board. This keyboard is not of a conventional 7 type that outputs an ASCII code. Rather, each key represents a 8 switch across a matrix node. When the switch is closed, the 9 switch will short out a horizontal line to a vertical line.
Software in the ROM 16 detects the node short and generates an 11 ASCII word equivalent for the particular key. The keyboard is 12 accessed by decoder signal KYBD*. When this signal is low, it 13 enables tri-state buffers Z3 and Z4. The inputs to these buffers 14 are normally held high by the pull-up resistors Rl-R8 at the top of the keyboard. All of the horizontal address lines A0-A7 go 16 high at the same time that the signal KYBD* goes low. If the 17 CPU detects a logical "1" on one of the data lines D0-D7, this 18 indicates to the CPU that there has been a key pressed on the 19 keyboard. Thus, the CPU continuously is in readiness for SUC}I
a keyboard detection. Once the;CPU detects this, the ROM will 21 then scan the address lines, one-by-one until it finds the 22 "1" output on the data bus. After locating the output, the RO~I
23 instructs the CPU to generate the ASCII code for that particular 24 key. At that time the CPU also checks the status of the two shift keys. If one of these keys is not pressed, the ASCII code 26 is not modified. If a shift key is pressed, the ASCII code is 27 modified accordingly. This modification is for providing upper 28 and lower case outputs.

1~3~
.

Ihe inverters on the address lines in the keyboard are open collector types. With no key pressed there is no voltage applied to the lines KRO-KR7. When a key is pressed, the associated pull-up resistor supplies a voltage. Then there will be activity on the KR line.
Input and Output Port The computer system of this inventionl as previously mentioned, is memory mapped. However, it may be provided with input/output ports. In memory mapping, the CPU knows where the data is. However, with regard to a port, the CPU does not know where the data is located. If the port is some kind of memory device the CPU will output that data to the port and it is up to the port circuitry to process and store the data. In the input condition, the CPU accesses the input port and it is up to the port to find data and feed this data to the data bus which couples to the CPU. The CP~ can access up to 256 output/input ports. However, in the system of this invention as described, only one is used and this is the cassette recorder 40 as depicted in FIG. 1 and shown in more detail in FIG. 13D. Its address in H~X is FF. Ports are accessed using only the lower 8 address lines.
Port Addressing Because in the basic system only one output/input port is used, there is only provided one port decoder. The ~AND gate ZS4 (FIG. 13D) monitors the address bits Al-A7 while the gate Z52 monitors the address line AO. When the code HEX FF is outputted on address lines AO-A8 the outputs from these gates at Z54 and Z52 couple to gate Z36 providing a low output signal at the output pin 3 of gate Z3~, This signal is combined in gates Z25A and Z25B with the signals IN* and OUT*~
If there is a low at signal OUT* because the CPU wants to access an output port, there is a singal from ~he output of gate Z25B identified as the signal OUT SIG*. If on the other hand, the signal IN* is low because the CPU wants to access an input port there will be an output from gate Z25A generating signal IN SIG*. The signals I~* and OUT* will never be active at the same time and hence the corresponding signals IN SIG*
and OUT* will not be low at the same time.
OUT SIG*
miS signal line is used to control two cassette functions and one video function. It is used to generate the audio signal for the cassette recorder under a CSAVE condition. It is used to control the motor of the recorder also. Its video function is to control the signal MODE SEL (mode select~. This signal will change between 64 and 32 character formats. The signal OUT SIG* is also for controlling a latch made up of the NAND gates Z24 discussed later and depicted in FIG. 13D as OR
gates having inverted inputs.
The device 259 is a data latch having its clock input at pin 9 controlled by the signal OUT SIG*. This latch accepts data from the data lines DO-D3. The data lines DO and Dl are tied to pins 4 and 5 of this device. These two inputs are used to input data that is recorded on tape during a CSAVE
function. m e input data line D2 is connected to pins 12 of the latch. This input controls the status of the motor of the recorder. The last input at pin 13 is connected to provide the signal MODE SEL*.

~39(~1~S

-The inputs to the latch Z59 are stored an~ trans-~erred to the output each time that the signal OUT SIG* goes high (rising edge triggered). For example, if input D2 is high when the clock signal occurs, the output pin 10 goes to a high state and stays in that state. This signal turns the recorder's motor on. On the other hand if the input D2 is low when the clock signal occurs, the OUtpllt pin 10 is low and the recorder's motor will be turned off.
Cassette Motor Control At the start of a CSAVE function, the cassette re-corder motor is to be turned on. Thus, the CPU will cause the signal OUT SIG* to go low and apply a logic high level to data line D2. When the signal OUT SIG* goes high 3 the high signal on line D2 is transferred and held at pin 10 whlch is one of the output pins of device Z59. This output is connected to relay driver Z41 at pins 1 and 2. The output pin 3 at the collector of the transistor in Z41 goes low causing current to flow through relay coil Kl. The contacts KlA
associated with relay Kl close shorting out pins 1 and 3 of the connector J3. These two pins are associated with the remote jack at the recorder. This action turns on the motor of the recorder.
A diode CR3 is coupled across the relay coil Kl.
This diode is a standard silicone diode used for an anti-chatter function. When power is applied to or removed from the coil Kl, a counter EMF is generated. This voltage could be high enough to damage the o~tput transistor of device Z41 or could cause relay Kl to click off and on a few times pro-ducing undue wear to the switch contacts. The diode CR3 shunts the counter EMF voltage around coil Kl and ~ - 7~ -~39~36)S

prevents transistor damage or relay chatter. The zener diodes CR9 and CR10 which are connected in series are used in somewhat the same way. These diodes protect the switching contact associated with relay coil Kl. When the recorder is turned on, a high voltage spike may be produced. The contacts operated by the coil Kl could be welded together but the diodes CR9 and CR10 prevent possible damage by shunting any voltage spikes above a certain level.
Cassette Audio Output After the motor is turned on, the CPU may output data for storage on the cassette tape. All data timing for this output function is software control. The decoder Z59 is used to store data from the CPU and it constructs -the output waveform using CPU data. CPU data, under software control, is applied to the latch Z59 on pins 4 and 5 as data inputs D0 and Dl, respectively. Output pins 2 and 6 from the device Z59 are connected to a resistor network comprising resistors R53-R56. As the signal OUT SIG* is cloc~ing data into the device Z59, the resulting output on the line labeled CASSOUT, resembles a sign wave constructed of square waves. In this connection, reference is made to FIG. 10 which is an illus-tration of one bit time of 2 milliseconds~
In FIG. 10, the voltage output is a function of the levels on the output pins 2 and 6 from the device ~59. In the period labeled Tl, the output is shown at 0.46 volts. The time Tl is the period in which the output pin 2 is zero volts and the output pin 6 is high. The voltage during period T2 is outputted when pin 2 is high and pin 6 is also high~
This voltage may be 0.85 volts.

;; - 75 -, . ~, R4/712 ~39~

1 The voltage during period T3 is outputted when pin 2 is low 2 and pin 6 is low thus represented by a 0 volt level. From the 3 start o~ 1 bit time to the start of the next bit time is 2 4 milliseconds. A 1 or 0 is dependent upon the presence or absence of a pulse between the start of two bit times. For 6 example, when a the CPU outputs a 1 bit, it will generate a 7 start pulse. 1 millisecond later another pulse will be generated.
8 1 millisecond thereafter a start pulse of a new bit is generated.
9 I~` this bit is to be a ~, then there will be a 2 millisecond delay before another pulse is generated and this pulse starts 11 the third bit time. Now the pulses are outputted to the 12 cassette recorder at pin 5 o~ jack J3. This pin is tied to the 13 auxiliary (AUX) input of the recorder. The CPU outputs all of 14 the instructions inthe system RA~f to tape during this CSAVE
function. I~hen the function is complete, audio to the recorder 16 is disabled and a low is outputted at line D2, shuttlng off the 17 motor of the recorder.
18 Data is written on the tape in the following manner. l~hen 19 a CSAVE function is to be executed, the CPU via data lines D0-D3 forces the device Z59 to output 12~ zero bits. The CPU
21 then outputs ~EX A5 used by the CPU during CLOAD for synchroniza-22 tion. A 2 byte starting address and a 2 byte ending address is 23 next added. Then the data follows for however long it is. After 24 the data, the last portion to be stored on the tape is the check sum. This one byte number is the sum of all data added together.
26 It is used by the CPU to insure what it CLOADed in is what it 27 was CSAVEd out. If the check sums don't match up, then there was 2~- a load error.

1~

~3~05 Cassette Audi~ Input If the recorder could faithfully give back what was sent to it, one could eliminate a quad operational amplifier and a handful of associated components. However, this cannot be assured and thus there is the need for the operational amplifiers Z4 (four such amplifiersj. Actually, the recorder even adds extraneous information to the signal such as motor noise and 60 cycle hum so as to complicate signal processing.
Upon a CLOAD instruction (cassette load) from the CPU, the recorder motor turns on and cassette audio is applied to pin 4 of jack J3. This signal is referred to as signal CASSI~. This audio signal is coupled to capacitor C24 and resistor R67 at the input Gf the audio processer section. Amplifier Z4 at pins 1 and 6 and output pin 5 form an active filter. This part of the circuit is used to filter out undesired noise and hum present in the signal CASSIN. This is a high-pass filter with about a 2KHz roll off.
~ he CASSIN input signal has data pulses riding atop a 60 cycle hum signal. After passing through the high-pass filter, the resulting waveform has the 60 cycle removed and only the data pulses are left. ,he signals are swinging above and below a base line of about 200 volts. FIGo 11 shows some idealized cassette signals. The signal at line A in FIG. 11 is the type that can be expected at the output of the active filter at pin 5 of one of the amplifiers Z4~
Once the filtering has occurred, the next section of operational amplifier is used as an active rectifier. ~ote the diodes CR4 and CR5, together with biasing resistors such as ~ ~ 3~ ~ ~ 5 1 resistors R24, R34 and R35. This arrangement provides a full 2 wave rec~ifier to the data pulses. A typical output on the 3 cathode side of diode CR4 is shown at line B of FIG. 11.
4 After recti~ication, the signal is inverted and amplified.
The amplifier Z4l pins 8, 13 and 9 are wired to form an 6 inverting ampli~ier circuit. The ratio of resistor R41 to 7 resistor R42 provides a gain of about 2 for the amplifier. Line 8 C in FIG. 11 sho~s a typical output at amplifier Z4, pin 9.
9 The last stage of the operational amplifiers is used as a level detector. In this las~ stage, the diodes CR6 and CR7 11 together with capacitor C39 form a power supply of sorts. The 12 amplified audio signal from amplifier Z4 at pin 9 is applied 13 to the anode of diode CR6. Diodes CR6 and CR7 decrease the 14 voltage level of the incoming signal by about .8 to l.l volts.
Capacitor C39 filters the resulting voltage and creates a DC
16 signal such as the one shown on line D of FIG. 11. If the 17 signal output from amplifier Z4 at pin 9 drops below the 18 reference voltage level at capacitor C39 of the amplifier Z4 ]9 at pin 10 will go low. It will stay at this low state as long as the voltage on pin 12 stays below the reference voltage.
21 Line E in FIG. 11 shows the resulting output from amplifier 22 Z4 at pin 10. It is noted that a couple of pulses of audio 23 have been lost because the signal did not swing toward ground 24 enough to trigger the amplifier Z4 at pin 10. The negative transition at pin 10 is used to set flip-flvp Z24 comprised of 2~ two cross-coupled gates. Cassette data is converted into 27 program data by the software in the ROM and the CPU. The data 28- from the flip-flop of cross-coupled gates Z24 is coupled by 78.

means of buffers z44, pins 1l, 12 and 13, 14 to the data lines D6 and D7.
IN SIG*
The transfer of data from the cassette to the CPU involves the generation of the signal I~ SIG*. The gate Z25 receives the signal IN* from the CPU. This is a control group signal from the CPU. l~is signal goes low when the CPU wants to input data from a port. Port addressing has already been discussed.
low at gate Z25A and a low at the output of gate Z36, pin 3 ~auses a low at the output pin 6 at the gate Z25A. This signal is the IN SIG* signal. This signal controls the buffer gates Z44. m e gate Z44 at pin 12 is coupled from the pin 8 output of gate Z24. The two gates Z24 are wired to form a set-reset latch.
If the input to gate Z24 from pin 10 of device Z4 goes low, pin 8 at its output will go high. Pin 8 is cross-tied to the other gate Z24. If pin 13 is high with pin 12 also being high, the output pin 11 is low. With a high at pin ~ and a low at pin 11, the flip-flop is considered as be;ng in its set state.
If pin 8 is low and pin 11 is high, flip-flop is considered as being reset. The flip-flop is set by cassette data and reset by the signal OUT SIG*~ The gates Z44 monitor the status of the flip-flop Z24 under command of the signal IN SIG*. When a cassette load signal is entered via the keyboard (CLOAD), the signal OUT SIG* goes low starting the motor of the recorder and resetting flip-flop Z24 by pulsing the input pin 13 low~ The -first time the input pin 9 of Z24 goes low, this starts the first bit time. This is shown in FIG. 12 at line A. Line D, the output of the latch ~712 1 at pin 8 of Z24 goes high as soon as pin 9 goes low. Next, the 2 signal OIJT SIG* goes low after a short time delay as indicated 3 on line C of FIG. 12. This signal resets ~he flip-flop as indic~ted 4 in line D of FIG. 12. A short time after the signal OIJT SIC*
goes back to its high state, the CPU tests the device Z24 at its 6 pin 8 to determine the status by enabling the bufers Z44. Line 7 D is low at this time. The CPU recognizes a logical 0 during 8 bit time 1 as shown by the 0 under line D. The next time line A
9 goes low is the start of bit time 2. The low on device Z24 at pin 9 sets the flip-flop. The signal OUT SIG* resets the flip-11 flop a short time later. The signal IN SIG* then enables the 12 buffers Z44 and checks the status of the flip-flop. The CPU
13 sees a 0 again, so bit time 2 is a 0 bit. The next low on line 14 A starts bit time 3. Again, its sets the flip-flop and a short time later a signal OUT SIG* resets the fLip-flop.
16 Before the signal IN SIG* can test the status, another low `17 comes fromtlle audio processing level detector and sets the 18 flip-flop. Now the signal IN SIG* goes low checking the status.
19 It finds the output pin ~ from the device Z24 is high. The CPU labels bit time 3 a 1 then rather than a 0. Now the CPU
21 resets the flip-flop before bit time 4 starts. Line C shows 22 the added signal OUT SIG* pulse to reset the device Z24. The 23 flip-flop is reset and stays reset until the next low on line A
24 sets it again. The CPU finds bit time 4 to contain a 0. This set/reset process continues until the CPU has read every bit time 26 of the program that was stored in the cassette. It is the 27 responsibility of the CPU to assemble the bit times into data 28 words; the words into text J and store the text in the random B0.

~3~
1 access memory.
2 The basic langua~e of the computer is stored in the ROM
3 and in accordance with the system of the present invention it is 4 quite easy to expand the mathematical and symbolic capabilities.
In a first generation system there is employed a 4K ROM whereas 6 a higher generation system employs a 12K RO~I. The basic hardware 7 of the system does not change. The only basic differen~ being 8 in the machine language contained in the ROM. In the higher 9 generation machine, there may be contained three 4K ROMs instead of the two 2K ROMs depicted in the drawings. This ROM connects 11 to the CPU at addresses All, A12 and A13 and also receive the 12 signal ROM*.
13 In FIGS. 13 and 14 showing the majority of the details oE
14 a specific embodiment of the invention, each of the devices has an identification number. For example, devices Z35 and Z51 16 shown in FIG. 14B are multiplexer devices identified by a well-17 known part number 74LS157. These types of devices can be made by 18 any one of the well-known integrated circuit manufacturers such as 19 National Semiconductor, Texas Instruments, or ~lotorola. Below is a table setting forth each of the components including 21 resistors and capacitors along with the specific value or type 22 of component that is used;

24 Cl 220 ~F, 16V, Electrolytic, Axial 25 C2 10 ~F, 16V, Electrolytic, Radial 26 C3 0.01 ~F, 10% 25V, Disc 27 C4 10~F, 16V, Electrolytic, Radial 28 C5 10~F, 16V, Electrolytic, Radial 81.

712 ~39~

1 C6 lOO~F, 16V, Electrolytic, Radial 2 C7 O.Ol~F, 10%, 25V, Disc 3 C8 2,220~F, 35V, Electrolytic, Axial 4 C9 10300Q~Fj 16V, Electrolytic, Axial C10 lO~F, 16V, Electr~lytic, Radial 6 Cll lO~F, 16V, Electrolytic,-Radial 7 C12 470pF, 50V, Disc 8 C13 470pF, 50V, Disc 9 C14 O.Ol~F, 10% 25V, Disc C15 O.Ol~F, 10%, 25V, Disc 11 C16 O.l~F, 10% 12V, Disc 12 C17 O.l~F, 10%, 12V, Disc 13 C18 O.l~F, 10%, 12V, Disc 14 Cl9 O.l~F, 10% 12V, Disc C20 330pF, 10% 50V, Disc 16 - C21 750pF, 10%, 50V, Disc 17 C22 O.l~F, 10%, 12V, Disc 18 C23 O.l~F, 10%, 12V, Disc 19 CZ4 220pF, 10%, 50V, Disc C25 220pF, 10% 50V, Disc 21 C26 0.047~F, lOOV, Polyester Film 22 C27 0.022 F, lOOV, Polyester Film 23 C28 O.l~F, 10%, 50V, Disc 24 C29 O.l~F~ 10%, 12V, Disc C30 O.l~F, 10%, 50V, Disc 26 C31 O.l~F, 10%, 12V, Disc 2i C32 O.l~F, 10%, 50V, Disc 28 C33 O.l~F, 10%, 12V, Disc 82.

~3~(15 1 C34 0.1~F, 10%, 50V, Disc 2 C35 0.1~F, 10%, 12V, Disc 3 C36 0.1~F, 10%, 12Y, Disc 4 C37 0.1~F, 10%, 12V, Disc C38 0.1~F, 10%, 12V, Disc 6 C39 0.1~F, 10%, 12V, Disc 7 C40 0.1~F, 10%, 12V, Disc 8 C41 0.1~F, 10%, 12V, Disc 9 C42 22~F, 16V, Electrolytic, Radial C43 47pF, 10%, 50V, Disc 11 C44 0.1~F, 10%, 12V, Disc 12 C45 0.1~F, 10%, 12V, Disc 13 C46 0.1~F, 10%, 12V, Disc 14 C47 0.1~F, 10%, 12V, Disc C48 0.1~F, 10%, 12V, D;sc 16 C49 0.1~F, 10%, 12V, Disc 17 C50 0.1~F, 10%) 12V, Disc 18 C51 0.1uF, 10%, 12V, Disc 19 C52 0.1~F, 10%, 12V, Disc C53 0.1~F, 10%, 12V, Disc 21 C54 0.11,F, 10%, 12V, Disc 22 C55 0.1~F, 10%, 12V, Disc 23 C56 0.1~F, 10%, 12V, Disc 24 C57 10~F, 16V~ Electrolytic, Radial DIODES
26 CRl lN4735, 10%, 6.2V, Zener 27 CR2 lN5231, 5%, 5.1V, Zener 28 CR3 lN4148, 75V

1 CR4 lN4148J 75V
2 CR5 lN4148 J 75V
3 CR6 lN4148, 75V
4 CR7 lN4148, 75V
CR8 Bridge Rectifier, MDA202, 2A, 202V
6 CR9 lN9B2, 75V, Zener 7 CR10 lN982, 75V, Zener B JACKS
9 Jl Connector, Socket, DlN, 5Pin J2 Connector, Socket, DlN, 5Pin 11 J3 Connector, Socket, DlN, 5Pin 13 Kl 5V Relay 14 ~ RANSISTORS
Ql 2N3904, NPN
16 QZ MPS3906, PNP
17 Q3 TIP29, Driver 18 Q4 2N6594, Power 19 Q5 MPS3906, PNP
Q6 MJE34, Power 22 Rl 68 ohm, 1/2W, 5%
23 R2 2.7 K, 1/4W, 5%
24 R3 750 ohm, 1~4W, 5 R4 0.33 ohm, 2W, 5%
26 R5 lK Trim Pot, 30%
27 R6 1.2 K, 1/4W, 5%
28 R7 1.2K, 1/4W, 5%

~ .

'12 ~3~

1 R8 100 K, 1/4W, 5%
2 R9 3.3K, 1/4W, 5%
3 R10 lK, Trim Pot, 30%
4 P.ll 3.3K, 1/4W, 5%
R12 3.3K, 1/4W, 5%
6 R13 2.2K, 1/4W, 5%
7 R14 12K, 1/4W, 5%
8 R15 1.5K, 1/4W, 5%
9 R16 1.2K, 1/4W, 5%
R17 2K, 1/4W, 5%
11 R18 5.6 ohmJ 3W, 5%
12 R19 220 ohm, 1/2W, 5%
13 R20 100 K, Trim Pot, 20%
14 R21 100 K, Trim Pot, 20%
R22 75 ohm, 1/4W, 5%
16 R23 120 ohm, 1/4W, 5%
17 R24 680 K, 1/4W, 5%
18 R25 1.6 Megohm, 1/4W, 5%
19 R26 1 Megohm, l/4W, 5%
R27 330 ohm, 1/4W 5%
21 R28 270 ohm, 1/4W, 5%
-- 22 R29 1.8K, 1/4W, 5%
23 R30 47 ohm, 1/4W, 5%
24 R31 10 ohm, 1/4W, 5%
R32 lOK, 1/4W, 5%
26 R33 360 K, 1/4W~ 5%
27 R34 470 K, 1/4W~ 5%
28 R35 470 K, l/4W, 5%

85.

'712 ~~" ~3~V5 1 R36 360 K, 1/4W, 5%
2 R37 560 K, 1/4W, 5%
3 R38 270 K, 1/4W, 5%
4 R39 4.7 K, 1/4W, 5%
R40 4.7 K, 14/W, 5%
6 R41 470 K, 1/4W, 5%
7 R42 ].0 Megohm, 1/4W, 5%
8 R43 10 K, 1/4W, 5%
9 R44 10 K, 1/4W, 5%
R45 470 K, 1/4W, 5%
11 R46 910 ohm, 1/4W, 5%
12 R47 10 K, 1/4W, 5%
13 R48 4.7 K, 1/4W, 5%
14 R49 - 4.7 K, 1/4W, 5%
R50 4.7 K, 1/4W, 5%
16 R51 4.7 K, 1/4W, 5%
17 R52 910 Ohm, 1/4W, 5%
18 R53 1.2K, 1/4W, 5%
19 R54 7.5K, 1/4W, 5%
R55 7.SK, 1/4W, 5%
21 R56 220 K, 1/4W, 5%
22 R57 4.7 K, 1/4W, 5%
23 R58 4.7 K~ 1/4W, 5%
24 R49 4.7 K, 1j4W, 5%
R60 4.7 K, 1/4W, 5%
26 R61 4.7 K, 1/4W, 5%
27 R62 4.7 K, 1/4W, 5%
28 R63 4.7K, 1/4W, 5%

86.

712 ` 1~3~5 1 R64 330 ohm, l/4W, 5%
2 R65 lOK, 1/4W, 5%
3 R66 4.7 K, l/4W, 5 4 R67 100 ohm, 1/4W, 5~
SI~ITCHES
6 S2 DPDT Push 8 X3 16 Pin I.C. Socket 9 X13 16 Pin I.C. Socket X14 16 Pin I.C. Socket 11 X15 16 Pin I.C. Socket 12 X16 16 Pin I.C. Socket 13 X17 16 Pin I.C. Socket 14 X18 16 Pin I.C. Socket Xl9 16 Pin I.C. Socket 16 X20 16 Pin I.C. Socke~
17 X32 24 Pin I.C. Socket 18 X33 24 Pin I.C. Socket 19 X39 40 Pin I.C. Socket X71 16 Pin I.C. Socket 22 Yl 10.6445 MHz, 0.004~, Series Res.

24 Zl 723, DIP, Voltage Regulator Z2 723, DIP, Voltage Regulator 26 Z4 LM3900, Dual Input Norton Amp.
2?. Z5 74COO CMOS, Quad 2-Input NAND Gate 28 Z6 74C04 CMOS, Hex Inverter ~1 -12 ~ ~ 3 ~
.
1 Z7 74LS74, Dual D Positive-Edge Triggered Flip-Flop 2 with Preset and Clear 3 Z8 Z4LS153, Dual 4-Line to l-Line Data Selector/
4 Multiplexer Z9 74LS04, Hex Inverter 6 Z10 74LS166, 8-Bit Parallel In/Serial Out Shift Register 7 Zll 74LS166, B-Bit Parallel In/Serial Out Shift Register 8 Z12 74LS93, Divide by 8 Binary Counter Selector/
9 Multiplexer Z2]. 74LS156, Dual 2-Line to 4-Line Decoder/Demultiplexer 11 Z22 74LS367, TRI-STATE Hex Buffer 12 Z23 74LS32, Quad 2-Input OR Gate 13 Z24 74LS132, Quad 2-Input NAND Gate 14 Z25 74LS32, Quad 2-Input OR Gate Z26 74LS20, Dual, 4-Input NAND Gate 16 Z27 74LS175, Quad D Flip-Flop with Clear 17 Z28 74LS174, Hex D Flip-Flop with Clear 18 Z29 MCM6670, Character Generator 19 Z30 74LS02, Quad, 2-Input NOR Gate Z31 74LS157, Quad 2-Line t0 l-Line Data Selector/
21 Mul~iplexer 22 Z32 74I.S93, Divide by 8 Binary Counter Selector/
23 Multiplexer 24 Z33 ZK x 8 ROM A, 450 ns. 2 Patterns Z34 2 K x 8 ROM B, 450 ns, 2 Patterns 26 Z35 74LS157, Quad 2-Line to l-Line Data Selector/
27 Multiplexer 28 Z36 74LS32, Quad 2-Input OR Gate 7~ 9~5 1 Z37 74LS02, Quad 2-Input NOR Gate 2 Z38 74LS367, TRI-STAT~ Hex Buffer 3 Z39 74LS367, TRI-STATE Hex Buffer 4 Z40 Z80 Microprocessor Circuit, Plastic Z41 75452, Relay Driver 6 Z42 74LS04 9 Hex Inver~er 7 Z43 74LS157, Quad 2-Line to l-Line Data Selector/
8 Multiplexer 9 Z44 74LS367, TRI-STATE Hex Buffer Z45 2102, AN-4L, lK Static RAh~
11 Z46 2102, AN-4L, lK Static RAM
12 Z47 2102, AN-4L, lK Static RAM
13 Z48 2102, AN-4L, lK Static RAM
14 Z49 74LS157, Quad 2-Line to l-Line Data Selector/
Multiplexer 16 Z50 74LS93, Divide by 8 Binary Counter Selec-tor/
17 Multiplexer 18 Z51 74LS93, Divide by 8 Binary Counter Selector/
19 ~ultiplexer Z52 74LS04, Hex Inverter 21 Z53 74LS132, Quad 2-Input NAND Gate 22 Z54 74LS30, Triple 3-Input NOR Gate 23 Z55 74LS367, TRI-STATE, Hex Buffer 24 Z56 74LS92, Divide by 6 Binary Counter Selector/
~lultiplexer 26 Z57 74C04 ChlOS, llex Inverter 27 Z58 74LS92, Divide by 6 Binary Counter Selector/
28 Multiplexer ~q 712 ~~

1 Z59 74LS175, Quad D Flip-Flop with Clear 2 Z60 74LS367s TRI-STATE Hex Buffer 3 Z61 2102, AN-4L, lK Static RAM
4 Z62 2102, AN-4L, lK Static RAM
Z63 2102, AN-4L, lK Static RAM
6 Z64 74LS157, Quad 2-Line to l-Line Data Selector/
7 ~ultiplexer 8 Z65 74LS93, Divide by 8 Binary Counter Selector~
9 ~lultiplexer - 10 Z66 74LSll, Triple 3-Input AND Gate 11 Z67 74LS367, TRI-STATE Hex Buffer 12 Z68 74LS3679 TRI-STATE Hex Buffer 13 Z69 74LS74, Dual D Positive-Edge Triggered Flip-Flop 14 . with Preset and Clear Z70 74LS74, Dual D Positive-Edge-Triggered Flip-Flop 16 with Preset and Clear 17 Z71 Not used 18 Z72 74LS367, TRI-STATE Hex Buffer 19 Z73 74LS32, Quad 2-Input OR Gate Z74 74LS00, Quad 2-Input NAND Gate 21 Z75 74LS367, TRI-STATE ~lex Buffer 22 Z76 74LS367, TRI-STATE Hex Buffer 24 A3 DIP Shunt A71 DIP Shunt 26 Z13 4096 bit, Dynamic RA~I, 450 ns 27 Z14 4096 bit, Dynamic RAM, 450 ns 28 Zl5 4096 bit, Dynamic RA~1, 450 ns 90 .

~3~
1 Z16 4096 bit, Dynamic RAM 450 ns 2 Z17 4096 bit, Dynamic RAM, 450 ns 3 ~18 2096 bit, Dynamic RAM, 450 ns 4 Zl9 2096 bit9 Dynamic RAM, 450 ns Z20 4096 bit, Dynamic RAM, 450 ns 7 A3 DIP Shunt 8 A71 DIP Shunt 9 Z13 16384 bit, Dynamic RAM~ 450 ns Z14 16384 bit, Dynamic RAM, 450 ns 11 Z15 16384 bit, Dynamic RA~I, 450 ns 12 Z16 16384 bit, Dynamic RAM, 450 ns 13 Z17 16384 bit, Dynamic RAM, 450 ns 14 Z18 16384 bit, Dynamic RAM, 450 ns Zl9 16384 bit, Dynamic RAM, 450 ns 16 Z20 16384 bit, Dynamic RAM, 450 ns 18 Capacitors 19 Cl 0.1~F, 10~ 7 12V, Disc C2 0.1~F, 10%, 12V, Disc 21 Diodes 22 CRl LED, HP5082-4850, Red 23 Keyboard 24 KBl DS5300, 53 Key, 2-Shot Key caps Resistors 26 Rl 4.7 K, 1/4W, 5 27 R2 4.7 K, 1/4W, 5%
28 R3 4.7 K9 1/4W, 5 '712 ` ~ ~3~s 1 R4 4.7 K, 1/4W, 5%
2 R5 4.7 K, 1/4W, 5%
3 R6 4.7 K, 1/4W, 5%
4 R7 4.7 K, 1/4W, 5 R8 4.7 K, 114W, 5%
6 R9 330 ohm, 1/4W, 5%
7 Integrated Circuits 8 Zl 74LS05, Hex Buffer with open collector High 9 Voltage outputs Z2 74LS05, Hex Buffer with open collector High 11 Voltage outputs 12 Z3 74LS368, TRI-STATE Hex Buffer 13 Z4 74LS368, TRI-STATE Hex Buffer 14 Wire Wl Stranded, Prebonded, LED, Red, 10"
16 W2 Stranded, Prebonded~ LED, Black, 10"
17 . LEVEL II PARTS LIST
18 Jl Socket, I.C., 24 Pin 19 Rl Resistor, 4.7K, 1/4W, 5~
Zl I.C., 4K x 8 ROM, 450ns, ROM A
21 Z2 I.C., 4K x 8 ROM, 450ns, ROM B
22 Z3 I.C., 4K x 8 ROM, 450ns, ROM C
..i, 23 Z4 I.C., 74LS42 9 B~D to Decimal Decoder q~

~ 5 1 By the foregoing we have descri~ed a preferred embodiment 2 of the present system. However, it is understood that numerous 3 modiications can be made in this system without departing from 4 the scope of the invention. For example, in the video ~eneration section there has been disclosed a scheme for generating either 6 32 characters or 64 characters per line. In this arrangement 7 the clock is controlled to provide characters of two different 8 widths. However, in accordance with another embodiment of the 9 invention the input address lines Ll~ L2, L4 and L8 could possibly be multiplexed to also provide for an expansion of 11 the number of character lines per page. In the disclosed 12 embodiment there is mention made of the use of 16 character lines.
13 However, in an alternate embodiment these input addresses to the 14 character generator could be controlled so as to provide 16 character lines for the usual 64 character format or alternatively 16 only 8 character lines for the larger style 32 character per line 17 format.
18 This application is a division of application serial 19 nu~ber 324,806, filed April 3, 1979.

93.

Claims (16)

The embodiments of the invention in which an exclusive property or privilege is claimed are defined as follows:-
1. For a computer system having a central processing unit, means for storing instructions, a random access memory, keyboard means and display means, an input/output port device having means for establishing an output mode wherein data is written into the device and an input mode wherein data is read from the device including means responsive to a particular address for selecting a mode and means responsive to data inputted to the device for controlling the device.
2, Control logic for an input/output port device comprising;
means defining an input address, means decoding a predetermined address for pro-viding an enabling signal, means defining data lines, data latch means receiving the data lines and responsive to the enabling signal, and means coupling from the output of the data latch means to control the port device.
3. Control logic as set forth in claim 2 wherein at least one bit of data in the data latch controls the data content to be recorded in the port device and another bit of data controls the operation of the port device.
4. Control logic as set forth in claim 3 wherein the port device is a recorder with record and playback modes, said another bit controlling the motor of the recorder.
5. Control logic as set forth in claim 4 wherein two bits of data control the data content.
6, Control logic as set forth in claim 3 wherein the absence or presence of a pulse denotes different binary signals recorded.
7. Control logic as set forth in claim 5 including a resistor divider network to define data content.
8. System according to claim 2 wherein said means decoding a predetermined address comprises logic decoder means for providing input and output enabling signals.
9. System according to claim 8 wherein the input and output enabling signals are generated in a mutually exclusive manner.
10. System according to claim 9 including circuit means responsive to recorded data from the port device for coupling the recorded data to the data lines.
11. System according to claim 10 wherein the circuit means includes a high pass filter for filtering out un-desired noise and hum.
12. System according to claim 11 wherein the circuit means includes an amplifier circuit coupled from the high pass filter.
13. System according to claim 12 wherein the circuit means includes a level detector coupled from the amplifier circuit.
14, System according to claim 13 including gate means responsive to the level detector and enabled by the input enable signal to control data transfer to a data line.
15. System according to claim 1, including control logic for the input/output port device comprising:
means defining an input address, and means decoding a predetermined address for provid-ing an enabling signal.
16, System according to claim 1 or 15 including;
means defining data lines, data storage means receiving the data lines and responsive to the enabling signal, and means coupling from the output of the data storage means to control the port device.
CA000383081A 1978-07-21 1981-07-31 Video processing logic Expired CA1139005A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CA000383081A CA1139005A (en) 1978-07-21 1981-07-31 Video processing logic
CA000398541A CA1157957A (en) 1978-07-21 1982-03-16 Circuitry for controlling writing of data into a recorder

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US92695778A 1978-07-21 1978-07-21
US926,957 1978-07-21
CA324,806A CA1112369A (en) 1978-07-21 1979-04-03 Video processing logic
CA000383081A CA1139005A (en) 1978-07-21 1981-07-31 Video processing logic

Publications (1)

Publication Number Publication Date
CA1139005A true CA1139005A (en) 1983-01-04

Family

ID=27166168

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000383081A Expired CA1139005A (en) 1978-07-21 1981-07-31 Video processing logic

Country Status (1)

Country Link
CA (1) CA1139005A (en)

Similar Documents

Publication Publication Date Title
US4338599A (en) Apparatus for alpha-numeric/graphic display
US4430649A (en) Video processing system
EP0393722A3 (en) Memory access control circuit for graphic controller
US4821182A (en) Memory address decoding system
US4500956A (en) Memory addressing system
US4504826A (en) Apparatus for alpha-numeric/graphic display
US4563676A (en) Computer
EP0395916A2 (en) Separate font and attribute display system
US4333089A (en) Keyboard and control system
JP2892176B2 (en) Font memory access method
CA1112369A (en) Video processing logic
CA1139005A (en) Video processing logic
US4564902A (en) Computer
CA1153125A (en) Keyboard and control system
CA1157957A (en) Circuitry for controlling writing of data into a recorder
JPH03196188A (en) Display system for information processor
CA1139003A (en) Video processing logic
CA1144657A (en) Video processing logic
CA1146280A (en) Video processing logic
US4931958A (en) Display system with fewer display memory chips
KR900001125B1 (en) Display device
SU1644144A1 (en) Local microprocessor bus simulator
JPS59729A (en) Display control system in japanese word display device
JPH022150B2 (en)
JPH0378633B2 (en)

Legal Events

Date Code Title Description
MKEX Expiry