AU747533B2 - Frequency synthesisers - Google Patents
Frequency synthesisers Download PDFInfo
- Publication number
- AU747533B2 AU747533B2 AU56449/98A AU5644998A AU747533B2 AU 747533 B2 AU747533 B2 AU 747533B2 AU 56449/98 A AU56449/98 A AU 56449/98A AU 5644998 A AU5644998 A AU 5644998A AU 747533 B2 AU747533 B2 AU 747533B2
- Authority
- AU
- Australia
- Prior art keywords
- circuit
- frequency
- speed
- control
- frequency divider
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Description
S F Ref: 410867
AUSTRALIA
PATENTS ACT 1990 COMPLETE SPECIFICATION FOR A STANDARD PATENT
ORIGINAL
4
I-
S. 4 Name and Address of Applicant: NEC Corporation 7-1, Shiba Minato-ku Tokyo
JAPAN
Nigel Tolson, Justine Clark Actual Inventor(s): Address for Service: Spruson Ferguson, Patent Attorneys Level 33 St Martins Tower, 31 Market Street Sydney, New South Wales, 2000, Australia Frequency Synthesisers Invention Title: The following statement is a full description best method of performing it known to me/us:of this invention, including the 5845 FREQUENCY SYNTHESIZER HAVING A SPEED-UP CIRCUIT BACKGROUND OF THE INVENTION 1. Field of the Invention This invention relates to a frequency synthesiser for use, for example, in a communications receiver or transmitter such as a digital telephone.
o* 15 2. Description of the Related Art A GSM([Global System for Mobile Communication]) telephone, for example, may make use of a frequency synthesiser for switching between receive and transmit frequencies or for frequency hopping during either transmission or receiving. Such a frequency synthesiser will be required to hop over a 70 MHz bandwidth within one GSM time-slot (570 This is difficult to achieve as the loop bandwidth of the synthesiser needs to be kept to a minimum to maintain a low r.m.s. phase noise level.
Previous attempts have been made to speed up locking of the synthesiser loop by 25 either temporarily widening the band width of the synthesiser loop or a voltage steering technique in which an external voltage is applied to the voltage input terminal of a VCO used in the synthesiser to drive the VCO frequency quickly to a value close to the required frequency. These prior proposals have, however, not been entirely successful, as they involve the introduction of additional active components (operational amplifier, voltage controlled amplifiers or others) inside the synthesiser loop.
[R:\LIBP100586.doc:ZMI SUMMARY OF THE INVENTION It is an object of the present invention to provide a frequency synthesiser with a lock speed-up arrangement in a simple and effective form.
In accordance with the invention there is provided a frequency synthesiser including a voltage controlled oscillator, a phase detector which receives a base frequency signal and a feedback signal derived from the output of the voltage controlled oscillator and a filter circuit connecting the output of phase detector to a frequency control voltage input of the voltage controlled oscillator, the filter circuit having a reference voltage connection, and a speed-up circuit for '0 applying a voltage signal to the reference voltage connection when a frequency change is demanded.
The above and other objects, features and advantages of the present invention will become apparent from the following description with reference to the accompanying drawings which illustrate examples of the present invention.
1 r BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a diagram of a simple frequency synthesiser intended for operation at just two frequencies; and Figure 2 is a diagram showing a modification to the example shown in Figure 1 to enable it to operate at many different frequencies.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS In the example of the invention shown in Figure 1 of the drawings, the basic synthesiser loop comprising a voltage controlled oscillator 10, a variable frequency divider 11 providing feedback from the voltage controlled oscillator to Sa phase detector 12 the output voltage from which is applied by a filter circuit 13 to a frequency control voltage input of the voltage controlled oscillator. A control circuit 14 determines the frequency division ratio of the frequency divider 11.
The frequency synthesiser in accordance with the invention differs from prior frequency synthesisers in that the filter circuit 13, which operates as a tO narrow bandwidth low pass filter, as a voltage reference connection connected, not to a fixed voltage reference source, but to speed-up circuit 15. The speed-up circuit shown is a simple one intended for use in a situation in which it is required to switch the voltage controlled oscillator between just two different frequencies. To this end it includes a resistor chain R1, R2 and R3 connected Igbetween +V and -V supply busses to provide positive and negative voltage signals at nodes 16 and 17. Two analog switches 18 and 19 connect these nodes to an output line 20 which is connected by a capacitor 21 to the reference voltage connection 13a of the filter circuit. A resistor 22 connects the reference voltage connection 13a to the reference voltage source. An output 14a from the control circuit 14 is used to control the analog switches 18 and 19, one via a logical inverter 23.
In operation, the output 14a is high when one frequency is required and low when the other is required. The output 14a switches between its high and low states at the same time as the control output to the frequency divider 11 is changed. When a change occurs the analog switch 18 or 19 which has been conductive is blocked and the other one becomes conductive. When this occurs the positive or negative voltage signal at the appropriate one of the nodes 16, 17 is added to the reference voltage and immediately changes the voltage applied to the VCO input by an amount roughly equal to that needed for the output frequency change required. The loop can then quickly stabilise at the new ,ofrequency. The resistor 22 causes the added voltage to decay with time. The O time-constant of the capacitor 21 and resistor 22 should be long compared with the filter time constants.
In a more complex embodiment shown in Figure 2, the control unit 14 is arranged to control the frequency divider 11 to provide many different frequencies. In this case the control unit is programmed to produce a signed digital output corresponding to the difference between the old frequency and the new frequency and the speed-up circuit simply comprises an analog to digital converter 23 with its output connected by the capacitor resistor circuit 21, 22 to the connection 13a.
The speed-up circuits described above operate without any degradation ,O of the phase noise performance of the synthesiser, because no additional active components are included in the loop. No increase in sideband level would occur because no current is leaked from the loop filter. The circuits are very simple and easy to implement in a practical system. In a mobile phone system the switch from standby operation to normal operation could be made very quickly, thereby enabling the start of synthesiser operation to be delayed and saving battery current.
While preferred embodiments of the present invention have been described using specific terms, such description is for illustrative purpose only, and it is to be understood that changes and variations may be made without departing from the spirit or scope of the following claims.
*oooo oe
Claims (8)
1. A frequency synthesizer comprising: a voltage controlled oscillator having an oscillator output; a phase detector which receives a base frequency signal and a feedback signal derived from said oscillator output, and which has a phase detector output; a filter circuit connecting said phase detector output to a frequency control voltage input of said voltage controlled oscillator, wherein said filter circuit has a reference voltage connection; and a speed-up circuit comprising an output connection capacitively coupled to said reference voltage connection of said filter circuit, and a first resistor coupled between said reference voltage connection of said filter circuit and a reference voltage source.
2. A frequency synthesizer as claimed in claim 1, in which said speed-up circuit includes a plurality of analog switch devices controlling the connection of a like o 15 number of voltage sources to said output connection of said speed-up circuit.
3. A frequency synthesizer as claimed in claim 1, in which said speed-up circuit comprises a digital to analog converter for applying to said output connection off said speed-up circuit a voltage dependent on an input digital signal.
4. A frequency synthesizer as claimed in claim 1, further comprising a frequency divider connected to provide said feedback signal to said phase detector, and a control circuit connected to said frequency divider to control a frequency division ratio of said frequency divider, said control circuit also providing a control signal to said speed-up circuit.
A frequency synthesizer as claimed in claim 2, further comprising a 25 frequency divider connected to provide said feedback signal to said phase detector, and a o. control circuit connected to said frequency divider to control a frequency division ratio of said frequency divider, said control circuit also providing a control signal to said speed-up circuit.
6. A frequency synthesizer as claimed in claim 3, further comprising a frequency divider connected to provide said feedback signal to said phase detector, and a control circuit connected to said frequency divider to control a frequency division ratio of said frequency divider, said control circuit also providing a control signal to said speed-up circuit.
7. A frequency synthesizer as claimed in claim 1, wherein said speed-up circuit further comprises: [R:\LIBP]00586.doc:ZMI a second resistor, a third resistor, and a fourth resistor connected in series between two voltage sources, having a first node between said second resistor and said third resistor, and having a second node between said third resistor and said fourth resistor; a first analog switch connected between said first node and said output connection of said speed-up circuit; a second analog switch connected between said second node and said output connection of said speed-up circuit; a control circuit for providing a binary control signal to said speed-up circuit in response to a frequency change request; and wherein said binary control signal is applied to said first analog switch and said second analog switch for selectively activating said first node or said second node.
8. A frequency synthesizer as claimed in claim 7, further comprising: S 15 a frequency divider connected to said control circuit, to said voltage controlled oscillator, and to said phase detector; wherein said control circuit controls a frequency division ratio of said frequency divider; and wherein said frequency divider provides said feedback signal to said phase detector in accordance with said frequency division ratio. oooo• Dated 6 March, 2001 NEC Corporation Patent Attorneys for the Applicant/Nominated Person SPRUSON FERGUSON [R:\LIB P]00586.doc:ZMI
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AU56449/98A AU747533B2 (en) | 1998-03-03 | 1998-03-03 | Frequency synthesisers |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AU56449/98A AU747533B2 (en) | 1998-03-03 | 1998-03-03 | Frequency synthesisers |
Publications (2)
Publication Number | Publication Date |
---|---|
AU5644998A AU5644998A (en) | 1999-09-16 |
AU747533B2 true AU747533B2 (en) | 2002-05-16 |
Family
ID=3742022
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AU56449/98A Ceased AU747533B2 (en) | 1998-03-03 | 1998-03-03 | Frequency synthesisers |
Country Status (1)
Country | Link |
---|---|
AU (1) | AU747533B2 (en) |
-
1998
- 1998-03-03 AU AU56449/98A patent/AU747533B2/en not_active Ceased
Also Published As
Publication number | Publication date |
---|---|
AU5644998A (en) | 1999-09-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5963100A (en) | Frequency synthesizer having a speed-up circuit | |
US5598405A (en) | Time division multiple access time division duplex type transmitter-receiver | |
US6400231B1 (en) | Numerically controlled variable oscillator | |
KR20000035604A (en) | Phase lock loop and method therefor | |
EP0856946A3 (en) | Phase-locked loop circuit and radio communication apparatus using the same | |
US20120142283A1 (en) | Wireless communication apparatus | |
JP2002261542A (en) | Oscillator and communication device using the same | |
JPH0715371A (en) | Superheterodyne system transmission/reception method and transmitter/receiver | |
JP2004159207A (en) | Radio communication device | |
AU747533B2 (en) | Frequency synthesisers | |
JP2000049646A (en) | Radio circuit equipment | |
KR100722023B1 (en) | Multifrequency low-power oscillator for telecommunication ic's | |
KR0137913B1 (en) | Capacitor switching voltage controlled oscillator | |
EP0944175B1 (en) | Filter for mobile telephone apparatus | |
US6625422B1 (en) | Signal generator | |
JP3302301B2 (en) | PLL oscillator | |
JPH11168405A (en) | Radio circuit and mobile radio equipment using the same | |
JPH06284037A (en) | Digital moving body communication device | |
JP3176313B2 (en) | PLL synthesizer circuit | |
US6377630B1 (en) | Transmission circuit | |
AU753589B2 (en) | Portable radio device | |
KR100290428B1 (en) | Voice signal frequency deviation device for wireless telephone | |
KR100501182B1 (en) | Broadband 2-Input Modulation Circuit | |
JPS60214119A (en) | Frequency synthesizer | |
KR100387068B1 (en) | Phase loked loop of mobile communication station |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
DA3 | Amendments made section 104 |
Free format text: THE NATURE OF THE AMENDMENT IS: AMEND INVENTOR JUSTINE CLARK S NAME TO READ: JUSTIN CLARK |
|
FGA | Letters patent sealed or granted (standard patent) |