AU683271B2 - A protection device using field effect transistors - Google Patents

A protection device using field effect transistors Download PDF

Info

Publication number
AU683271B2
AU683271B2 AU70635/94A AU7063594A AU683271B2 AU 683271 B2 AU683271 B2 AU 683271B2 AU 70635/94 A AU70635/94 A AU 70635/94A AU 7063594 A AU7063594 A AU 7063594A AU 683271 B2 AU683271 B2 AU 683271B2
Authority
AU
Australia
Prior art keywords
channel fet
fets
channel
gate
fet
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU70635/94A
Other versions
AU7063594A (en
Inventor
Richard Allen Harris
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
University of Queensland UQ
Original Assignee
University of Queensland UQ
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University of Queensland UQ filed Critical University of Queensland UQ
Priority to AU70635/94A priority Critical patent/AU683271B2/en
Priority claimed from PCT/AU1994/000358 external-priority patent/WO1995001667A1/en
Publication of AU7063594A publication Critical patent/AU7063594A/en
Application granted granted Critical
Publication of AU683271B2 publication Critical patent/AU683271B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Landscapes

  • Emergency Protection Circuit Devices (AREA)
  • Bipolar Transistors (AREA)
  • Amplifiers (AREA)
  • Junction Field-Effect Transistors (AREA)
  • Semiconductor Integrated Circuits (AREA)

Description

1
TITLE
"A PROTECTION DEVICE USING FIELD EFFECT TRANSISTORS" FIELD OF THE INVENTION THIS INVENTION concerns a protection device.
In particular, the invention concerns a protection device which may function to prevent the flow of undesirable transients or isolate a load from undesirably high voltages or currents.
BACKGROUND OF THE INVENTION The device of the invention may be used as an alternative to a fuse. Fuses employing thermal elements or magnetic elements for effecting control are known.
It is an object of the present invention to provide an active fuse which may serve as an alternative to these known types of fuses or for inhibiting the flow of transients.
DISCLOSURE OF THE INVENTION According to one aspect, the invention provides an isolation device connectable between a supply and a load or in a circuit, the device including a first pchannel FET, a second p-channel FET, and an n-channel FET having its conductive channel between and in series with the conductive channels of the p-channel FETs, a respective diode connected between the gate terminal of 25 the n-channel FET and each said p-channel FET with the anode of the diodes coupled to the gate of the n-channel FET and the cathode connected to the drain of each said p-channel FET, a respective diode connected between the source of the second p-channel FET and the gate of the first p-channel FET and between the source of the first p-channel FET and the gate of the second p-channel FET wherein the FETs are depletion mode FETs whereby the device is operative to present an effective open circuit when a threshold voltage of at least a predetermined magnitude is developed across the conductive channels of the FETs.
While any suitable depletion mode transistors such as depletion mode junction field effect transistors pll ~-aar (JFET), static induction JFET or depletion mode metal oxide semiconductor field effect transistors (MOSFET) may be used to provide the device of the invention, it is preferred that JFET transistors be employed.
The device of the invention may be either unipolar or bipolar in its operation. Where unipolar operation is required the device has only one unit of the type described above. Depending upon the direction of current flow in the circuit with which the device is associated either the p-channel or the n-channel JFET transistor is nearer the supply than the other JFET 9 e
S
*S.
-LL- I WO 95/01667 PCT/AU94/00358 2 transistor and with its drain terminal coupled to the supply.
For bipolar operation it is preferred that two units of the type described may be present connected to each other in mirror symmetry in series with the load with the p-channel JFET transistors separated by two nchannel JFET transistors. With such a configuration, one of the n-channel JFET transistors may be eliminated and by employing a respective polling diode extending between the gate terminal of the n-channel JFET transistor and the drain terminal of each p-channel JFET transistor. In this way the JFET count may be minimised. The diodes connect the n-channel JFET gate appropriately for forward and reverse current polarities. The conductive state resistance of the device is reduced by eliminating one of the JFETs in this way. As an alternative to employing two units of the abovementioned type to provide a bipolar protection device, a single unit may be employed and incorporated into a bridge rectifier circuit.
If desired, additional n-channel JFET transistors may be connected with their drain/source path in series with the n-channel and between the two pchannel JFET transistors to achieve a higher breakdown performance. Each additional JFET transistor has two polling diodes associated with it.
DISCLOSURE OF THE DRAWINGS Particular preferred embodiments of the invention will now be described by way of example with reference to the drawings in which: Figure 1 is a circuit diagram illustrative of a protection device in its most basic form in accordance with an embodiment of the invention; Figure 2 is a circuit diagram of a bipolar protection device in accordance with another embodiment of the invention; Figure 3 is a circuit diagram of a bipolar protection device similar in operation to the device of Figure 2 except that the number of active components has o c0 been minimised; Figure 4 is a circuit diagram of a bipolar protection device having higher breakdown performance than the device illustrated in Figure 3; Figure 5 is an alternative embodiment of the device of the invention adapted for bipolar operation; Figure 6 is a further embodiment of the device of the invention adapted for unipolar operation; Figure 7 is a further embodiment of the device according to the invention adapted for unipolar operation and similar in configuration to the embodiment shown in Figure 3; and Figure 8 is a circuit diagram of a bipolar protection device having higher breakdown performance than the devide illustrated in Figure 3, and of similar configuration to the embodiment in Figure 4.
DETAILED DESCRIPTION OF THE DRAWINGS As shown in Figure 1, a source or supply S S Svoltage is connected across terminals 1 and 2 with the polarity shown. A load (not shown) is coupled across terminals 3 and 4 of the circuit. The active components i of the device are present as a unit 5 connected in series with the load. The unit 5 consists of two depletion mode junction field effect transistors (JFETs) 6 and 7. JFET 6 is an n-channel device while JFET 7 is a p-channel device. The JFETs 6 and 7 are connected, the source terminals coupled to each other, and the drain terminal **of JFET 6 is coupled to the gate terminal of JFET 7 and the drain terminal of JFET 7 is coupled to the gate terminal of JFET 6. Although JFET transistors are shown in this circuit, any depletion mode field effect transistor may be used. For example, the JFET transistors illustrated may be replaced with depletion mode MOSFET transistors.
The operation of the circuit shown in Figure 1 is as follows. With a supply voltage connected across terminals 1 and 2 with the polarity shown, the protection device of Figure 1 is a unipolar device and can operate I b ~as~p~W 3a as a fuse only for the flow of positive current from terminal 1 through to terminal 3 or to inhibit the flow of transis~.ts from terminal 1 to terminal 3. Because of the small junction resistance of JFET transistors 6 and WO 95/01667 PCT/AU94/00358 4 7, a small potential drop is developed across terminals 1 and 3 with the bulk of the potential drop occurring across the load connected between terminals 3 and 4. The voltage drop across JFET 7 tends to turn off JFET 6 and the small voltage drop across JFET 6 tends to turn off JFET 7. Until a threshold voltage is reached, both JFETs 6 and 7 function as small resistors. Depending upon the pinch off voltage characteristics of the JFET transistors employed, the condition described holds until the potential across the channels reaches a predetermined magnitude and at a threshold current this action avalanches to a stable point where both JFET transistors are firmly in the cut-off phase and as a consequence the unit 5 will then isolate the load from the supply voltage. Removal of the driving potential which provided the threshold current resets the device to its pretriggered fully conducting state.
The device of Figure 1 described above functions as a fuse for positive current flowing from terminal 1 through to terminal 3.
Figure 2 of the drawings illustrates a device which is bipolar in its operation. The active fuse of Figure 2 has a bipolar supply voltage applied across terminals 10 and 11 and the load (not shown) is coupled across terminals 12 and 13. Units 14 and 15 provide for isolation of the, load from the supply in response to excessive positive and negative excursions respectively.
Unit 14 is identical in its construction to unit 5 of Figure 1. Unit 14 has an n-channel JFET transistor 16 and a p-channel JFET transistor 17 connected with the source terminals coupled to each other and the gate of each transistor connected to the drain terminal of the other transistor. Unit 14 is similar in operation to unit 5 of Figure 1 in that it is operative to limit positive excursions. Unit 15 consists of a p-channel JFET transistor 18 and an n-channel JFET transistor 19 with the gate of each transistor connected to the drain of the other and their source terminals connected lo L C -P--U~qd~-LI WO 95/01667 PCT/AU94/00358 together. Unit 15 operates in a similar manner to unit 14 except that it is responsive to limit negative going excursions of current from the source or supply to the load. Although in Figure 2 unit 14 is shown connected in series with the load and closer to supply terminal the circuit would function in the same fashion with the relative positions of units 14 and 15 transposed, that is with unit 15 in series with the load and closer to terminal 10 than unit 14.
The device illustrated in Figure 3 is arrived at by minimising the number of active JFET transistors employed in the bipolar protection device of Figure 2.
With the units 14 and 15 of Figure 2 transposed in the manner described above, n-channel JFET transistors 16 and 19 would be adjacent to one another and as a consequence one of these JFET transistors may be eliminated. This is how the configuration of Figure 3 is arrived at. The unit 20 in Figure 3 includes a centrally located nchannel JFET transistor 21. A supply potential or source is coupled between terminals 22 and 23 and a load (not shown) is coupled across terminals 24, 25. The unit also includes two p-channel, JFET transistors 26 and 27 as well as two diodes 28 and 29. JFET transistor 26 has its gate terminal coupled to the source terminal of JFET transistor 27 and its drain terminal coupled to terminal 22. The drain terminal of JFET transistor 27 is coupled to load terminal 24 while the gate terminal of that transistor is coupled to the source terminal of JFET transistor 26. Diodes 28 and 29 provide for the desired poling of JFET transistor 21.
The device of Figure 3 operates as follows.
With positive current flowing from terminal 22 to terminal 24, diodes 28, 29, 26A, 26B, 27A switch to effectively connect the gate of transistor 21 to the drain of transistor 27, the gate of transistor 27 to the source of transistor 26 and the drain terminal of FET 26 to the gate terminal of FET 26. This results in a circuit with the same electrical performance of Unit 14 L~pw.
IWO 95/01667 PCT/AU94/00358 6 (Figure With negative current flowing from terminal 22 to terminal 24, diodes 28, 29, 26A, 26B, 27A switch to effectively connect the gate of transistor 21 to the drain of transistor 26, the gate of transistor 26 to the source of transistor 27 and the drain terminal of FET 27 to the gate terminal of FET 27. This results in a circuit of the same electrical performance as Unit (Figure Diodes 26B extend between the drain and gate terminals of transistors 26 and 27 and ensure that positive current is able to flow from the drain'to the gate of each transistor 26, 27. This allows the device to reset after a current reversal. Diodes 26B are commutation diodes.
The embodiment of Figure 2 may also be minimised by eliminating one of the p-channel JFETS and thereby arriving at the device shown in Figure 7. In Figure 7 the conductive channels of all three JFETs 41, 42 are in series. JFETs 40, 42 are n-channel JFETS while JFET 41 is a p-channel JFET. Diodes 43, 44 and 46 are necessary for proper biasing and poling of the transistors.
The device of Figure 3 has a limitation in that commercially available depletion mode JFET transistors have a relatively low breakdown strength. This characteristic limits the basic implementation of the device of Figure 3 to low voltage blocking operations.
The protection device of Figure 4 overcomes the low breakdown strength limitation of the device of Figure 3. In Figure 4 a supply or source potential is applied across terminals 30 and 31 and a load is coupled across terminals 32 and 33. A p-channel JFET transistor 34 is coupled with its drain terminal connected to terminal P-channel JFET transistor 35 is coupled with its drain terminal connected to terminal 32. A plurality of nchannel JFET transistors 36A, 36B, 36C, 36D, 36E may be arranged in a ladder network as shown. N-channel JFET transistors 36 function in a like manner to JFET 21 of Figure 3. A diode network consisting of diodes 37 is "i I~lllll~llaR~rrrl~bDRlll~gsL SWO 95/01667 PCT/AU94/00358 7 provided to ensure that the gate terminals of n-channel FET transistors 36A to 36E are appropriately biased for both positive and negative current operation. A commutation diode 38 is associated with each transistor 34, 35 and function in a like fashion to diodes 26B in Figure 3. The components within the broken outline A may be considered as a block and if higher breakdown protection is required further like blocks may be included in series with the JFETS 36A and 36E to achieve this. If the block A is deleted the circuit remaining resembles the circuit of Figure 2 except that additional diodes are present.
Figure 5 shows a circuit diagram of another way in which the basic unit 5 in Figure 1 may be used to provide a bipolar protection device in accordance with the invention. In Figure 5 unit 50 consists of JFETs 51, 52 which are n and p-channel JFETs respectively. The unit functions in exactly the same manner as unit 5 in Figure 1. Diode bridge, consisting of diodes 53, 54, 56 is connected in series with the source and load. Unit is connected between the junctions 57, 58 and the diodes ensure that positive current always flows through unit 50 in the same direction. When unit 50 is conducting current may flow between the source and load.
When unit 50 is non-conducting, no flow of current is possible.
A device like that shown in Figure 5 would only be used where the source voltage was greater than the junction voltage drop of two of the diodes in the circuit.
Figure 6 shows a device including a unit identical to the unit 5 in Figure 1. Unit 60 includes a p-channel JFET 61 with its conductive channel in series with the conductive chani.el, of n-channel JFET 62 connected as shown. JFET 63 is an n-channel JFET of high breakdown voltage and such JFETs are typically more expensive than low breakdown voltage JFETs 61, 62.
Although JFETs 61 and 62 may be replaced with a unitary 8 p-channel JFET having the same breakdown voltage characteristics as JFET 63 and those two JFETS configured as a unit, the circuit shown in Figure 6 is more economical. The Figure 6 circuit is unipolar. If desired, the unit 60 and the series connected JE'A 63 may be used in the circuit of Figure 5 in place of unit 50 to provide a high voltage protection device.
In much the same way as the Figure 3 embodiment of the invention may be implemented as shown in Figure 7, the embodiment of Figure 4 may also be implemented in an alternative way. This alternative imple,. ii.n is shown in Figure 8. Figure 8 utilizes simila: sati A jn to identify the various components of the circu except that the numerals and lettering are distinguished by the addition of a prime.
ee *oo I Me--d

Claims (11)

1. An isolation device connectable between a supply and a load or in a circuit, the device including a first p-channel FET, a second p-channel FET, and an n- channel FET having its conductive channel between and in series with the conductive channels of the p-channel FETs, a respective diode connected between the gate terminal of the n-channel FET and each said p-channel FET with the anode of the diodes coupled to the gate of the n-channel FET and the cathode connected to the drain of each said p-channel FET, a respective diode connected between the source of the second p-channel FET and the gate of the first p-channel FET and between the source of the first p-channel FET and the gate of the second p- channel FET wherein the FETs are depletion mode FETs whereby the device is operative to present an effective open circuit when a threshold voltage of at least a .predetermined magnitude is developed across the conductive channels of the FETs.
2. The device of Claim 1 wherein the diodes are directly connected.
3. The device of Claim 2 including a respective diode directly coupled between the drain and gate terminals of each of the p-channel FETs. 25 4. An isolation device connectable between a supply and a load or in a circuit, the device including a first n-channel FET, a second n-channel FET and a p- channel FET having its conductive channel between and in series with the conductive channels of the n-channel 30 FETs, a respective diode connected between the gate terminal of the p-channel FET and each said n-channel FET with the cathode of the diodes coupled to the gate of the p-channel FET and the anode coupled to the drain terminal of each said n-c'iannel FET, a respective diode connected between the source of the second n-channel FET and the gate of the first n-channel FET and between the source of sR 4 the first n-channel FET and the gate of the second n- A channel FET and wherein the FETs are depletion mode FETs. 'e hne E n hri h Esaedpeinmd Es ~IN o 4 *5 9* S The device of Claim 4 wherein the diodes are directly connected.
6. The device of Claim 4 including a respective diode directly coupled between the drain and gate terminals of each of the n-channel FETs.
7. An isolation device connectable between a supply and a load or in a circuit, the device including an upstream unit consisting of a p-channel FET and an n- channel FET downstream thereof with their conductive channels in series, the gate terminal of the p-channel FET being connected to the drain terminal of the n- channel FET and the source terminals of the FETs being connected to each other, a downstream unit configured like the upstream unit but in mirror symmetry and having a p-channel FET and an n-channel FET with their conductive channels in series with the p-channel FET of the downstream unit being connectable to the load, and at least one circuit block for enhancing breakdown performance of the device arranged between and in series with the upstream unit and the downstream unit whereby the device is operative to present an effective open circuit when a threshold voltage of at least a predetermined magnitude is developed across the conductive channels of the FETs. 25 8. The device of Claim 7 wherein the circuit block includes three n-channel FET transistors with their conductive channels in series, a respective commutating diode connected between the gate terminal of each said n- channel FET of the circuit block and an adjacent said n- channel FET of the circuit block and two of the FETS of the circuit block having their gate terminal connected to an adjacent FET of the upstream and the downstream unit.
9. The device of Claim 8 wherein the gate of the p-channel FET in each of the upstream and the downstream units is connected to the drain terminal of the n-channel FET in the respective said upstream and said downstream unit via a diode. z 10. The device of Claim 9 including a respective I, 11 diode connected between the gate and drain terminals of each said p-channel FET of the upstream and the downstream units.
11. The device of Claim 9 wherein the diodes are directly connected.
12. An isolation device connectable between a supply and a load or in a circuit, the device including dn upstream unit consisting of an n-channel FET and a p- channel FET downstream thereof with their conductive channels in series, the gate terminal of the n-channel FET being connected to the drain terminal of the p- channel FET and the source terminals of the FETs being connected to each other, a downstream unit configured like the upstream unit but in mirror symmetry and having an n-channel FET and a p-channel FET with their conductive channels in series with the n-channel FET of the downstream unit being connectable to the load, and at Sleast one circuit block for enhancing breakdown performance of the device arranged between and in series with the upstream and downstream units and wherein the L FETs are depletion mode FETs whereby the device is S..operative to present an effective open circuit when a i: threshold voltage of at least a predetermined magnitude is developed across the conductive channels of the FETs. 25 13. The device of Claim 12 wherein the circuit block includes three p-channel FETs with their conductive channels in series, a respective commutating diode connected between the gate terminal of each FET of the circuit block and an adjacent said FET of the block and 30 two of the FETs of the circuit block having their gate terminal connected to an adjacent FET of the upstream and the downstream unit.
14. The device of Claim 13 including a respective diode connected between the gate and drain terminals of each said n-channel FET of the upstream and the downstream units. The device of Claim 14 wherein said FETs are SJFETs. ~pl I
16. MOSFETs.
17. The device of Claim 14 wherein said FETs are The device of Claim 14 wherein said FETs are static induction FETs. DATED this 6th day of August THE UNIVERSITY OF QUEENSLAND By their Patent Attorneys CULLEN CO. 1997 S S S S* S 5 9 S *SSS o 05 *S S S S. S 0 9550 MWWFM M
AU70635/94A 1993-07-01 1994-06-29 A protection device using field effect transistors Ceased AU683271B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU70635/94A AU683271B2 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
AUPL9711 1993-07-01
AUPL971193 1993-07-01
AU70635/94A AU683271B2 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors
PCT/AU1994/000358 WO1995001667A1 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors

Publications (2)

Publication Number Publication Date
AU7063594A AU7063594A (en) 1995-01-24
AU683271B2 true AU683271B2 (en) 1997-11-06

Family

ID=25636360

Family Applications (1)

Application Number Title Priority Date Filing Date
AU70635/94A Ceased AU683271B2 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors

Country Status (1)

Country Link
AU (1) AU683271B2 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SE470530B (en) * 1992-11-16 1994-07-04 Ericsson Telefon Ab L M limiter

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4533970A (en) * 1983-06-27 1985-08-06 Motorola, Inc. Series current limiter

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4533970A (en) * 1983-06-27 1985-08-06 Motorola, Inc. Series current limiter

Also Published As

Publication number Publication date
AU7063594A (en) 1995-01-24

Similar Documents

Publication Publication Date Title
US5742463A (en) Protection device using field effect transistors
US7324315B2 (en) Protection device
JP3547135B2 (en) Protection device using field effect transistor
JP3730244B2 (en) Switchgear for opening and closing at high operating voltage
US7492566B2 (en) Low resistance transient blocking unit
US5164872A (en) Load circuit commutation circuit
EP1115203B1 (en) Output controller
US6349047B1 (en) Full wave rectifier circuit using normally off JFETs
US7082020B2 (en) Electronic switching device and an operating method thereof
KR20170078658A (en) Circuits, methods, and systems with optimized operation of double-base bipolar junction transistors
RU96107210A (en) CURRENT LIMITER
KR19980064368A (en) High Side MOSFET Gate Protection Sorter Circuit
US20060250736A1 (en) Transient blocking apparatus with electrostatic discharge protection
AU683271B2 (en) A protection device using field effect transistors
US20070035906A1 (en) Transient blocking unit
US5146100A (en) High voltage solid-state switch with current limit
JPH0365020A (en) Overcurrent protective circuit and semiconductor device
US6650521B2 (en) Voltage division method for protection against load dump conditions
US4049976A (en) Solid-state voltage switching circuit
JPS60107917A (en) Compound semiconductor switch
US6014303A (en) Overcurrent preventing device
US11258439B2 (en) High-voltage fast switching devices
EP4420235A1 (en) High voltage series mosfet switching circuit
JPS62100164A (en) Composite semiconductor device
RU25306U1 (en) AC SWITCH