AU6675700A - Method and apparatus for an interleaved non-blocking packet buffer - Google Patents
Method and apparatus for an interleaved non-blocking packet bufferInfo
- Publication number
- AU6675700A AU6675700A AU66757/00A AU6675700A AU6675700A AU 6675700 A AU6675700 A AU 6675700A AU 66757/00 A AU66757/00 A AU 66757/00A AU 6675700 A AU6675700 A AU 6675700A AU 6675700 A AU6675700 A AU 6675700A
- Authority
- AU
- Australia
- Prior art keywords
- packet buffer
- blocking packet
- interleaved non
- interleaved
- blocking
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0607—Interleaved addressing
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/10—Packet switching elements characterised by the switching fabric construction
- H04L49/103—Packet switching elements characterised by the switching fabric construction using a shared central buffer; using a shared memory
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/90—Buffering arrangements
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/90—Buffering arrangements
- H04L49/9036—Common buffer combined with individual queues
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/90—Buffering arrangements
- H04L49/9084—Reactions to storage capacity overflow
- H04L49/9089—Reactions to storage capacity overflow replacing packets in a storage arrangement, e.g. pushout
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/15—Interconnection of switching modules
- H04L49/1515—Non-blocking multistage, e.g. Clos
- H04L49/1546—Non-blocking multistage, e.g. Clos using pipelined operation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Data Exchanges In Wide-Area Networks (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09386589 | 1999-08-31 | ||
| US09/386,589 US6711170B1 (en) | 1999-08-31 | 1999-08-31 | Method and apparatus for an interleaved non-blocking packet buffer |
| PCT/CA2000/000946 WO2001017178A1 (en) | 1999-08-31 | 2000-08-21 | Method and apparatus for an interleaved non-blocking packet buffer |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| AU6675700A true AU6675700A (en) | 2001-03-26 |
Family
ID=23526234
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AU66757/00A Abandoned AU6675700A (en) | 1999-08-31 | 2000-08-21 | Method and apparatus for an interleaved non-blocking packet buffer |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6711170B1 (enExample) |
| JP (1) | JP4439154B2 (enExample) |
| CN (1) | CN1223156C (enExample) |
| AU (1) | AU6675700A (enExample) |
| CA (2) | CA2284231A1 (enExample) |
| GB (1) | GB2371443B (enExample) |
| WO (1) | WO2001017178A1 (enExample) |
Families Citing this family (26)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6609113B1 (en) * | 1999-05-03 | 2003-08-19 | The Chase Manhattan Bank | Method and system for processing internet payments using the electronic funds transfer network |
| US8571975B1 (en) | 1999-11-24 | 2013-10-29 | Jpmorgan Chase Bank, N.A. | System and method for sending money via E-mail over the internet |
| US7007071B1 (en) | 2000-07-24 | 2006-02-28 | Mosaid Technologies, Inc. | Method and apparatus for reducing pool starvation in a shared memory switch |
| US6973078B2 (en) * | 2001-04-20 | 2005-12-06 | Sun Microsystems, Inc. | Method and apparatus for implementing low latency crossbar switches with integrated storage signals |
| CN1545658A (zh) * | 2001-07-17 | 2004-11-10 | �йȲ��� | 具有双端口存储器仿真配置的交换结构 |
| US6801964B1 (en) * | 2001-10-25 | 2004-10-05 | Novell, Inc. | Methods and systems to fast fill media players |
| US6944728B2 (en) * | 2002-12-23 | 2005-09-13 | Intel Corporation | Interleaving memory access |
| US7103729B2 (en) * | 2002-12-26 | 2006-09-05 | Intel Corporation | Method and apparatus of memory management |
| EP1616415B1 (en) * | 2003-04-22 | 2009-06-03 | Agere Systems Inc. | Method and apparatus for shared multi-bank memory |
| US7024544B2 (en) * | 2003-06-24 | 2006-04-04 | Via-Cyrix, Inc. | Apparatus and method for accessing registers in a processor |
| US7515584B2 (en) | 2003-09-19 | 2009-04-07 | Infineon Technologies Ag | Switching data packets in an ethernet switch |
| US7159049B2 (en) * | 2003-10-31 | 2007-01-02 | Lucent Technologies Inc. | Memory management system including on access flow regulator for a data processing system |
| US7162551B2 (en) * | 2003-10-31 | 2007-01-09 | Lucent Technologies Inc. | Memory management system having a linked list processor |
| US20060256793A1 (en) * | 2005-05-13 | 2006-11-16 | Freescale Semiconductor, Inc. | Efficient multi-bank buffer management scheme for non-aligned data |
| JP2006323729A (ja) * | 2005-05-20 | 2006-11-30 | Hitachi Ltd | マルチパス制御をする装置及びシステム |
| US7809009B2 (en) * | 2006-02-21 | 2010-10-05 | Cisco Technology, Inc. | Pipelined packet switching and queuing architecture |
| WO2008099472A1 (ja) * | 2007-02-14 | 2008-08-21 | Fujitsu Limited | データスイッチ方法及び回路 |
| US8180978B1 (en) * | 2008-06-16 | 2012-05-15 | Wideband Semiconductors, Inc. | Address locked loop |
| US9112727B2 (en) * | 2012-08-22 | 2015-08-18 | Broadcom Corporation | Method and apparatus for probabilistic allocation in a switch packet buffer |
| CN107885667B (zh) * | 2016-09-29 | 2022-02-11 | 北京忆恒创源科技股份有限公司 | 降低读命令处理延迟的方法与装置 |
| US10168938B2 (en) * | 2016-11-25 | 2019-01-01 | Hughes Network Systems, Llc | LDPC decoder design to significantly increase throughput in ASIC by utilizing pseudo two port memory structure |
| CN111813326B (zh) * | 2019-04-12 | 2024-04-19 | 建兴储存科技(广州)有限公司 | 具多数据流写入的固态存储装置及其相关写入方法 |
| US11972292B1 (en) * | 2020-03-30 | 2024-04-30 | XConn Technologies Holdings, Inc. | Interconnect switch using multi-bank scheduling |
| CN115344517B (zh) * | 2021-05-13 | 2025-10-17 | 大唐移动通信设备有限公司 | 一种数据交换方法、装置及存储介质 |
| US11934318B2 (en) | 2022-06-07 | 2024-03-19 | XConn Technologies Holdings, Inc. | Multi-host memory sharing |
| US11947483B2 (en) | 2022-06-17 | 2024-04-02 | XConn Technologies Holdings, Inc. | Data flow management |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5161156A (en) * | 1990-02-02 | 1992-11-03 | International Business Machines Corporation | Multiprocessing packet switching connection system having provision for error correction and recovery |
| EP0513519A1 (en) | 1991-05-15 | 1992-11-19 | International Business Machines Corporation | Memory system for multiprocessor systems |
| JP3269273B2 (ja) | 1994-09-02 | 2002-03-25 | 三菱電機株式会社 | セル交換装置及びセル交換システム |
| GB9618131D0 (en) | 1996-08-30 | 1996-10-09 | Sgs Thomson Microelectronics | Improvements in or relating to an ATM switch |
| US6222840B1 (en) * | 1996-12-30 | 2001-04-24 | Compaq Computer Corporation | Method and system for performing concurrent read and write cycles in network switch |
| US6122274A (en) * | 1997-11-16 | 2000-09-19 | Sanjeev Kumar | ATM switching system with decentralized pipeline control and plural memory modules for very high capacity data switching |
| US6137807A (en) * | 1997-12-05 | 2000-10-24 | Whittaker Corporation | Dual bank queue memory and queue control system |
-
1999
- 1999-08-31 US US09/386,589 patent/US6711170B1/en not_active Expired - Fee Related
- 1999-09-28 CA CA002284231A patent/CA2284231A1/en not_active Withdrawn
-
2000
- 2000-08-21 AU AU66757/00A patent/AU6675700A/en not_active Abandoned
- 2000-08-21 JP JP2001521004A patent/JP4439154B2/ja not_active Expired - Fee Related
- 2000-08-21 WO PCT/CA2000/000946 patent/WO2001017178A1/en not_active Ceased
- 2000-08-21 CA CA2383458A patent/CA2383458C/en not_active Expired - Fee Related
- 2000-08-21 CN CNB008149585A patent/CN1223156C/zh not_active Expired - Fee Related
- 2000-08-21 GB GB0205269A patent/GB2371443B/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| GB2371443A (en) | 2002-07-24 |
| JP2003508966A (ja) | 2003-03-04 |
| GB0205269D0 (en) | 2002-04-17 |
| CA2383458A1 (en) | 2001-03-08 |
| CA2284231A1 (en) | 2001-02-28 |
| CN1385015A (zh) | 2002-12-11 |
| US6711170B1 (en) | 2004-03-23 |
| GB2371443B (en) | 2004-02-11 |
| CA2383458C (en) | 2011-04-26 |
| JP4439154B2 (ja) | 2010-03-24 |
| CN1223156C (zh) | 2005-10-12 |
| WO2001017178A1 (en) | 2001-03-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| AU6675700A (en) | Method and apparatus for an interleaved non-blocking packet buffer | |
| AU1106201A (en) | Apparatus and method for packet scheduling | |
| EP1052793B8 (en) | Method and device for synchronisation between two networks | |
| AU2002218909A1 (en) | Packet encrypton system and method | |
| AU1045401A (en) | Method and apparatus for ip packet header compression | |
| EP1054544A3 (en) | Packet forwarding device and packet priority setting method | |
| GB9907445D0 (en) | Packet messaging method and apparatus | |
| AU3508900A (en) | Method and apparatus for early random discard of packets | |
| AU2002234136A1 (en) | Method for reordering and reassembling data packets | |
| EP1204249A4 (en) | PACKET RETRANSMISSION METHOD AND SYSTEM | |
| AU4482000A (en) | Method of and apparatus for implementing and sending an asynchronous control mechanism packet | |
| AU5321300A (en) | Method and device for multicasting | |
| AU3743300A (en) | Telephone number/web page look-up apparatus and method | |
| AU2465499A (en) | Adaptive packet compression apparatus and method | |
| AU1160801A (en) | Apparatus and method | |
| AU7484500A (en) | Cargo-transfer apparatus and method | |
| AU4189900A (en) | Method and apparatus for avoiding packet reordering in multiple-class, multiple-priority networks using a queue | |
| AU4072500A (en) | Apparatus and method for providing a cyclic buffer | |
| IL134325A0 (en) | Method and apparatus for transmitting packets | |
| AU4402099A (en) | Delayed packet concealment method and apparatus | |
| AU5288700A (en) | System and method for network packet reduction | |
| AUPP855599A0 (en) | Apparatus and method | |
| AU2001263375A1 (en) | Apparatus and method for packet classification | |
| AU6041300A (en) | System and apparatus for telecommunication | |
| AU1081501A (en) | Packet order determining method and apparatus |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MK6 | Application lapsed section 142(2)(f)/reg. 8.3(3) - pct applic. not entering national phase |