AU654479B2 - Method and apparatus for organizing and analyzing timing information - Google Patents
Method and apparatus for organizing and analyzing timing information Download PDFInfo
- Publication number
- AU654479B2 AU654479B2 AU75018/91A AU7501891A AU654479B2 AU 654479 B2 AU654479 B2 AU 654479B2 AU 75018/91 A AU75018/91 A AU 75018/91A AU 7501891 A AU7501891 A AU 7501891A AU 654479 B2 AU654479 B2 AU 654479B2
- Authority
- AU
- Australia
- Prior art keywords
- dependence
- state
- signal
- state boundary
- transition
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/32—Circuit design at the digital level
- G06F30/33—Design verification, e.g. functional simulation or model checking
- G06F30/3308—Design verification, e.g. functional simulation or model checking using simulation
- G06F30/3312—Timing analysis
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Information Retrieval, Db Structures And Fs Structures Therefor (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US07/578,723 US5353433A (en) | 1990-09-06 | 1990-09-06 | Method and apparatus for organizing and analyzing timing information |
| US578723 | 1990-09-06 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| AU7501891A AU7501891A (en) | 1992-03-12 |
| AU654479B2 true AU654479B2 (en) | 1994-11-10 |
Family
ID=24314036
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AU75018/91A Ceased AU654479B2 (en) | 1990-09-06 | 1991-04-16 | Method and apparatus for organizing and analyzing timing information |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US5353433A (OSRAM) |
| EP (1) | EP0474359B1 (OSRAM) |
| JP (1) | JPH04246776A (OSRAM) |
| AU (1) | AU654479B2 (OSRAM) |
| CA (1) | CA2050755A1 (OSRAM) |
| DE (1) | DE69127798T2 (OSRAM) |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5367469A (en) * | 1990-12-13 | 1994-11-22 | Vlsi Technology, Inc. | Predictive capacitance layout method for integrated circuits |
| US5475607A (en) * | 1994-04-12 | 1995-12-12 | International Business Machines Corporation | Method of target generation for multilevel hierarchical circuit designs |
| US5640328A (en) * | 1994-04-25 | 1997-06-17 | Lam; Jimmy Kwok-Ching | Method for electric leaf cell circuit placement and timing determination |
| US5475605A (en) * | 1994-05-26 | 1995-12-12 | Cadence Design Systems, Inc. | Timing analysis for logic optimization using target library delay values |
| US5675502A (en) * | 1995-08-22 | 1997-10-07 | Quicklogic Corporation | Estimating propagation delays in a programmable device |
| JP2874628B2 (ja) * | 1996-01-30 | 1999-03-24 | 日本電気株式会社 | 論理回路の最適化装置及びその方法 |
| US5978929A (en) * | 1997-03-20 | 1999-11-02 | International Business Machines Corporation | Computer unit responsive to difference between external clock period and circuit characteristic period |
| JP3445476B2 (ja) | 1997-10-02 | 2003-09-08 | 株式会社東芝 | 半導体メモリシステム |
| US6675310B1 (en) * | 2000-05-04 | 2004-01-06 | Xilinx, Inc. | Combined waveform and data entry apparatus and method for facilitating fast behavorial verification of digital hardware designs |
| US6961931B2 (en) * | 2001-01-10 | 2005-11-01 | International Business Machines Corporation | Dependency specification using target patterns |
| US6993695B2 (en) * | 2001-06-06 | 2006-01-31 | Agilent Technologies, Inc. | Method and apparatus for testing digital devices using transition timestamps |
| US8082140B2 (en) | 2008-04-16 | 2011-12-20 | GM Global Technology Operations LLC | Parametric analysis of real time response guarantees on interacting software components |
| EP2746474B1 (de) | 2012-12-21 | 2020-04-22 | Geberit International AG | Spülvorrichtung mit Geruchsabsaugung |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4527249A (en) * | 1982-10-22 | 1985-07-02 | Control Data Corporation | Simulator system for logic design validation |
| US4763289A (en) * | 1985-12-31 | 1988-08-09 | International Business Machines Corporation | Method for the modeling and fault simulation of complementary metal oxide semiconductor circuits |
| US5126966A (en) * | 1986-06-25 | 1992-06-30 | Ikos Systems, Inc. | High speed logic simulation system with stimulus engine using independent event channels selectively driven by independent stimulus programs |
| US4965758A (en) * | 1988-03-01 | 1990-10-23 | Digital Equipment Corporation | Aiding the design of an operation having timing interactions by operating a computer system |
| US5212783A (en) * | 1988-06-13 | 1993-05-18 | Digital Equipment Corporation | System which directionally sums signals for identifying and resolving timing inconsistencies |
| US5095454A (en) * | 1989-05-25 | 1992-03-10 | Gateway Design Automation Corporation | Method and apparatus for verifying timing during simulation of digital circuits |
-
1990
- 1990-09-06 US US07/578,723 patent/US5353433A/en not_active Expired - Fee Related
-
1991
- 1991-04-16 AU AU75018/91A patent/AU654479B2/en not_active Ceased
- 1991-07-31 EP EP91307015A patent/EP0474359B1/en not_active Expired - Lifetime
- 1991-07-31 DE DE69127798T patent/DE69127798T2/de not_active Expired - Fee Related
- 1991-09-05 CA CA002050755A patent/CA2050755A1/en not_active Abandoned
- 1991-09-05 JP JP3226151A patent/JPH04246776A/ja active Pending
Also Published As
| Publication number | Publication date |
|---|---|
| US5353433A (en) | 1994-10-04 |
| CA2050755A1 (en) | 1992-03-07 |
| DE69127798D1 (de) | 1997-11-06 |
| DE69127798T2 (de) | 1998-04-30 |
| AU7501891A (en) | 1992-03-12 |
| EP0474359A3 (OSRAM) | 1994-01-05 |
| EP0474359A2 (en) | 1992-03-11 |
| JPH04246776A (ja) | 1992-09-02 |
| EP0474359B1 (en) | 1997-10-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7206732B2 (en) | C-API instrumentation for HDL models | |
| US6148436A (en) | System and method for automatic generation of gate-level descriptions from table-based descriptions for electronic design automation | |
| AU654479B2 (en) | Method and apparatus for organizing and analyzing timing information | |
| US7822590B2 (en) | Method and system for implementing, controlling, and interfacing with circuit simulators | |
| US8417504B2 (en) | Conversion of circuit description to a transaction model | |
| US7788615B2 (en) | Computer program product for verification using reachability overapproximation | |
| US20060089827A1 (en) | Method, system and program product for defining and recording minium and maximum event counts of a simulation utilizing a high level language | |
| US7158924B2 (en) | Dynamic loading of C-API HDL model instrumentation | |
| CN109299530B (zh) | 一种仿真测试案例生成方法、系统、存储介质和终端 | |
| JP2788820B2 (ja) | シミュレーション装置 | |
| US7536288B2 (en) | Method, system and program product supporting user tracing in a simulator | |
| US20060015858A1 (en) | System development method and data processing system | |
| CN117350208A (zh) | 时序逻辑元件性能检查方法及设备 | |
| US20120290282A1 (en) | Reachability analysis by logical circuit simulation for providing output sets containing symbolic values | |
| US6941257B2 (en) | Hierarchical processing of simulation model events | |
| US20030191621A1 (en) | Method and system for reducing storage and transmission requirements for simulation results | |
| US8418119B2 (en) | Logical circuit netlist reduction and model simplification using simulation results containing symbolic values | |
| US6701510B2 (en) | Computer readable medium with definition of interface recorded thereon, verification method for feasibility to connect given circuit and method of generating signal pattern | |
| US20120254815A1 (en) | Method and System for Synthesizing Relative Timing Constraints on an Integrated Circuit Design to Facilitate Timing Verification | |
| US9679092B1 (en) | Constraint handling for parameterizable hardware description language | |
| US8443314B1 (en) | Abstraction level-preserving conversion of flip-flop-inferred hardware description language (HDL) to instantiated HDL | |
| CN104636509B (zh) | 门级仿真中验证时序问题的系统及方法 | |
| JPS62208171A (ja) | 論理装置の自動設計装置 | |
| JPH1091677A (ja) | シミュレーション/エミュレーションの効率を増すための論理変換方法 | |
| US7149663B1 (en) | Method and apparatus for restructuring a binary decision diagram |