AU1949799A - Accessing a messaging unit from a secondary bus - Google Patents
Accessing a messaging unit from a secondary busInfo
- Publication number
- AU1949799A AU1949799A AU19497/99A AU1949799A AU1949799A AU 1949799 A AU1949799 A AU 1949799A AU 19497/99 A AU19497/99 A AU 19497/99A AU 1949799 A AU1949799 A AU 1949799A AU 1949799 A AU1949799 A AU 1949799A
- Authority
- AU
- Australia
- Prior art keywords
- accessing
- secondary bus
- messaging unit
- messaging
- unit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4027—Coupling between buses using bus bridges
- G06F13/404—Coupling between buses using bus bridges with address mapping
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/0223—User address space allocation, e.g. contiguous or non contiguous base addressing
- G06F12/0284—Multiple user address space allocation, e.g. using different base addresses
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1684—Details of memory controller using multiple buses
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/368—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
- G06F13/374—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control using a self-select method with individual priority code comparator
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Bus Control (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/023,494 US7007126B2 (en) | 1998-02-13 | 1998-02-13 | Accessing a primary bus messaging unit from a secondary bus through a PCI bridge |
| US09023494 | 1998-02-13 | ||
| PCT/US1998/027832 WO1999041671A1 (en) | 1998-02-13 | 1998-12-30 | Accessing a messaging unit from a secondary bus |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| AU1949799A true AU1949799A (en) | 1999-08-30 |
Family
ID=21815423
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AU19497/99A Abandoned AU1949799A (en) | 1998-02-13 | 1998-12-30 | Accessing a messaging unit from a secondary bus |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US7007126B2 (enExample) |
| JP (1) | JP2002503847A (enExample) |
| KR (1) | KR100347076B1 (enExample) |
| AU (1) | AU1949799A (enExample) |
| DE (1) | DE19882975B4 (enExample) |
| WO (1) | WO1999041671A1 (enExample) |
Families Citing this family (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6457068B1 (en) * | 1999-08-30 | 2002-09-24 | Intel Corporation | Graphics address relocation table (GART) stored entirely in a local memory of an expansion bridge for address translation |
| DE10119472A1 (de) * | 2001-04-20 | 2002-10-31 | Harman Becker Automotive Sys | Schnittstelle für die Datenübertragung zwischen zwei Bussystemen und Betriebsverfahren dafür |
| US6976115B2 (en) * | 2002-03-28 | 2005-12-13 | Intel Corporation | Peer-to-peer bus segment bridging |
| US7003615B2 (en) * | 2002-04-22 | 2006-02-21 | Broadcom Corporation | Tracking a non-posted writes in a system using a storage location to store a write response indicator when the non-posted write has reached a target device |
| US20030212735A1 (en) * | 2002-05-13 | 2003-11-13 | Nvidia Corporation | Method and apparatus for providing an integrated network of processors |
| TWI261120B (en) * | 2002-07-18 | 2006-09-01 | Konica Corp | Image pickup lens, image pickup unit and portable terminal |
| US6928476B2 (en) * | 2002-08-23 | 2005-08-09 | Mirra, Inc. | Peer to peer remote data storage and collaboration |
| US7397797B2 (en) * | 2002-12-13 | 2008-07-08 | Nvidia Corporation | Method and apparatus for performing network processing functions |
| US7913294B1 (en) | 2003-06-24 | 2011-03-22 | Nvidia Corporation | Network protocol processing for filtering packets |
| US20060026171A1 (en) * | 2004-07-30 | 2006-02-02 | Mirra, Inc. | Content distribution and synchronization |
| US7260663B2 (en) * | 2005-04-07 | 2007-08-21 | International Business Machines Corporation | System and method for presenting interrupts |
| US8719547B2 (en) * | 2009-09-18 | 2014-05-06 | Intel Corporation | Providing hardware support for shared virtual memory between local and remote physical memory |
| US9336029B2 (en) | 2010-08-04 | 2016-05-10 | International Business Machines Corporation | Determination via an indexed structure of one or more partitionable endpoints affected by an I/O message |
| US8495271B2 (en) * | 2010-08-04 | 2013-07-23 | International Business Machines Corporation | Injection of I/O messages |
| US20120036302A1 (en) | 2010-08-04 | 2012-02-09 | International Business Machines Corporation | Determination of one or more partitionable endpoints affected by an i/o message |
| US8549202B2 (en) | 2010-08-04 | 2013-10-01 | International Business Machines Corporation | Interrupt source controller with scalable state structures |
| US10671460B2 (en) * | 2018-02-05 | 2020-06-02 | Micron Technology, Inc. | Memory access communications through message passing interface implemented in memory systems |
Family Cites Families (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5619728A (en) | 1994-10-20 | 1997-04-08 | Dell Usa, L.P. | Decoupled DMA transfer list storage technique for a peripheral resource controller |
| US5555383A (en) | 1994-11-07 | 1996-09-10 | International Business Machines Corporation | Peripheral component interconnect bus system having latency and shadow timers |
| WO1997000480A1 (en) * | 1995-06-15 | 1997-01-03 | Intel Corporation | Architecture for an i/o processor that integrates a pci to pci bridge |
| US5838935A (en) * | 1995-06-15 | 1998-11-17 | Intel Corporation | Method and apparatus providing programmable decode modes for secondary PCI bus interfaces |
| US5848249A (en) * | 1995-06-15 | 1998-12-08 | Intel Corporation | Method and apparatus for enabling intelligent I/O subsystems using PCI I/O devices |
| US5734847A (en) * | 1995-06-15 | 1998-03-31 | Intel Corporation | Method and apparatus for enabling intelligent I/O subsystems using PCI I/O devices |
| US5925099A (en) * | 1995-06-15 | 1999-07-20 | Intel Corporation | Method and apparatus for transporting messages between processors in a multiple processor system |
| US5734850A (en) * | 1995-07-05 | 1998-03-31 | National Semiconductor Corporation | Transparent bridge between of a computer system and a method of interfacing the buses to operate as a single logical bus |
| US5857080A (en) * | 1996-09-10 | 1999-01-05 | Lsi Logic Corporation | Apparatus and method for address translation in bus bridge devices |
| US5774683A (en) * | 1996-10-21 | 1998-06-30 | Advanced Micro Devices, Inc. | Interconnect bus configured to implement multiple transfer protocols |
| US5832245A (en) * | 1996-10-21 | 1998-11-03 | Advanced Micro Devices, Inc. | Method for isochronous flow control across an inter-chip bus |
| US6047349A (en) * | 1997-06-11 | 2000-04-04 | Micron Electronics, Inc. | System for communicating through a computer system bus bridge |
| DE69738902D1 (de) * | 1997-06-27 | 2008-09-25 | Bull Sa | Busschnittstellebrücke zwischen einem Systembus und Lokalbussen mit Lokaladressenübersetzung für mittels Adressenraum programmierbaren Systemraumzugriff |
| JP3264319B2 (ja) * | 1997-06-30 | 2002-03-11 | 日本電気株式会社 | バスブリッジ |
| US6275888B1 (en) * | 1997-11-19 | 2001-08-14 | Micron Technology, Inc. | Method for configuring peer-to-peer bus bridges in a computer system using shadow configuration registers |
| US6374321B2 (en) * | 1997-12-23 | 2002-04-16 | Intel Corporation | Mechanisms for converting address and data signals to interrupt message signals |
| US6745369B1 (en) * | 2000-06-12 | 2004-06-01 | Altera Corporation | Bus architecture for system on a chip |
| US6735659B1 (en) * | 2000-12-21 | 2004-05-11 | Intel Corporation | Method and apparatus for serial communication with a co-processor |
-
1998
- 1998-02-13 US US09/023,494 patent/US7007126B2/en not_active Expired - Fee Related
- 1998-12-30 KR KR1020007008851A patent/KR100347076B1/ko not_active Expired - Fee Related
- 1998-12-30 AU AU19497/99A patent/AU1949799A/en not_active Abandoned
- 1998-12-30 DE DE19882975T patent/DE19882975B4/de not_active Expired - Fee Related
- 1998-12-30 WO PCT/US1998/027832 patent/WO1999041671A1/en not_active Ceased
- 1998-12-30 JP JP2000531787A patent/JP2002503847A/ja not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| WO1999041671A1 (en) | 1999-08-19 |
| KR20010040936A (ko) | 2001-05-15 |
| JP2002503847A (ja) | 2002-02-05 |
| US20040139267A1 (en) | 2004-07-15 |
| US7007126B2 (en) | 2006-02-28 |
| DE19882975B4 (de) | 2005-08-18 |
| DE19882975T1 (de) | 2001-09-27 |
| KR100347076B1 (ko) | 2002-08-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| AU3671599A (en) | Packet-switch system | |
| AU2174700A (en) | Brain-body actuated system | |
| AU2487199A (en) | Distributed arbitration on a full duplex bus | |
| AU3978199A (en) | Multiconfiguration backplane | |
| AU1405500A (en) | An exsanguinator | |
| AU6017799A (en) | Object location system | |
| AUPP252298A0 (en) | Document management software | |
| AU4282899A (en) | Location system | |
| AU1949799A (en) | Accessing a messaging unit from a secondary bus | |
| AU3544899A (en) | Multiple reactor containment building | |
| AU6308699A (en) | Cell-cap connection system | |
| AU2782799A (en) | Software management system | |
| AU2184900A (en) | Hydropowered turbine system | |
| AU6968696A (en) | Self-configuring bus | |
| AU5688499A (en) | Non-knotting line | |
| AU3153197A (en) | Wind baffle | |
| AUPP696798A0 (en) | Improved reactor | |
| AU2533199A (en) | Structural systems | |
| EP0953510A3 (de) | Gefache | |
| AUPP416498A0 (en) | Generic knowledge management system | |
| AU4814099A (en) | Punching unit | |
| AU8910498A (en) | Wall panel system | |
| AU1171900A (en) | A console system | |
| AU4695999A (en) | Can assembly system | |
| AU1141300A (en) | Improved reactor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MK6 | Application lapsed section 142(2)(f)/reg. 8.3(3) - pct applic. not entering national phase |