ATE534955T1 - Inter-chip prozessor kontrollebenen-kommunikation - Google Patents

Inter-chip prozessor kontrollebenen-kommunikation

Info

Publication number
ATE534955T1
ATE534955T1 AT03729142T AT03729142T ATE534955T1 AT E534955 T1 ATE534955 T1 AT E534955T1 AT 03729142 T AT03729142 T AT 03729142T AT 03729142 T AT03729142 T AT 03729142T AT E534955 T1 ATE534955 T1 AT E534955T1
Authority
AT
Austria
Prior art keywords
inter
processor
control plane
communication
processor control
Prior art date
Application number
AT03729142T
Other languages
English (en)
Inventor
Russell Schroter
John William Marshall
Kenneth H Potter
Original Assignee
Cisco Tech Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cisco Tech Inc filed Critical Cisco Tech Inc
Application granted granted Critical
Publication of ATE534955T1 publication Critical patent/ATE534955T1/de

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L69/00Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
    • H04L69/12Protocol engines

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Security & Cryptography (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Multi Processors (AREA)
AT03729142T 2002-05-30 2003-05-27 Inter-chip prozessor kontrollebenen-kommunikation ATE534955T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/158,768 US7447872B2 (en) 2002-05-30 2002-05-30 Inter-chip processor control plane communication
PCT/US2003/016557 WO2003102805A2 (en) 2002-05-30 2003-05-27 Inter-chip processor control plane

Publications (1)

Publication Number Publication Date
ATE534955T1 true ATE534955T1 (de) 2011-12-15

Family

ID=29582750

Family Applications (1)

Application Number Title Priority Date Filing Date
AT03729142T ATE534955T1 (de) 2002-05-30 2003-05-27 Inter-chip prozessor kontrollebenen-kommunikation

Country Status (7)

Country Link
US (1) US7447872B2 (de)
EP (1) EP1508100B1 (de)
CN (1) CN100354853C (de)
AT (1) ATE534955T1 (de)
AU (1) AU2003234641B2 (de)
CA (1) CA2487355C (de)
WO (1) WO2003102805A2 (de)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050138324A1 (en) * 2003-12-19 2005-06-23 International Business Machines Corporation Processing unit having a dual channel bus architecture
US8453147B2 (en) * 2006-06-05 2013-05-28 Cisco Technology, Inc. Techniques for reducing thread overhead for systems with multiple multi-threaded processors
US8041929B2 (en) 2006-06-16 2011-10-18 Cisco Technology, Inc. Techniques for hardware-assisted multi-threaded processing
US8010966B2 (en) 2006-09-27 2011-08-30 Cisco Technology, Inc. Multi-threaded processing using path locks
US20080133879A1 (en) * 2006-12-05 2008-06-05 Electronics And Telecommunications Research Institute SIMD parallel processor with SIMD/SISD/row/column operation modes
US7813277B2 (en) * 2007-06-29 2010-10-12 Packeteer, Inc. Lockless bandwidth management for multiprocessor networking devices
US8111707B2 (en) * 2007-12-20 2012-02-07 Packeteer, Inc. Compression mechanisms for control plane—data plane processing architectures
US8059532B2 (en) * 2007-06-21 2011-11-15 Packeteer, Inc. Data and control plane architecture including server-side triggered flow policy mechanism
US8279885B2 (en) * 2007-09-25 2012-10-02 Packeteer, Inc. Lockless processing of command operations in multiprocessor systems
US9419867B2 (en) * 2007-03-30 2016-08-16 Blue Coat Systems, Inc. Data and control plane architecture for network application traffic management device
US8612733B2 (en) * 2011-07-15 2013-12-17 O2Micro, Inc. Battery management systems with enumerating circuits
US8907625B2 (en) 2011-07-15 2014-12-09 O2Micro, Inc. Battery management systems with vertical bus circuits
US10091082B2 (en) 2014-11-28 2018-10-02 At&T Intellectual Property I, L.P. Methods and apparatus to capture data plane information
US10042749B2 (en) * 2015-11-10 2018-08-07 International Business Machines Corporation Prefetch insensitive transactional memory
JP6734760B2 (ja) * 2015-11-10 2020-08-05 インターナショナル・ビジネス・マシーンズ・コーポレーションInternational Business Machines Corporation プリフェッチ・インセンシティブのトランザクション・メモリ
US10872145B2 (en) * 2017-10-25 2020-12-22 International Business Machines Corporation Secure processor-based control plane function virtualization in cloud systems
US11169957B2 (en) * 2019-03-31 2021-11-09 Intel Corporation Systems and methods for reconfigurable systolic arrays

Family Cites Families (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5151996A (en) 1983-05-31 1992-09-29 Thinking Machines Corporation Multi-dimensional message transfer router
US4598400A (en) 1983-05-31 1986-07-01 Thinking Machines Corporation Method and apparatus for routing message packets
US4720780A (en) 1985-09-17 1988-01-19 The Johns Hopkins University Memory-linked wavefront array processor
US4809202A (en) 1985-12-27 1989-02-28 Thinking Machines Corporation Method and apparatus for simulating systems described by partial differential equations
US4870568A (en) 1986-06-25 1989-09-26 Thinking Machines Corporation Method for searching a database system including parallel processors
CA1293819C (en) 1986-08-29 1991-12-31 Thinking Machines Corporation Very large scale computer
US4791641A (en) 1986-09-15 1988-12-13 Thinking Machines Corporation Parallel processor error checking
US5117420A (en) * 1987-04-27 1992-05-26 Thinking Machines Corporation Method and apparatus for routing message packets
US5093920A (en) 1987-06-25 1992-03-03 At&T Bell Laboratories Programmable processing elements interconnected by a communication network including field operation unit for performing field operations
US4885739A (en) * 1987-11-13 1989-12-05 Dsc Communications Corporation Interprocessor switching network
US4993028A (en) 1988-09-07 1991-02-12 Thinking Machines Corporation Error detection and correction coding
US4954988A (en) 1988-10-28 1990-09-04 Rockwell International Corporation Memory device wherein a shadow register corresponds to each memory cell
US5070446A (en) 1988-11-13 1991-12-03 Thinking Machines Corporation Method of simulating a hexagonal array of computer processors and/or memories
US6070003A (en) * 1989-11-17 2000-05-30 Texas Instruments Incorporated System and method of memory access in apparatus having plural processors and plural memories
US5191578A (en) * 1990-06-14 1993-03-02 Bell Communications Research, Inc. Packet parallel interconnection network
US5093801A (en) 1990-07-06 1992-03-03 Rockwell International Corporation Arrayable modular FFT processor
US5966528A (en) 1990-11-13 1999-10-12 International Business Machines Corporation SIMD/MIMD array processor with vector processing
US5617538A (en) 1991-07-02 1997-04-01 Tm Patents, L.P. Message transfer system and method for parallel computer with message transfers being scheduled by skew and roll functions to avoid bottlenecks
FR2680026B1 (fr) 1991-07-30 1996-12-20 Commissariat Energie Atomique Architecture de systeme en tableau de processeurs a structure parallele.
CA2073516A1 (en) 1991-11-27 1993-05-28 Peter Michael Kogge Dynamic multi-mode parallel processor array architecture computer system
US5442797A (en) 1991-12-04 1995-08-15 Casavant; Thomas L. Latency tolerant risc-based multiple processor with event driven locality managers resulting from variable tagging
CA2100540A1 (en) * 1992-10-19 1994-04-20 Jonel George System and method for performing resource reconfiguration in a computer system
US5388206A (en) 1992-11-13 1995-02-07 The University Of North Carolina Architecture and apparatus for image generation
US5832291A (en) 1995-12-15 1998-11-03 Raytheon Company Data processor with dynamic and selectable interconnections between processor array, external memory and I/O ports
US5960211A (en) 1995-12-15 1999-09-28 Hughes Aircraft Data formatting method and apparatus for a data processing array
US5898827A (en) 1996-09-27 1999-04-27 Hewlett-Packard Co. Routing methods for a multinode SCI computer system
KR100259276B1 (ko) * 1997-01-27 2000-06-15 윤종용 대역폭확장이 가능한 상호연결망
US5974051A (en) 1998-03-03 1999-10-26 Cisco Technology, Inc. System interprocessor communication using media independent interface-based channel
US6314110B1 (en) * 1998-03-06 2001-11-06 Cisco Technology, Inc. Method and apparatus for distributed bandwidth allocation for a bi-directional ring media with spatial and local reuse
US6101599A (en) 1998-06-29 2000-08-08 Cisco Technology, Inc. System for context switching between processing elements in a pipeline of processing elements
US6195739B1 (en) * 1998-06-29 2001-02-27 Cisco Technology, Inc. Method and apparatus for passing data among processor complex stages of a pipelined processing engine
US6119215A (en) 1998-06-29 2000-09-12 Cisco Technology, Inc. Synchronization and control system for an arrayed processing engine
WO2000011607A1 (en) 1998-08-20 2000-03-02 Apple Computer, Inc. Deferred shading graphics pipeline processor
US6173386B1 (en) 1998-12-14 2001-01-09 Cisco Technology, Inc. Parallel processor with debug capability
US6938094B1 (en) * 1999-09-17 2005-08-30 Advanced Micro Devices, Inc. Virtual channels and corresponding buffer allocations for deadlock-free computer system operation
US6888843B2 (en) * 1999-09-17 2005-05-03 Advanced Micro Devices, Inc. Response virtual channel for handling all responses
JP4119582B2 (ja) * 1999-09-28 2008-07-16 富士通株式会社 転送制御方法及び情報処理装置
US6680934B1 (en) * 1999-12-02 2004-01-20 Nortel Networks Limited System, device and method for expediting control flow in a communication system
US6668308B2 (en) 2000-06-10 2003-12-23 Hewlett-Packard Development Company, L.P. Scalable architecture based on single-chip multiprocessing
US7069337B2 (en) * 2001-03-20 2006-06-27 Mci, Inc. Policy-based synchronization of per-class resources between routers in a data network

Also Published As

Publication number Publication date
CN1656470A (zh) 2005-08-17
WO2003102805A2 (en) 2003-12-11
AU2003234641A1 (en) 2003-12-19
CA2487355A1 (en) 2003-12-11
EP1508100B1 (de) 2011-11-23
EP1508100A2 (de) 2005-02-23
AU2003234641B2 (en) 2009-08-27
US20030225995A1 (en) 2003-12-04
CA2487355C (en) 2012-07-17
US7447872B2 (en) 2008-11-04
CN100354853C (zh) 2007-12-12
WO2003102805A3 (en) 2004-08-26

Similar Documents

Publication Publication Date Title
ATE534955T1 (de) Inter-chip prozessor kontrollebenen-kommunikation
Khawam et al. The reconfigurable instruction cell array
KR101713815B1 (ko) 고효율의 내장형 동종 멀티코어 플랫폼용 타일 기반 프로세서 구조 모델
EP2237165A3 (de) Multiprozessor mit spezifischer Architektur von Kommunikationselementen
US20050005084A1 (en) Scalable processing architecture
US20050166038A1 (en) High-performance hybrid processor with configurable execution units
DE69531860D1 (de) Architektur für ein auf mehrere rechner verteiltes abarbeitungsprotokoll
WO2004114088A3 (en) System and method of enhancing efficiency and utilization of memory bandwidth in reconfigurable hardware
TW200619972A (en) High performance computing system and method
ATE416418T1 (de) Register für datenuebertragung in einem multithreaded prozessor
EP3836031A3 (de) Prozessor, chip und elektronisches gerät für neuronales netz
Dahnoun Multicore DSP: from algorithms to real-time implementation on the TMS320C66x SoC
CN108415728B (zh) 一种用于处理器的扩展浮点运算指令执行方法及装置
Yüzügüler et al. Scale-out systolic arrays
CN101553780A (zh) Vliw处理器的虚拟功能单元
Taylor et al. The raw prototype design document
Taylor Design decision in the implementation of a raw architecture workstation
ATE338976T1 (de) Vliw prozessor mit datenueberflussmittel
Baxter et al. Building blocks for a new generation of application specific computing systems
Brodsky et al. On the complexity of buffer allocation in message passing systems
Simar et al. How TI adopted VLIW in digital signal processors
Panda et al. Extending course-grained reconfigurable arrays with multi-kernel dataflow
DE50112962D1 (de) Rechnerknotenarchitektur mit dediziertem middleware prozessor
ATE463786T1 (de) Hochleistungsfähiger benutzer-konfigurierbarer prozessor
Anders et al. A formal semantics of exposed datapath architectures with buffered processing units