ATE417316T1 - Interruptschema für bus-controller - Google Patents
Interruptschema für bus-controllerInfo
- Publication number
- ATE417316T1 ATE417316T1 AT05745187T AT05745187T ATE417316T1 AT E417316 T1 ATE417316 T1 AT E417316T1 AT 05745187 T AT05745187 T AT 05745187T AT 05745187 T AT05745187 T AT 05745187T AT E417316 T1 ATE417316 T1 AT E417316T1
- Authority
- AT
- Austria
- Prior art keywords
- processor
- interrupt request
- completion
- generated
- transaction
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/20—Handling requests for interconnection or transfer for access to input/output bus
- G06F13/24—Handling requests for interconnection or transfer for access to input/output bus using interrupt
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
- Information Transfer Systems (AREA)
- Air Bags (AREA)
- Traffic Control Systems (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04102727 | 2004-06-15 |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE417316T1 true ATE417316T1 (de) | 2008-12-15 |
Family
ID=34970202
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT05745187T ATE417316T1 (de) | 2004-06-15 | 2005-06-09 | Interruptschema für bus-controller |
Country Status (7)
Country | Link |
---|---|
US (1) | US20070208896A1 (de) |
EP (1) | EP1759297B1 (de) |
JP (1) | JP2008502977A (de) |
CN (1) | CN1969268B (de) |
AT (1) | ATE417316T1 (de) |
DE (1) | DE602005011613D1 (de) |
WO (1) | WO2005124564A1 (de) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1625506B1 (de) * | 2003-05-15 | 2007-08-08 | Nxp B.V. | Usb host controller mit speicher für transferdeskriptoren |
US8713239B2 (en) * | 2004-06-15 | 2014-04-29 | Nxp B.V. | Bus controller for handling split transactions |
US20080155154A1 (en) * | 2006-12-21 | 2008-06-26 | Yuval Kenan | Method and System for Coalescing Task Completions |
CN101526929B (zh) * | 2008-03-07 | 2012-08-29 | 深圳迈瑞生物医疗电子股份有限公司 | 一种集成设备驱动的系统及其应用方法 |
TWI529528B (zh) * | 2013-05-29 | 2016-04-11 | 祥碩科技股份有限公司 | 資料管理方法 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5606703A (en) * | 1995-12-06 | 1997-02-25 | International Business Machines Corporation | Interrupt protocol system and method using priority-arranged queues of interrupt status block control data structures |
US5966546A (en) * | 1996-09-12 | 1999-10-12 | Cabletron Systems, Inc. | Method and apparatus for performing TX raw cell status report frequency and interrupt frequency mitigation in a network node |
US6209054B1 (en) * | 1998-12-15 | 2001-03-27 | Cisco Technology, Inc. | Reliable interrupt reception over buffered bus |
US6470408B1 (en) * | 1999-04-14 | 2002-10-22 | Hewlett-Packard Company | Apparatus and method for delivering interrupts via an APIC bus to IA-32 processors |
US6591350B1 (en) * | 1999-12-02 | 2003-07-08 | Stmicroelectronics, Inc. | System and method for dynamically controlling memory access prioritization |
US6618780B1 (en) * | 1999-12-23 | 2003-09-09 | Cirrus Logic, Inc. | Method and apparatus for controlling interrupt priority resolution |
US6742076B2 (en) * | 2000-01-03 | 2004-05-25 | Transdimension, Inc. | USB host controller for systems employing batched data transfer |
US6658515B1 (en) * | 2000-01-25 | 2003-12-02 | Dell Usa, L.P. | Background execution of universal serial bus transactions |
US6587898B1 (en) * | 2000-08-10 | 2003-07-01 | Dell Products, L.P. | Universal serial bus PC synchronization algorithm for peripheral devices |
US6681281B1 (en) * | 2000-11-17 | 2004-01-20 | Advanced Micro Devices, Inc. | System and method for implementing a multi-level interrupt scheme in a computer system |
US6792492B1 (en) * | 2001-04-11 | 2004-09-14 | Novell, Inc. | System and method of lowering overhead and latency needed to service operating system interrupts |
US6807595B2 (en) * | 2001-05-10 | 2004-10-19 | Qualcomm Incorporated | Mobile communication device having a prioritized interrupt controller |
US7043729B2 (en) * | 2002-08-08 | 2006-05-09 | Phoenix Technologies Ltd. | Reducing interrupt latency while polling |
US20050182862A1 (en) * | 2004-02-12 | 2005-08-18 | Ritz Andrew J. | System and method for detecting DMA-generated memory corruption in a PCI express bus system |
-
2005
- 2005-06-09 WO PCT/IB2005/051889 patent/WO2005124564A1/en not_active Application Discontinuation
- 2005-06-09 AT AT05745187T patent/ATE417316T1/de not_active IP Right Cessation
- 2005-06-09 CN CN2005800195282A patent/CN1969268B/zh not_active Expired - Fee Related
- 2005-06-09 US US11/629,731 patent/US20070208896A1/en not_active Abandoned
- 2005-06-09 DE DE602005011613T patent/DE602005011613D1/de active Active
- 2005-06-09 EP EP05745187A patent/EP1759297B1/de not_active Not-in-force
- 2005-06-09 JP JP2007516103A patent/JP2008502977A/ja not_active Withdrawn
Also Published As
Publication number | Publication date |
---|---|
EP1759297B1 (de) | 2008-12-10 |
US20070208896A1 (en) | 2007-09-06 |
EP1759297A1 (de) | 2007-03-07 |
DE602005011613D1 (de) | 2009-01-22 |
CN1969268A (zh) | 2007-05-23 |
CN1969268B (zh) | 2010-05-26 |
JP2008502977A (ja) | 2008-01-31 |
WO2005124564A1 (en) | 2005-12-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW200502788A (en) | Redundant external storage virtualization computer system | |
CN1985247B (zh) | 存储器读请求越过存储器写 | |
TW200625099A (en) | Redundant storage virtualization computer system | |
CN101416137B (zh) | 具有不一致帧速的多个usb控制器的功率优化帧同步 | |
ATE516551T1 (de) | Vereinigter dma | |
JP6174186B2 (ja) | キャッシュコヒーレンシを有する集積回路 | |
CN102203744A (zh) | 存储控制器数据的再分配 | |
ATE417316T1 (de) | Interruptschema für bus-controller | |
US9563443B2 (en) | Information processing device, peripheral device control method, and non-transitory computer readable medium storing filter driver for controlling a power state of a peripheral device | |
TW200604828A (en) | Direct memory access (DMA) controller and bus structure in a master/slave system | |
GB2432943A (en) | Data transfer into a processor cache using a DMA controller in the processor | |
WO2004031964A3 (en) | Method and apparatus for reducing overhead in a data processing system with a cache | |
TW200504522A (en) | Trusted peripheral mechanism | |
US20230409245A1 (en) | Method and system for solid state drive (ssd)-based redundant array of independent disks (raid) | |
TW200636475A (en) | Method for enabling or disabling a peripheral maintaining electrically connected to a computer system | |
US9565049B2 (en) | Communication apparatus, communication method, and computer product for sharing data | |
EP1759295B1 (de) | Mechanismus zur speichersequestrierung für busgeräte | |
JP4892683B2 (ja) | データを転送するためのデータ処理の装置および方法 | |
CN104981814A (zh) | 安全协处理器引导性能 | |
WO2008015685A3 (en) | Systems and methods for synchronous code retrieval from an asynchronous source | |
JPWO2012124431A1 (ja) | 半導体装置 | |
CN107220190B (zh) | 一种与主机驱动实现双向信息交互的自定义usb鼠标和键盘的系统及方法 | |
WO2004003757A3 (en) | Direct transaction mode for peripheral devices | |
KR20180075162A (ko) | 전자 시스템 및 그 동작 방법 | |
TW201407379A (zh) | 擴充模組及其雲端裝置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |