WO2016204973A1 - Enabling a chipset that supports a single display to support dual display - Google Patents

Enabling a chipset that supports a single display to support dual display Download PDF

Info

Publication number
WO2016204973A1
WO2016204973A1 PCT/US2016/035321 US2016035321W WO2016204973A1 WO 2016204973 A1 WO2016204973 A1 WO 2016204973A1 US 2016035321 W US2016035321 W US 2016035321W WO 2016204973 A1 WO2016204973 A1 WO 2016204973A1
Authority
WO
WIPO (PCT)
Prior art keywords
panel
backlight
chipset
panels
display
Prior art date
Application number
PCT/US2016/035321
Other languages
French (fr)
Inventor
Mallari C. HANCHATE
Ganesh R. S.T
Bharath Kumar
Sameer Kp
Original Assignee
Intel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US15/090,911 external-priority patent/US11348511B2/en
Application filed by Intel Corporation filed Critical Intel Corporation
Publication of WO2016204973A1 publication Critical patent/WO2016204973A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/3287Power saving characterised by the action undertaken by switching off individual functional units in the computer system
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/16Constructional details or arrangements
    • G06F1/1613Constructional details or arrangements for portable computers
    • G06F1/1633Constructional details or arrangements of portable computers not specific to the type of enclosures covered by groups G06F1/1615 - G06F1/1626
    • G06F1/1637Details related to the display arrangement, including those related to the mounting of the display in the housing
    • G06F1/1647Details related to the display arrangement, including those related to the mounting of the display in the housing including at least an additional display
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3206Monitoring of events, devices or parameters that trigger a change in power modality
    • G06F1/3215Monitoring of peripheral devices
    • G06F1/3218Monitoring of peripheral devices of display devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/325Power saving in peripheral device
    • G06F1/3265Power saving in display device
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • G06F3/1423Digital output to display device ; Cooperation and interconnection of the display device with other functional units controlling a plurality of local displays, e.g. CRT and flat panel display
    • G06F3/1431Digital output to display device ; Cooperation and interconnection of the display device with other functional units controlling a plurality of local displays, e.g. CRT and flat panel display using a single graphics controller
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/003Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • G09G5/006Details of the interface to the display terminal
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/06Adjustment of display parameters
    • G09G2320/0626Adjustment of display parameters for control of overall brightness
    • G09G2320/064Adjustment of display parameters for control of overall brightness by time modulation of the brightness of the illumination source
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • G09G2330/021Power management, e.g. power saving
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • G09G2330/026Arrangements or methods related to booting a display
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/10Use of a protocol of communication by packets in interfaces along the display data pipeline
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/3406Control of illumination source
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/18Timing circuits for raster scan displays
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D10/00Energy efficient computing, e.g. low power processors, power management or thermal management

Definitions

  • This relates generally to computer systems that have two displays.
  • a system may have two displays, including a conventional display and an embedded display that may be embedded on the surface of a laptop keyboard for example.
  • An example of one reason for such an arrangement is that an end user may prefer one type of display for reading a book and a different display for another function such as gaming.
  • one display may be part of a scan matrix and track pad of a laptop computer.
  • other dual display embodiments are also contemplated.
  • Figure 1 is an embedded Display Port panel power sequencing timing diagram according to one embodiment
  • Figure 2 is a hardware schematic for one embodiment
  • Figure 3 is an embedded Display Port timing specification according to one embodiment
  • Figure 4 is a flow chart for one embodiment
  • Figure 5 is a continuation of the flow chart of Figure 4.
  • Figure 6 is a continuation of the flow chart of Figure 4.
  • Figure 7 is a hardware depiction for another embodiment.
  • Two extended embedded Display Port displays may be enabled by using a single set of panel power sequencing (PPS) signals from a chipset to enable the two embedded Display Port panels.
  • PPS panel power sequencing
  • the backlight module brightness is controlled by making use of a pin available on a system on a chip (SOC) and modification of drivers. This helps to save power when only one panel is used. When both panels are used simultaneously, power savings can be achieved by using backlight control signals.
  • PWM pulse width modulated
  • a panel power sequencing signals are important for operating within the embedded Display Port specification. All embedded display panels may align to the embedded Display Port (eDP) specification and follow the power up and down sequencing requirements as shown in Figure 1 .
  • the LCDVCC signal is a panel input power enable that powers a timing controller inside the panel and other embedded Display Port logic such as the main link and the auxiliary channel (AUX CH).
  • the HPD channel is hot plug detect.
  • BKLT_EN is the enable backlight power
  • BKLT_CNTRL is a pulse width modulated control signal that controls the brightness of the panel by controlling the backlight source. This may be used in a way that reduces power consumption.
  • Timing parameters are as follows:
  • the backlight enable (BKLT) and LCDVCC enable signals from the chipset 10 to the first panel 14 may be shared with the second panel 12 as shown in Figure 2.
  • the backlight signal BKLT is also ported for the second panel 14.
  • the backlight control signal (BKLT_CNTRL) may be reserved only for the first panel 12.
  • the chipset 10 supplies the backlight signal and the LCDVCC enable signal to both panels 12 and 14.
  • the first panel uses the native
  • the second panel 14 can use a pulse width modulated signal from the chipset 10 (e.g. DISP_UTILITY) for controlling brightness of the second panel so that it has a more efficient panel control mechanism.
  • a pulse width modulated signal from the chipset 10 e.g. DISP_UTILITY
  • Sharing the PPS signals up to the T3 stage of the sequence shown in Figure 1 means that it is possible that the sequence of both panels continues concurrently, until time parameter T3. Then the further operations may continue sequentially. However, this is not issue as an embedded Display Port panel allows the source to continue until parameter T3 and turn off the panel.
  • Figure 4 shows a dual display sequence 20 which may be implemented in software, firmware and/or hardware.
  • software and firmware embodiments it may be implemented by computer executed instructions stored in one or more non- transitory computer readable media such as magnetic, optical, or semiconductor storage.
  • non- transitory computer readable media such as magnetic, optical, or semiconductor storage.
  • chipset 10 it may be implemented by the chipset 10.
  • the sequence 20 begins by determining whether both panel 1 and panel 2 are on, at diamond 22. If so, the power supply VDD is turned on to both panels and the auxiliary channel is enabled as indicated in block 24. Then the panel capabilities are read from both panels, as indicated in block 26. Next the link for the panel 1 is trained, as indicated in block 28.
  • the duty cycle for the second panel is set to zero (block 30) so that the backlight is not enabled when there is no display on the screen. Seeing backlighting with no displayed content might be disconcerting for some end users.
  • the backlight is enabled on panel 1 which will be the first to display.
  • the link for panel 2 is trained at block 34.
  • the pulse width modulated duty cycle for panel 2 may be increased (block 36) to enable panel 2 backlighting, now that the link for panel 2 has been trained in block 34. Note the sequential link training, since this occurs after time parameter T3.
  • the PWM signal for panel 2 has its duty cycle reduced to zero to avoid backlighting without picture as indicated in block 48.
  • the backlight for both panels is enabled as indicated in block 50. For panel 1 this means that the backlight gets enabled; for panel 2 this means that the backlight gets enabled but the backlight remains black because the duty cycle is zero.
  • the duty cycle of the pulse width modulated signal for panel 1 is set to zero as indicated in block 60.
  • the backlight is then enabled as indicated in block 62. This means that the backlighting will be effective on panel 2 and is on at panel 1 but panel 1 has no duty cycle and therefore does not generate any backlight.
  • the backlight boost goes into its lowest power consumer mode if the backlight controller pulse width modulated signal its programmed to zero duty cycle in the case of a single panel usage case.
  • an additional modification may be implemented as indicated in Figure 7.
  • a general purpose input/out (GPIO) pin that may be available with some chipsets may be used for this purpose.
  • Two GPIO control signals may be used to control the LCDVCC_EN and BKLT_EN signals from port A (panel 1 ) to port C (panel 2) through a switch 64, such as field effect transistor, as shown in Figure 7. This switch may totally turn off the power to the second unused panel.
  • One example embodiment may be a method comprising operating two Display Port panels directly from one chipset by sharing backlight and power enable signals from the chipset with both panels, and causing a backlight to one of said panels to be turned off.
  • the method may include wherein turning off the backlight of one panel includes setting its duty cycle to zero.
  • the method may include wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight.
  • the method may include successively link training each panel.
  • the method may include increasing the duty cycle when the one panel is used for display.
  • the method may include selectively enabling simultaneous display on both panels or display on either but not both of said panels.
  • the method may include wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel.
  • the method may include using a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
  • In another example embodiment may include one or more non-transitory computer readable media storing instructions executed by a hardware processor to perform a sequence comprising operating two Display Port panels directly from one chipset by sharing backlight and power enable signals from the chipset with both panels, and causing a backlight to one of said panels to be turned off.
  • the media may include wherein turning off the backlight of one panel includes setting its duty cycle to zero.
  • the media may include wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight.
  • the media may include wherein said sequence includes successively link training each panel.
  • the media may include wherein said sequence includes increasing the duty cycle when the one panel is used for display.
  • the media may include wherein said sequence includes selectively enabling simultaneous display on both panels or display on either but not both of said panels.
  • the media may include wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel.
  • the media may include wherein said sequence includes using a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
  • Another example embodiment may be an apparatus comprising a chipset to directly operate two Display Port panels by sharing backlight and power enable signals from the chipset with both panels, and causing the backlight to one of said panels to be turned off, and a storage coupled to said chipset.
  • the apparatus may include wherein turning off the backlight of one panel includes setting its duty cycle to zero.
  • the apparatus may include wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight.
  • the apparatus may include said chipset to successively link train each panel.
  • the apparatus may include said chipset to increase the duty cycle when the one panel is used for display.
  • the apparatus may include said chipset to selectively enable simultaneous display on both panels or display on either but not both of said panels.
  • the apparatus may include wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel.
  • the apparatus may include said chipset to use a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
  • the apparatus may include a pair of display panels, one of which is embedded.
  • graphics processing techniques described herein may be implemented in various hardware architectures.
  • graphics functionality may be integrated within a chipset.
  • a discrete graphics processor may be used.
  • the graphics functions may be implemented by a general purpose processor, including a multicore processor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • Human Computer Interaction (AREA)
  • Computer Graphics (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Liquid Crystal Display Device Control (AREA)

Abstract

Two extended embedded Display Port displays may be enabled by using a single set of panel power sequencing (PPS) signals from a chipset to enable the two embedded Display Port panels. To enhance the user experience, the backlight module brightness is controlled by making use of a pin available on a system on a chip (SOC) and modification of drivers. This helps to save power when only one panel is used. When both panels are used simultaneously, power savings can be achieved by using backlight control signals.

Description

ENABLING A CHIPSET THAT SUPPORTS A
SINGLE DISPLAY TO SUPPORT DUAL DISPLAY
Background
[0001 ] This relates generally to computer systems that have two displays.
[0002] For a variety of reasons, a system may have two displays, including a conventional display and an embedded display that may be embedded on the surface of a laptop keyboard for example. An example of one reason for such an arrangement is that an end user may prefer one type of display for reading a book and a different display for another function such as gaming. For example, one display may be part of a scan matrix and track pad of a laptop computer. However, other dual display embodiments are also contemplated.
[0003] Often times the hardware supplied with a given computer system and, particularly a central processing units and associated chipsets, are only adapted for a single display which is typically an external internal display.
[0004] This may not be an issue with some technologies but with embedded Display Port (eDP) technologies, a number of control signals are needed. See Embedded Display Port Specification, version 1 .4 (2012) available from Video Electronics Standards Association (VESA). If the chipset does not produce those control signals, absent additional hardware, typically the system will not support two embedded Display Port displays.
[0005] One solution is to provide an additional controller to operate the additional display. But this results in all kinds of complexities in coordinating with the embedded controller and necessarily involves additional hardware costs.
Brief Description Of The Drawings
[0006] Some embodiments are described with respect to the following figures:
Figure 1 is an embedded Display Port panel power sequencing timing diagram according to one embodiment;
Figure 2 is a hardware schematic for one embodiment; Figure 3 is an embedded Display Port timing specification according to one embodiment;
Figure 4 is a flow chart for one embodiment;
Figure 5 is a continuation of the flow chart of Figure 4;
Figure 6 is a continuation of the flow chart of Figure 4; and
Figure 7 is a hardware depiction for another embodiment.
Detailed Description
[0007] Two extended embedded Display Port displays may be enabled by using a single set of panel power sequencing (PPS) signals from a chipset to enable the two embedded Display Port panels. To enhance the user experience, the backlight module brightness is controlled by making use of a pin available on a system on a chip (SOC) and modification of drivers. This helps to save power when only one panel is used. When both panels are used simultaneously, power savings can be achieved by using backlight control signals.
[0008] Specifically existing PPS signals for the panel and backlight enable may be reused for both displays. Two different pulse width modulated (PWM) control signals are used to enable the backlight module during boot-up.
[0009] As shown in Figure 1 , a panel power sequencing signals are important for operating within the embedded Display Port specification. All embedded display panels may align to the embedded Display Port (eDP) specification and follow the power up and down sequencing requirements as shown in Figure 1 . The LCDVCC signal is a panel input power enable that powers a timing controller inside the panel and other embedded Display Port logic such as the main link and the auxiliary channel (AUX CH). The HPD channel is hot plug detect. BKLT_EN is the enable backlight power and BKLT_CNTRL is a pulse width modulated control signal that controls the brightness of the panel by controlling the backlight source. This may be used in a way that reduces power consumption. [0010] Timing parameters are as follows:
Figure imgf000005_0001
Table 1.1 : eDP power sequence Timing requirements
[001 1 ] There is only one native port in embedded Display Port in some chipsets including those available from Intel Corporation, Santa Clara, CA, USA. Hence anyone of the available two Display Data Interface (DDI) ports may be used to support the dual embedded Display Port acting as a source of the pixels for the second DDI port. If the existing chipset only supports one embedded Display Port natively, this also means there is only one set of PPS signals available. To meet the power requirements to power up and down, of the second embedded Display Port panel according to Figure 1 , these signals must be obtained from some other source.
[0012] According to one embodiment, the backlight enable (BKLT) and LCDVCC enable signals from the chipset 10 to the first panel 14 may be shared with the second panel 12 as shown in Figure 2. Thus, as shown, the backlight signal BKLT is also ported for the second panel 14. The backlight control signal (BKLT_CNTRL) may be reserved only for the first panel 12.
[0013] Thus the chipset 10 supplies the backlight signal and the LCDVCC enable signal to both panels 12 and 14. Hence, the first panel uses the native
BKLT_CNTRL control signal for brightness control. The second panel 14 can use a pulse width modulated signal from the chipset 10 (e.g. DISP_UTILITY) for controlling brightness of the second panel so that it has a more efficient panel control mechanism.
[0014] Sharing the PPS signals up to the T3 stage of the sequence shown in Figure 1 means that it is possible that the sequence of both panels continues concurrently, until time parameter T3. Then the further operations may continue sequentially. However, this is not issue as an embedded Display Port panel allows the source to continue until parameter T3 and turn off the panel.
[0015] Figure 4 shows a dual display sequence 20 which may be implemented in software, firmware and/or hardware. In software and firmware embodiments it may be implemented by computer executed instructions stored in one or more non- transitory computer readable media such as magnetic, optical, or semiconductor storage. In one embodiment it may be implemented by the chipset 10.
[0016] The sequence 20 begins by determining whether both panel 1 and panel 2 are on, at diamond 22. If so, the power supply VDD is turned on to both panels and the auxiliary channel is enabled as indicated in block 24. Then the panel capabilities are read from both panels, as indicated in block 26. Next the link for the panel 1 is trained, as indicated in block 28.
[0017] Thereafter the duty cycle for the second panel is set to zero (block 30) so that the backlight is not enabled when there is no display on the screen. Seeing backlighting with no displayed content might be disconcerting for some end users.
[0018] Then, as indicated in block 32, the backlight is enabled on panel 1 which will be the first to display. Next the link for panel 2 is trained at block 34. Thereafter the pulse width modulated duty cycle for panel 2 may be increased (block 36) to enable panel 2 backlighting, now that the link for panel 2 has been trained in block 34. Note the sequential link training, since this occurs after time parameter T3.
[0019] If only one panel is enabled, as determined in diamond 38, in Figure 4, then the flow continues at Figure 5 and the sequence 40 therein. If only panel 1 is enabled, then the power supply VDD is turned on to both panels and the auxiliary channel is enabled as indicated in block 42. Next, the panel 1 capabilities are read as shown in block 44, and the link training for panel 1 is done as indicated in block 46.
[0020] Thereafter, the PWM signal for panel 2 has its duty cycle reduced to zero to avoid backlighting without picture as indicated in block 48. Then the backlight for both panels is enabled as indicated in block 50. For panel 1 this means that the backlight gets enabled; for panel 2 this means that the backlight gets enabled but the backlight remains black because the duty cycle is zero.
[0021 ] The flow of Figure 4 continues to the sequence 52 of Figure 6 if and when only panel 2 is enabled. In this case, the power supply is turned on to both panels and the auxiliary channel is again enabled as indicated in block 54. Because only panel 2 is being used, the capabilities for panel 2 are read as indicated in block 56 and panel 2 link is trained as indicated in block 58.
[0022] In this case, the duty cycle of the pulse width modulated signal for panel 1 is set to zero as indicated in block 60. The backlight is then enabled as indicated in block 62. This means that the backlighting will be effective on panel 2 and is on at panel 1 but panel 1 has no duty cycle and therefore does not generate any backlight.
[0023] The backlight boost goes into its lowest power consumer mode if the backlight controller pulse width modulated signal its programmed to zero duty cycle in the case of a single panel usage case. To attain greater power savings, an additional modification may be implemented as indicated in Figure 7. A general purpose input/out (GPIO) pin that may be available with some chipsets may be used for this purpose. Two GPIO control signals may be used to control the LCDVCC_EN and BKLT_EN signals from port A (panel 1 ) to port C (panel 2) through a switch 64, such as field effect transistor, as shown in Figure 7. This switch may totally turn off the power to the second unused panel.
[0024] The following clauses and/or examples pertain to further embodiments:
One example embodiment may be a method comprising operating two Display Port panels directly from one chipset by sharing backlight and power enable signals from the chipset with both panels, and causing a backlight to one of said panels to be turned off. The method may include wherein turning off the backlight of one panel includes setting its duty cycle to zero. The method may include wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight. The method may include successively link training each panel. The method may include increasing the duty cycle when the one panel is used for display. The method may include selectively enabling simultaneous display on both panels or display on either but not both of said panels. The method may include wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel. The method may include using a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
[0025] In another example embodiment may include one or more non-transitory computer readable media storing instructions executed by a hardware processor to perform a sequence comprising operating two Display Port panels directly from one chipset by sharing backlight and power enable signals from the chipset with both panels, and causing a backlight to one of said panels to be turned off. The media may include wherein turning off the backlight of one panel includes setting its duty cycle to zero. The media may include wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight. The media may include wherein said sequence includes successively link training each panel. The media may include wherein said sequence includes increasing the duty cycle when the one panel is used for display. The media may include wherein said sequence includes selectively enabling simultaneous display on both panels or display on either but not both of said panels. The media may include wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel. The media may include wherein said sequence includes using a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
[0026] Another example embodiment may be an apparatus comprising a chipset to directly operate two Display Port panels by sharing backlight and power enable signals from the chipset with both panels, and causing the backlight to one of said panels to be turned off, and a storage coupled to said chipset. The apparatus may include wherein turning off the backlight of one panel includes setting its duty cycle to zero. The apparatus may include wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight. The apparatus may include said chipset to successively link train each panel. The apparatus may include said chipset to increase the duty cycle when the one panel is used for display. The apparatus may include said chipset to selectively enable simultaneous display on both panels or display on either but not both of said panels. The apparatus may include wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel. The apparatus may include said chipset to use a pulse width modulated signal from said chipset as a backlight control signal for the other panel. The apparatus may include a pair of display panels, one of which is embedded.
[0027] The graphics processing techniques described herein may be implemented in various hardware architectures. For example, graphics functionality may be integrated within a chipset. Alternatively, a discrete graphics processor may be used. As still another embodiment, the graphics functions may be implemented by a general purpose processor, including a multicore processor.
[0028] References throughout this specification to "one embodiment" or "an embodiment" mean that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one implementation
encompassed within the present disclosure. Thus, appearances of the phrase "one embodiment" or "in an embodiment" are not necessarily referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be instituted in other suitable forms other than the particular embodiment illustrated and all such forms may be encompassed within the claims of the present application. [0029] While a limited number of embodiments have been described, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of this disclosure.

Claims

What is claimed is: 1 . A method comprising:
operating two Display Port panels directly from one chipset by sharing backlight and power enable signals from the chipset with both panels; and
causing a backlight to one of said panels to be turned off.
2. The method of claim 1 wherein turning off the backlight of one panel includes setting its duty cycle to zero.
3. The method of claim 1 wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight.
4. The method of claim 1 including successively link training each panel.
5. The method of claim 2 including increasing the duty cycle when the one panel is used for display.
6. The method of claim 1 including selectively enabling simultaneous display on both panels or display on either but not both of said panels.
7. The method of claim 1 wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel.
8. The method of claim 7 including using a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
9. One or more non-transitory computer readable media storing instructions executed by a hardware processor to perform a sequence comprising:
operating two Display Port panels directly from one chipset by sharing backlight and power enable signals from the chipset with both panels; and
causing a backlight to one of said panels to be turned off.
10. The media of claim 9 wherein turning off the backlight of one panel includes setting its duty cycle to zero.
1 1 . The media of claim 9 wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight.
12. The media of claim 9 wherein said sequence includes successively link training each panel.
13. The media of claim 10 wherein said sequence includes increasing the duty cycle when the one panel is used for display.
14. The media of claim 9 wherein said sequence includes selectively enabling simultaneous display on both panels or display on either but not both of said panels.
15. The media of claim 9 wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel.
16. The media of claim 15 wherein said sequence includes using a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
17. An apparatus comprising:
a chipset to directly operate two Display Port panels by sharing backlight and power enable signals from the chipset with both panels, and causing the backlight to one of said panels to be turned off; and
a storage coupled to said chipset.
18. The apparatus of claim 17 wherein turning off the backlight of one panel includes setting its duty cycle to zero.
19. The apparatus of claim 17 wherein turning off the backlight of one panel indicates operating a switch to turn off said backlight.
20. The apparatus of claim 17, said chipset to successively link train each panel.
21 . The apparatus of claim 18, said chipset to increase the duty cycle when the one panel is used for display.
22. The apparatus of claim 17, said chipset to selectively enable simultaneous display on both panels or display on either but not both of said panels.
23. The apparatus of claim 17 wherein the chipset produces only one backlight brightness control signal, using said signal for only one panel.
24. The apparatus of claim 23, said chipset to use a pulse width modulated signal from said chipset as a backlight control signal for the other panel.
25. The apparatus of claim 17 including a pair of display panels, one of which is embedded.
PCT/US2016/035321 2015-06-19 2016-06-01 Enabling a chipset that supports a single display to support dual display WO2016204973A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
IN3090CH2015 2015-06-19
IN3090/CHE/2015 2015-06-19
US15/090,911 2016-04-05
US15/090,911 US11348511B2 (en) 2015-06-19 2016-04-05 Enabling a chipset that supports a single display to support dual display

Publications (1)

Publication Number Publication Date
WO2016204973A1 true WO2016204973A1 (en) 2016-12-22

Family

ID=57545909

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2016/035321 WO2016204973A1 (en) 2015-06-19 2016-06-01 Enabling a chipset that supports a single display to support dual display

Country Status (1)

Country Link
WO (1) WO2016204973A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107093408A (en) * 2017-06-29 2017-08-25 青岛海信电器股份有限公司 The control method and device of backlight lightening when smart machine is started shooting
CN111243532A (en) * 2020-01-16 2020-06-05 聚好看科技股份有限公司 Backlight control method and display device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7271802B2 (en) * 2003-05-21 2007-09-18 Richtek Technology Corp. Dual panel display backlight power controller chip for handheld apparatus
US20100141633A1 (en) * 2008-12-08 2010-06-10 Dimitry Goder Embedded Display Power Management
US20140210697A1 (en) * 2013-01-31 2014-07-31 Apple Inc. Display Circuitry with Dynamic Pixel Backlight and Backlight Sloping Control
US20140307011A1 (en) * 2011-11-11 2014-10-16 Dolby Laboratories Licensing Corporation Systems and Methods for Display Systems Having Improved Power Profiles
US20150130850A1 (en) * 2013-11-12 2015-05-14 Nvidia Corporation Method and apparatus to provide a lower power user interface on an lcd panel through localized backlight control

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7271802B2 (en) * 2003-05-21 2007-09-18 Richtek Technology Corp. Dual panel display backlight power controller chip for handheld apparatus
US20100141633A1 (en) * 2008-12-08 2010-06-10 Dimitry Goder Embedded Display Power Management
US20140307011A1 (en) * 2011-11-11 2014-10-16 Dolby Laboratories Licensing Corporation Systems and Methods for Display Systems Having Improved Power Profiles
US20140210697A1 (en) * 2013-01-31 2014-07-31 Apple Inc. Display Circuitry with Dynamic Pixel Backlight and Backlight Sloping Control
US20150130850A1 (en) * 2013-11-12 2015-05-14 Nvidia Corporation Method and apparatus to provide a lower power user interface on an lcd panel through localized backlight control

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107093408A (en) * 2017-06-29 2017-08-25 青岛海信电器股份有限公司 The control method and device of backlight lightening when smart machine is started shooting
CN111243532A (en) * 2020-01-16 2020-06-05 聚好看科技股份有限公司 Backlight control method and display device

Similar Documents

Publication Publication Date Title
US11348511B2 (en) Enabling a chipset that supports a single display to support dual display
US10157574B2 (en) Display device and driving method thereof
CN106415697B (en) Display device, electronic apparatus including the same, and method of operating the electronic apparatus
US9740046B2 (en) Method and apparatus to provide a lower power user interface on an LCD panel through localized backlight control
US10275012B2 (en) Operating method for display corresponding to luminance, driving circuit, and electronic device supporting the same
US7698579B2 (en) Multiplexed graphics architecture for graphics power management
EP2889860B1 (en) Organic light emitting diode display device and method of driving the same
JP4750173B2 (en) Dual display computer
KR100910683B1 (en) Method and system for providing artifact-free transitions between dual display controllers
US20090213033A1 (en) Timing controller for reducing power consumption and display device having the same
US10741128B2 (en) Dual scan out display system
US9269305B2 (en) Reduced backlight turn on time
US9996312B2 (en) Display driver, display system and microcomputer
CN106960651B (en) Display device and driving method thereof
US8970641B2 (en) Display device
KR102207220B1 (en) Display driver, method for driving display driver and image display system
US20020036635A1 (en) Information processing apparatus and method for controlling power supply for a display thereof
WO2016204973A1 (en) Enabling a chipset that supports a single display to support dual display
KR20130118773A (en) Display control system
US20170004789A1 (en) Display device, method of driving a display device, and display system
US9001133B2 (en) Edid shadowing techniques for fast display startup
KR101314283B1 (en) Liquid crystal display device and driving method thereof
US11705078B1 (en) Systems and methods for selective disablement of backlights corresponding to identified non-utilized viewable areas of a display panel
JP5431715B2 (en) Step signal and control signal processing method, electronic apparatus, computer, and computer program
KR20090099352A (en) Liquid crystal display device and driving method thereof

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 16812136

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 16812136

Country of ref document: EP

Kind code of ref document: A1