US8362996B2 - Display with CLK phase auto-adjusting mechanism and method of driving same - Google Patents

Display with CLK phase auto-adjusting mechanism and method of driving same Download PDF

Info

Publication number
US8362996B2
US8362996B2 US12/704,658 US70465810A US8362996B2 US 8362996 B2 US8362996 B2 US 8362996B2 US 70465810 A US70465810 A US 70465810A US 8362996 B2 US8362996 B2 US 8362996B2
Authority
US
United States
Prior art keywords
clock
display
clock signal
signals
timing controller
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US12/704,658
Other versions
US20110199368A1 (en
Inventor
Chien-Fu Huang
Chun-fan Chung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AU Optronics Corp
Original Assignee
AU Optronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by AU Optronics Corp filed Critical AU Optronics Corp
Assigned to AU OPTRONICS CORPORATION reassignment AU OPTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHUNG, CHUN-FAN, HUANG, CHIEN-FU
Priority to US12/704,658 priority Critical patent/US8362996B2/en
Priority to EP20100165000 priority patent/EP2360664A1/en
Priority to US12/986,056 priority patent/US8362997B2/en
Priority to CN201110037659.0A priority patent/CN102184696B/en
Priority to EP20110154092 priority patent/EP2360667A1/en
Priority to TW100104607A priority patent/TWI436325B/en
Publication of US20110199368A1 publication Critical patent/US20110199368A1/en
Publication of US8362996B2 publication Critical patent/US8362996B2/en
Application granted granted Critical
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/0275Details of drivers for data electrodes, other than drivers for liquid crystal, plasma or OLED displays, not related to handling digital grey scale data or to communication of data to the pixels by means of a current
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/08Details of timing specific for flat panels, other than clock recovery
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/06Handling electromagnetic interferences [EMI], covering emitted as well as received electromagnetic radiation
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/08Details of image data interface between the display device controller and the data line driver circuit

Definitions

  • the present invention relates generally to a display, and more particularly to a display that utilizes a CLK phase auto-adjusting mechanism in source drivers to increase the operation frequency of the display and a method of driving same.
  • a typical driving system of a flat panel display includes a timing controller, source drivers and gate drivers.
  • the timing controller generates data, clock and synchronization signals, which are transmitted to the source drivers in a bus manner.
  • the source drivers receive data from the timing controller according to the rising and falling edges of the clock signal.
  • Transmission interfaces commonly used for signal transfer between the timing controller and the source drivers are interfaces with two signal levels, such as reduced swing differential signaling (RSDS) and mini low voltage differential signaling (mini-LVDS) interfaces.
  • RSDS reduced swing differential signaling
  • mini-LVDS mini low voltage differential signaling
  • the data transmission rate in the driving system is substantially increased.
  • transmission of data and clock signals employs the bus transmission interface.
  • the signaling lines coupling to the timing controller and different source drivers have great line length difference. Accordingly, the signaling lines corresponding to different source drivers may work under different loads, resulting in rising and falling rates of transmission signals.
  • the source drivers since the source drivers jointly receive the data signals via a bus, the data signals received by different source drivers may have different phase delays due to different transmission line lengths. As a result, data and clock skews may occur in the transmission signals, thereby resulting in erroneous data reception in the source drivers and therefore deteriorating the performance of the flat panel display.
  • N N being a positive integer, select one clock signal from the plurality of clock signals ⁇ CLKj ⁇ as an optimal clock signal according to the clock training code, and latch the one or more corresponding data signals according to the optimal clock signal; and a display panel coupled with the plurality of source drivers, and configured to display the plurality of latched data received from the plurality of source drivers.
  • each source driver comprises a multi-phase clock generator for generating the plurality of clock signals, ⁇ CLKj ⁇ ; and a clock selector for obtaining the optimal clock signal from the plurality of clock signals ⁇ CLKj ⁇ according to the clock training code.
  • the multi-phase clock generator comprises buffer delays, delay locked loops (DLL) or phase locked loops (PLL).
  • DLL delay locked loops
  • PLL phase locked loops
  • the clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
  • the timing controller is configured to further provide a synchronization signal, SYNC, to the plurality of source drivers, wherein the synchronization signal SYNC has a high voltage period defining a clock training period in which the clock training code occurs.
  • the timing controller is configured to further provide a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
  • the clock signal is transmitted from the timing controller to the plurality of source drivers in a bus type
  • the plurality of data signals is transmitted from the timing controller to the plurality of source drivers in one of a bus type, a point-to-point type and a cascade type.
  • the display may have a scrambler coupled with the timing controller for scrambling the plurality of data signals before it is provided to the plurality of source drivers; and a plurality of descramblers, each descramble coupled with a corresponding source driver for descrambling scrambled data signals received from the scrambler.
  • the present invention relates to a method for driving a display for data display.
  • Each of the plurality of clock signals ⁇ CLKj ⁇ has a frequency that is identical to that of the at least one clock signal CLK and a phase that is different from each other and from that of the clock signals CLK
  • step (a) is performed with a timing controller, and wherein steps (b)-(d) are performed with a plurality of source drivers.
  • the generating step is performed with a multi-phase clock generator, wherein the multi-phase clock generator comprises buffer delays, DLL or PLL.
  • the selecting step is performed with a clock selector.
  • the selecting step comprises the steps of comparing each of the plurality of clock signals ⁇ CLKj ⁇ with the clock training code; determining whether a rising or falling edge of each of the plurality of clock signals ⁇ CLKj ⁇ falls within the clock training code; and selecting the one of which its rising edge or falling edge falls in the most middle of the clock training code as the optimal clock signal.
  • the clock signal is transmitted from the timing controller to the plurality of source drivers in a bus type
  • the plurality of data signals is transmitted from the timing controller to the plurality of source drivers in one of a bus type, a point-to-point type and a cascade type.
  • the clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
  • the method may have the step of providing a synchronization signal, SYNC having a high voltage period defining a clock training period in which the clock training code occurs.
  • the method may have the step of providing a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
  • the method also includes the step of displaying the latched data signals. Moreover, the method may include steps of scrambling the plurality of data signals before the providing step is performed; and descrambling the scrambled data signals before the latching step is performed.
  • the present invention relates to a display for displaying data.
  • the providing means comprises a timing controller.
  • the generating means comprises a multi-phase clock generator, and wherein the selecting means comprises a clock selector.
  • the multi-phase clock generator and the clock selector constitute a source driver.
  • FIG. 1 shows schematically a partially block diagram of a display according to one embodiment of the present invention
  • FIG. 2 shows schematically a partially block diagram of a display according to one embodiment of the present invention
  • FIG. 3 shows schematically a block diagram of a multi-phase clock generator of a display according to one embodiment of the present invention
  • FIG. 4 shows schematically a block diagram of a multi-phase clock generator of a display according to another embodiment of the present invention.
  • FIG. 5 shows schematically a flow chart for a clock phase selection according to one embodiment of the present invention
  • FIG. 6 shows schematically a timing chart of signals for driving a display according to one embodiment of the present invention
  • FIG. 7 shows schematically a timing chart of signals used for a clock phase selection according to one embodiment of the present invention.
  • FIG. 8 shows schematically a clock phase selection shown in FIG. 7 ;
  • FIG. 9 shows schematically a block diagram of a display according to one embodiment of the present invention.
  • FIG. 10 shows schematically a block diagram of a display according to another embodiment of the present invention.
  • FIG. 11 shows schematically a block diagram of a display according to yet another embodiment of the present invention.
  • FIG. 12 shows schematically a partially block diagram of a display according to one embodiment of the present invention.
  • FIG. 13 shows schematically a timing chart of signals for driving a display according to one embodiment of the present invention
  • FIG. 14 shows schematically a partially block diagram of a display according to another embodiment of the present invention.
  • FIG. 15 shows schematically (a) scrambling and (b) descrambling of data according to one embodiment of the present invention
  • FIG. 16 shows schematically scrambled clock phase signals according to one embodiment of the present invention
  • FIG. 17 shows schematically a block diagram of a display according to one embodiment of the present invention.
  • FIG. 18 shows schematically a block diagram of a display according to another embodiment of the present invention.
  • “around”, “about” or “approximately” shall generally mean within 20 percent, preferably within 10 percent, and more preferably within 5 percent of a given value or range. Numerical quantities given herein are approximate, meaning that the term “around”, “about” or “approximately” can be inferred if not expressly stated.
  • this invention in one aspect, relates to a display that utilizes a CLK phase auto-adjusting mechanism in source drivers to increase the operation frequency of the display and improve the performance of the display and a method of driving same.
  • the display 100 includes a timing controller (TCON) 110 and a plurality of source drivers 120 coupled with the timing controller 110 .
  • TCON timing controller
  • the timing controller 110 receives low voltage differential signals (LVDS) from one or more upstream devices and responsively generates clocks, control signals and data signals to be displayed.
  • the generated clocks, control signals and data signals are transmitted to the source drivers 120 via one or more transmission interfaces.
  • the source drivers 110 convert the received data signals into analog voltage driving signals in according to the clocks and control signals.
  • the converted analog voltage driving signals is used to drive a display panel (not shown) for display of the data signals.
  • the timing controller 110 is configured to provide a plurality of data signals, DATA, to be displayed, at least one clock signal, CLK, a clock training code corresponding to the plurality of data signals DATA, and a synchronization signal, SYNC.
  • the synchronization signal SYNC is adapted for controlling the time of outputting the voltage driving signals, i.e., the synchronization signal SYNC functions to notify each source driver 120 of the time the timing controller 110 transmits the data signals.
  • the synchronization signal SYNC is also adapted for initializing a process of clock phase selection, which its high voltage period is used to define a clock training period in which the clock training code occurs.
  • the clock training code is transmitted from the timing controller 110 to the plurality of source drivers 120 during a blanking.
  • Each source driver (SD) 120 has a multi-phase clock generator 121 and a MUX (clock selector) 122 and a data latch unit 123 .
  • the multi-phase clock generator 121 includes buffer delays, delay locked loops (DLL) or phase locked loops (PLL).
  • the MUX 122 of the source driver 120 selects one clock signal from the plurality of clock signals ⁇ CLKj ⁇ as an optimal clock signal according to the clock training code.
  • the selected optimal clock signal is used to latch the one or more corresponding data signals in the data latch unit 123 .
  • the latched data signals are adapted for driving the display panel to display the data signals.
  • the synchronization signal SYNC, the at least one clock signal CLK and the data signals DATA are transmitted from the timing controller 110 to the source drivers 120 in the bus type manner. As shown below, they can be transmitted from the timing controller 110 to the source drivers 120 in other manners, such as in a cascade type and a point-to-point type.
  • FIG. 2 shows schematically a partially block diagram of a display 200 according to one embodiment of the present invention.
  • the display 200 includes a timing controller 210 and a source driver 220 , which both are essentially same as those of the display 100 shown in FIG. 1 .
  • the source driver 220 has a multi-phase clock generator 221 for generating multiple phase clock signals, CLK 1 , CLK 2 , CLK 3 , . . . , and a clock phase comparator (clock phase selector) 222 for receiving the multiple phase clock signals, CLK 1 , CLK 2 , CLK 3 , . . .
  • the optimal clock signal CLK OP will be used to latch the data signal DATA received from the timing controller 210 .
  • FIGS. 3 and 4 are two embodiments of the source driver 220 .
  • the multi-phase clock generator 221 A of the source driver 220 includes buffer delays.
  • the multi-phase clock generator 221 B of the source driver 220 includes buffer delays, as shown in FIG. 4 .
  • FIGS. 5-8 a block diagram of a display 500 and its flow chart for a clock phase selection are schematically shown according to one embodiment of the present invention.
  • the timing controller 510 generates data signals DATA, a clock signal CLK, a clock training code corresponding to the data signals DATA, and a synchronization signal SYNC, and transmits them to the source driver 520 via one or more transmission interfaces.
  • the at least one clock signal CLK is received by the multi-phase CLK generator 521 , it generates multiple phase clock signals, CLK 1 , CLK 2 , CL 3 , . . . , responsively.
  • the multiple phase clock signals, CLK 1 , CLK 2 , CL 3 , . . . have the same frequency as that of the at least one clock signal CLK and different phases, as shown in FIGS. 7 and 8 .
  • the generated multiple phase clock signals, CLK 1 , CLK 2 , CL 3 , . . . , along the data signals DATA, the clock training code and the synchronization signal SYNC, are transmitted to the CLK selector 522 of the source driver 520 .
  • the synchronization signal SYNC has a high voltage period that is used to define a clock training period, as shown in FIG. 6 .
  • the CLK selector 522 compares each of the generated multiple phase clock signals, CLK 1 , CLK 2 , CL 3 , . . . , with the clock training code at step 523 .
  • the one of which its rising edge or falling edge falls in the most middle of the clock training code is selected as the optimal clock signal CLK OP (at step 524 ).
  • clock signals CLK 1 -CLK 8 there are eight clock signals CLK 1 -CLK 8 having different phases are generated.
  • the rising edges of CLK 1 , CLK 2 , CLK 3 , CLK 7 and CLK 8 are corresponding to the jitter portion of the DATA, and the rising edges of CLK 4 , CLK 5 and CLK 6 fall into the clock training code that are defined between two neighboring data jitters.
  • the rising edge of CLK 5 is in the most middle of the clock training code. Therefore, CLK 5 is selected as the optimal clock signal CLK OP .
  • the display data is received at step 525 . Otherwise, if no rising or falling edge of the generated multiple phase clock signals, CLK 1 , CLK 2 , CL 3 , . . . , falls in the clock training code, the multi-phase CLK generator 521 is requested to re-generate second multiple phase clock signals in accordance with the at least one clock signal CLK, which will be send to the CLK selector 522 for CLK phase selection.
  • a display of the invention is shown according to three different embodiments 900 , 1000 and 1100 , where data different transmission interfaces are employed respectively.
  • the synchronization signal SYNC and the at least one clock signal CLK are both transmitted from the timing controller TCON to the source drivers SD in the bus type manner.
  • the data signals DATA are transmitted in the point-to-point type manner.
  • the synchronization signal SYNC and the at least one clock signal CLK and the data signals DATA are all transmitted from the timing controller TCON to the source drivers SD in the bus type manner.
  • the synchronization signal SYNC is transmitted from the timing controller TCON to the source drivers SD in the bus type manner, while the at least one clock signal CLK and the data signals DATA are both transmitted in the cascade type manner.
  • FIG. 12 shows schematically a partially block diagram of a display 1200 according to one embodiment of the present invention.
  • the display 1200 has essentially same structure as the display 100 shown in FIG. 1 , except that the clock training and selection of the multi-phase clock signals generated by the multi-phase clock generator of the source driver are controlled by a receiving setup signal, DIO, or an output setup signal, STB, as shown in FIG. 13 , rather than by a synchronization signal SYNC. Both the receiving setup signal DIO and the output setup signal STB are generated by the timing controller.
  • the receiving setup signal DIO indicates the source drivers to prepare for data reception, while the output setup signal STB controls the time the source drivers output signals.
  • FIG. 14 shows schematically a partially block diagram of a display 1400 according to another embodiment of the present invention.
  • the display 1400 has essentially similar structure to the display 100 shown in FIG. 1 , except that scramblers and descramblers are utilized to reduce the EMI among the clock training code.
  • the display 1400 had a scrambler 1412 coupled with a data memory 1411 of the timing controller 141 .
  • the scrambler 1412 is adapted for scrambling the plurality of data signals and thus the clock training code, before they are transmitted to the source drivers 1420 .
  • the scrambled clock training code is used for selecting the optimal clock signal.
  • the scrambled data signals need being restored/descrambled before they are sent to a display panel. This can be implemented by a plurality of descramblers 1424 with each coupled with the data latch unit 1423 of a corresponding source driver 1420 for descrambling scrambled data signals received from the scrambler 1412 .
  • FIG. 15 shows schematically (a) scrambling and (b) descrambling of data according to one embodiment of the present invention.
  • the key generator may change the scrambler key
  • the timing controller TCON and the source driver are configured to change the key synchronously.
  • FIG. 16 shows scrambled clock phase signals of 250 phase data according to one embodiment of the present invention.
  • the real data, 10101010 greylevel 170
  • the regulated data 10101010 is no longer the regulated data 10101010, but irregulated data, thereby reducing the EMI.
  • a display having scramblers and descramblers is shown according to three different embodiments 1700 and 1800 , where data different transmission interfaces are employed respectively.
  • the data signals DATA and the at least one clock signal CLK are both transmitted from the timing controller TCON to the source drivers SD in the bus type manner.
  • the at least one clock signal CLK is transmitted from the timing controller TCON to the source drivers SD in the bus type manner, while the data signals DATA are transmitted in the point-to-point type manner.
  • One aspect of the present invention relates to a method for driving a display for data display.
  • Each of the plurality of clock signals ⁇ CLKj ⁇ has a frequency that is identical to that of the at least one clock signal CLK and a phase that is different from each other and from that of the clock signals CLK.
  • Step (a) is performed with a timing controller, and wherein steps (b)-(d) are performed with a plurality of source drivers.
  • the clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
  • the selecting step comprises the steps of comparing each of the plurality of clock signals ⁇ CLKj ⁇ with the clock training code; determining whether a rising or falling edge of each of the plurality of clock signals ⁇ CLKj ⁇ falls within the clock training code; and selecting the one of which its rising edge or falling edge falls in the most middle of the clock training code as the optimal clock signal.
  • the method also includes the step of providing a synchronization signal, SYNC having a high voltage period defining a clock training period in which the clock training code occurs.
  • the method may have the step of providing a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
  • the providing means comprises a timing controller.
  • the generating means comprises a multi-phase clock generator, and wherein the selecting means comprises a clock selector.
  • the multi-phase clock generator and the clock selector constitute a source driver.
  • the present invention recites a display that utilizes a CLK phase auto-adjusting mechanism in source drivers to increase the operation frequency of the display and improve the performance of the display and a method of driving same. Accordingly, there is no need to increase the frequency of the at least one clock signal CLK, and therefore the integrity of the at least one clock signal CLK is reserved during operation. Additionally, the use of the rising edge of a clock signal to latch the data signal causes no issue of the internal duty. Further, no data skew occurs according to the invention.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

One aspect of the present invention relates to a display for displaying data. In one embodiment, the display includes a timing controller (TCON) configured to provide a plurality of data signals to be displayed, at least one clock signal and a clock training code corresponding to the plurality of data signals; a plurality of source drivers, each source driver configured to receive one or more corresponding data signals, the at least one clock signal and the clock training code from the TCON, generate a plurality of clock signal according to the at least one clock signal, select one clock signal from the plurality of clock signals as an optimal clock signal according to the clock training code, and latch the one or more corresponding data signals according to the optimal clock signal; and a display panel configured to display the plurality of latched data received from the plurality of source drivers.

Description

FIELD OF THE INVENTION
The present invention relates generally to a display, and more particularly to a display that utilizes a CLK phase auto-adjusting mechanism in source drivers to increase the operation frequency of the display and a method of driving same.
BACKGROUND OF THE INVENTION
A typical driving system of a flat panel display includes a timing controller, source drivers and gate drivers. The timing controller generates data, clock and synchronization signals, which are transmitted to the source drivers in a bus manner. The source drivers receive data from the timing controller according to the rising and falling edges of the clock signal. Transmission interfaces commonly used for signal transfer between the timing controller and the source drivers are interfaces with two signal levels, such as reduced swing differential signaling (RSDS) and mini low voltage differential signaling (mini-LVDS) interfaces.
As the flat panel display moves toward a large panel size, a high resolution and a high frame rate, the data transmission rate in the driving system is substantially increased. Besides, in the flat panel display, transmission of data and clock signals employs the bus transmission interface. For a large panel size of the flat panel display, the signaling lines coupling to the timing controller and different source drivers have great line length difference. Accordingly, the signaling lines corresponding to different source drivers may work under different loads, resulting in rising and falling rates of transmission signals. Additionally, since the source drivers jointly receive the data signals via a bus, the data signals received by different source drivers may have different phase delays due to different transmission line lengths. As a result, data and clock skews may occur in the transmission signals, thereby resulting in erroneous data reception in the source drivers and therefore deteriorating the performance of the flat panel display.
Therefore, a heretofore unaddressed need exists in the art to address the aforementioned deficiencies and inadequacies.
SUMMARY OF THE INVENTION
The present invention, in one aspect, relates to a display for displaying data. In one embodiment, the display includes a timing controller (TCON) configured to provide a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals; a plurality of source drivers coupled with the timing controller, each source driver (SD) configured to receive one or more corresponding data signals, the at least one clock signal CLK and the clock training code from the timing controller, generate a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer, select one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code, and latch the one or more corresponding data signals according to the optimal clock signal; and a display panel coupled with the plurality of source drivers, and configured to display the plurality of latched data received from the plurality of source drivers.
In one embodiment, each source driver comprises a multi-phase clock generator for generating the plurality of clock signals, {CLKj}; and a clock selector for obtaining the optimal clock signal from the plurality of clock signals {CLKj} according to the clock training code. The multi-phase clock generator comprises buffer delays, delay locked loops (DLL) or phase locked loops (PLL). Each of the plurality of clock signals {CLKj} has a frequency that is identical to that of the at least one clock signal CLK and a phase that is different from each other and from that of the clock signals CLK
The clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
In one embodiment, the timing controller is configured to further provide a synchronization signal, SYNC, to the plurality of source drivers, wherein the synchronization signal SYNC has a high voltage period defining a clock training period in which the clock training code occurs. In another embodiment, the timing controller is configured to further provide a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
In one embodiment, the clock signal is transmitted from the timing controller to the plurality of source drivers in a bus type, and wherein the plurality of data signals is transmitted from the timing controller to the plurality of source drivers in one of a bus type, a point-to-point type and a cascade type.
In one embodiment, the display may have a scrambler coupled with the timing controller for scrambling the plurality of data signals before it is provided to the plurality of source drivers; and a plurality of descramblers, each descramble coupled with a corresponding source driver for descrambling scrambled data signals received from the scrambler.
In another aspect, the present invention relates to a method for driving a display for data display. In one embodiment, the method includes the steps of (a) providing a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals; (b) generating a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer; (c) selecting one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code; and (d) latching the plurality of data signals according to the optimal clock signal. Each of the plurality of clock signals {CLKj} has a frequency that is identical to that of the at least one clock signal CLK and a phase that is different from each other and from that of the clock signals CLK
In one embodiment, step (a) is performed with a timing controller, and wherein steps (b)-(d) are performed with a plurality of source drivers.
In one embodiment, the generating step is performed with a multi-phase clock generator, wherein the multi-phase clock generator comprises buffer delays, DLL or PLL. The selecting step is performed with a clock selector. In one embodiment, the selecting step comprises the steps of comparing each of the plurality of clock signals {CLKj} with the clock training code; determining whether a rising or falling edge of each of the plurality of clock signals {CLKj} falls within the clock training code; and selecting the one of which its rising edge or falling edge falls in the most middle of the clock training code as the optimal clock signal.
In one embodiment, the clock signal is transmitted from the timing controller to the plurality of source drivers in a bus type, and wherein the plurality of data signals is transmitted from the timing controller to the plurality of source drivers in one of a bus type, a point-to-point type and a cascade type.
The clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
In one embodiment, the method may have the step of providing a synchronization signal, SYNC having a high voltage period defining a clock training period in which the clock training code occurs. In another embodiment, the method may have the step of providing a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
Additionally, the method also includes the step of displaying the latched data signals. Moreover, the method may include steps of scrambling the plurality of data signals before the providing step is performed; and descrambling the scrambled data signals before the latching step is performed.
In yet another aspect, the present invention relates to a display for displaying data. In one embodiment, the display has means for providing a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals; means for generating a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer; means for selecting one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code; and means for latching the plurality of data signals according to the optimal clock signal; and means for displaying the latched data signals.
In one embodiment, the providing means comprises a timing controller. The generating means comprises a multi-phase clock generator, and wherein the selecting means comprises a clock selector. The multi-phase clock generator and the clock selector constitute a source driver.
These and other aspects of the present invention will become apparent from the following description of the preferred embodiment taken in conjunction with the following drawings, although variations and modifications therein may be affected without departing from the spirit and scope of the novel concepts of the disclosure.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings illustrate one or more embodiments of the invention and, together with the written description, serve to explain the principles of the invention. Wherever possible, the same reference numbers are used throughout the drawings to refer to the same or like elements of an embodiment, and wherein:
FIG. 1 shows schematically a partially block diagram of a display according to one embodiment of the present invention;
FIG. 2 shows schematically a partially block diagram of a display according to one embodiment of the present invention;
FIG. 3 shows schematically a block diagram of a multi-phase clock generator of a display according to one embodiment of the present invention;
FIG. 4 shows schematically a block diagram of a multi-phase clock generator of a display according to another embodiment of the present invention;
FIG. 5 shows schematically a flow chart for a clock phase selection according to one embodiment of the present invention;
FIG. 6 shows schematically a timing chart of signals for driving a display according to one embodiment of the present invention;
FIG. 7 shows schematically a timing chart of signals used for a clock phase selection according to one embodiment of the present invention;
FIG. 8 shows schematically a clock phase selection shown in FIG. 7;
FIG. 9 shows schematically a block diagram of a display according to one embodiment of the present invention;
FIG. 10 shows schematically a block diagram of a display according to another embodiment of the present invention;
FIG. 11 shows schematically a block diagram of a display according to yet another embodiment of the present invention;
FIG. 12 shows schematically a partially block diagram of a display according to one embodiment of the present invention;
FIG. 13 shows schematically a timing chart of signals for driving a display according to one embodiment of the present invention;
FIG. 14 shows schematically a partially block diagram of a display according to another embodiment of the present invention;
FIG. 15 shows schematically (a) scrambling and (b) descrambling of data according to one embodiment of the present invention;
FIG. 16 shows schematically scrambled clock phase signals according to one embodiment of the present invention;
FIG. 17 shows schematically a block diagram of a display according to one embodiment of the present invention; and
FIG. 18 shows schematically a block diagram of a display according to another embodiment of the present invention;
DETAILED DESCRIPTION OF THE INVENTION
The present invention is more particularly described in the following examples that are intended as illustrative only since numerous modifications and variations therein will be apparent to those skilled in the art. Various embodiments of the invention are now described in detail. Referring to the drawings, like numbers indicate like components throughout the views. As used in the description herein and throughout the claims that follow, the meaning of “a”, “an”, and “the” includes plural reference unless the context clearly dictates otherwise. Also, as used in the description herein and throughout the claims that follow, the meaning of “in” includes “in” and “on” unless the context clearly dictates otherwise.
The terms used in this specification generally have their ordinary meanings in the art, within the context of the invention, and in the specific context where each term is used. Certain terms that are used to describe the invention are discussed below, or elsewhere in the specification, to provide additional guidance to the practitioner regarding the description of the invention. The use of examples anywhere in this specification, including examples of any terms discussed herein, is illustrative only, and in no way limits the scope and meaning of the invention or of any exemplified term. Likewise, the invention is not limited to various embodiments given in this specification.
As used herein, “around”, “about” or “approximately” shall generally mean within 20 percent, preferably within 10 percent, and more preferably within 5 percent of a given value or range. Numerical quantities given herein are approximate, meaning that the term “around”, “about” or “approximately” can be inferred if not expressly stated.
As used herein, the terms “comprising,” “including,” “having,” “containing,” “involving,” and the like are to be understood to be open-ended, i.e., to mean including but not limited to.
The description will be made as to the embodiments of the present invention in conjunction with the accompanying drawings in FIGS. 1-18. In accordance with the purposes of this invention, as embodied and broadly described herein, this invention, in one aspect, relates to a display that utilizes a CLK phase auto-adjusting mechanism in source drivers to increase the operation frequency of the display and improve the performance of the display and a method of driving same.
Referring to FIG. 1, a partially block diagram of a display 100 is schematically shown according to one embodiment of the present invention. In this exemplary embodiment, the display 100 includes a timing controller (TCON) 110 and a plurality of source drivers 120 coupled with the timing controller 110. Generally, the timing controller 110 receives low voltage differential signals (LVDS) from one or more upstream devices and responsively generates clocks, control signals and data signals to be displayed. The generated clocks, control signals and data signals are transmitted to the source drivers 120 via one or more transmission interfaces. The source drivers 110 convert the received data signals into analog voltage driving signals in according to the clocks and control signals. The converted analog voltage driving signals is used to drive a display panel (not shown) for display of the data signals.
Specifically, in the embodiment, the timing controller 110 is configured to provide a plurality of data signals, DATA, to be displayed, at least one clock signal, CLK, a clock training code corresponding to the plurality of data signals DATA, and a synchronization signal, SYNC. The synchronization signal SYNC is adapted for controlling the time of outputting the voltage driving signals, i.e., the synchronization signal SYNC functions to notify each source driver 120 of the time the timing controller 110 transmits the data signals. In this embodiment, the synchronization signal SYNC is also adapted for initializing a process of clock phase selection, which its high voltage period is used to define a clock training period in which the clock training code occurs. The clock training code is transmitted from the timing controller 110 to the plurality of source drivers 120 during a blanking.
Each source driver (SD) 120 has a multi-phase clock generator 121 and a MUX (clock selector) 122 and a data latch unit 123. The multi-phase clock generator 121 includes buffer delays, delay locked loops (DLL) or phase locked loops (PLL).
The source driver 120 is configured to receive one or more corresponding data signals DATA, the at least one clock signal CLK and the clock training code from the timing controller 110. Responsively, the multi-phase clock generator 121 of the source driver 120 generates a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK. In the embodiment, N=4. People skilled in the art would appreciate that other number of N can also be utilized to practice the present invention. Each of the plurality of clock signals {CLKj} has a frequency that is identical to that of the at least one clock signal CLK and a phase that is different from each other and from that of the clock signals CLK. The MUX 122 of the source driver 120 selects one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code. The selected optimal clock signal is used to latch the one or more corresponding data signals in the data latch unit 123. The latched data signals are adapted for driving the display panel to display the data signals.
In the embodiment, the synchronization signal SYNC, the at least one clock signal CLK and the data signals DATA are transmitted from the timing controller 110 to the source drivers 120 in the bus type manner. As shown below, they can be transmitted from the timing controller 110 to the source drivers 120 in other manners, such as in a cascade type and a point-to-point type.
FIG. 2 shows schematically a partially block diagram of a display 200 according to one embodiment of the present invention. The display 200 includes a timing controller 210 and a source driver 220, which both are essentially same as those of the display 100 shown in FIG. 1. The source driver 220 has a multi-phase clock generator 221 for generating multiple phase clock signals, CLK1, CLK2, CLK3, . . . , and a clock phase comparator (clock phase selector) 222 for receiving the multiple phase clock signals, CLK1, CLK2, CLK3, . . . , from the multi-phase clock generator 221, and comparing each of them to a clock training code (or clock correction code) received from the timing controller 210, and selecting one clock of which its rising edge or falling edge falls in the most middle of the clock correction code as the optimal clock signal CLKOP. The optimal clock signal CLKOP will be used to latch the data signal DATA received from the timing controller 210.
FIGS. 3 and 4 are two embodiments of the source driver 220. In one embodiment as shown in FIG. 3, the multi-phase clock generator 221A of the source driver 220 includes buffer delays. In the other embodiment, the multi-phase clock generator 221B of the source driver 220 includes buffer delays, as shown in FIG. 4.
Referring to FIGS. 5-8, and particularly to FIG. 5, a block diagram of a display 500 and its flow chart for a clock phase selection are schematically shown according to one embodiment of the present invention.
At first, the timing controller 510 generates data signals DATA, a clock signal CLK, a clock training code corresponding to the data signals DATA, and a synchronization signal SYNC, and transmits them to the source driver 520 via one or more transmission interfaces. When the at least one clock signal CLK is received by the multi-phase CLK generator 521, it generates multiple phase clock signals, CLK1, CLK2, CL3, . . . , responsively. The multiple phase clock signals, CLK1, CLK2, CL3, . . . , have the same frequency as that of the at least one clock signal CLK and different phases, as shown in FIGS. 7 and 8. The generated multiple phase clock signals, CLK1, CLK2, CL3, . . . , along the data signals DATA, the clock training code and the synchronization signal SYNC, are transmitted to the CLK selector 522 of the source driver 520. The synchronization signal SYNC has a high voltage period that is used to define a clock training period, as shown in FIG. 6. During the clock training period, the CLK selector 522 compares each of the generated multiple phase clock signals, CLK1, CLK2, CL3, . . . , with the clock training code at step 523. If it is found that there are one or more of the generated multiple phase clock signals of which their rising edges or falling edges fall in the clock training code, the one of which its rising edge or falling edge falls in the most middle of the clock training code is selected as the optimal clock signal CLKOP (at step 524).
For example, as shown in FIGS. 7 and 8, there are eight clock signals CLK1-CLK8 having different phases are generated. Of them, the rising edges of CLK1, CLK2, CLK3, CLK7 and CLK8 are corresponding to the jitter portion of the DATA, and the rising edges of CLK4, CLK5 and CLK6 fall into the clock training code that are defined between two neighboring data jitters. Further, the rising edge of CLK5 is in the most middle of the clock training code. Therefore, CLK5 is selected as the optimal clock signal CLKOP.
Referring back to FIG. 5, after the clock training period ends and a RST signal starts, the display data is received at step 525. Otherwise, if no rising or falling edge of the generated multiple phase clock signals, CLK1, CLK2, CL3, . . . , falls in the clock training code, the multi-phase CLK generator 521 is requested to re-generate second multiple phase clock signals in accordance with the at least one clock signal CLK, which will be send to the CLK selector 522 for CLK phase selection.
Referring to FIGS. 9-11, a display of the invention is shown according to three different embodiments 900, 1000 and 1100, where data different transmission interfaces are employed respectively. In the display 900, the synchronization signal SYNC and the at least one clock signal CLK are both transmitted from the timing controller TCON to the source drivers SD in the bus type manner. The data signals DATA are transmitted in the point-to-point type manner.
In the display 1000, the synchronization signal SYNC and the at least one clock signal CLK and the data signals DATA are all transmitted from the timing controller TCON to the source drivers SD in the bus type manner.
In the display 1100, the synchronization signal SYNC is transmitted from the timing controller TCON to the source drivers SD in the bus type manner, while the at least one clock signal CLK and the data signals DATA are both transmitted in the cascade type manner.
FIG. 12 shows schematically a partially block diagram of a display 1200 according to one embodiment of the present invention. The display 1200 has essentially same structure as the display 100 shown in FIG. 1, except that the clock training and selection of the multi-phase clock signals generated by the multi-phase clock generator of the source driver are controlled by a receiving setup signal, DIO, or an output setup signal, STB, as shown in FIG. 13, rather than by a synchronization signal SYNC. Both the receiving setup signal DIO and the output setup signal STB are generated by the timing controller. The receiving setup signal DIO indicates the source drivers to prepare for data reception, while the output setup signal STB controls the time the source drivers output signals.
Usually, the clock training code is a set of highly regulated data, and thus strong electromagnetic interference (EMI) nay occur among them. One way to overcome the disadvantage is to employ the scrambler-descrambler principle to scramble the clock training code, so as to reduce the EMI. FIG. 14 shows schematically a partially block diagram of a display 1400 according to another embodiment of the present invention. The display 1400 has essentially similar structure to the display 100 shown in FIG. 1, except that scramblers and descramblers are utilized to reduce the EMI among the clock training code. As shown in FIG. 14, the display 1400 had a scrambler 1412 coupled with a data memory 1411 of the timing controller 141. The scrambler 1412 is adapted for scrambling the plurality of data signals and thus the clock training code, before they are transmitted to the source drivers 1420. The scrambled clock training code is used for selecting the optimal clock signal. However, the scrambled data signals need being restored/descrambled before they are sent to a display panel. This can be implemented by a plurality of descramblers 1424 with each coupled with the data latch unit 1423 of a corresponding source driver 1420 for descrambling scrambled data signals received from the scrambler 1412.
FIG. 15 shows schematically (a) scrambling and (b) descrambling of data according to one embodiment of the present invention. Because the key generator may change the scrambler key, the timing controller TCON and the source driver are configured to change the key synchronously. For the timing controller TCON, the real data and the coded/scrambled data satisfies the relationship of:
(real data)⊕(Key)=(coded data).
And for the source driver, the coded/scrambled data received from the timing controller TCON is descrambled as:
(coded data)⊕(Key)=(real data).
FIG. 16 shows scrambled clock phase signals of 250 phase data according to one embodiment of the present invention. After scrambled, the real data, 10101010 (greylevel 170), is no longer the regulated data 10101010, but irregulated data, thereby reducing the EMI.
Referring to FIGS. 17 and 18, a display having scramblers and descramblers is shown according to three different embodiments 1700 and 1800, where data different transmission interfaces are employed respectively. In the display 1700, the data signals DATA and the at least one clock signal CLK are both transmitted from the timing controller TCON to the source drivers SD in the bus type manner. In the display 1800, the at least one clock signal CLK is transmitted from the timing controller TCON to the source drivers SD in the bus type manner, while the data signals DATA are transmitted in the point-to-point type manner.
One aspect of the present invention relates to a method for driving a display for data display. In one embodiment, the method includes the steps of (a) providing a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals; (b) generating a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer; (c) selecting one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code; and (d) latching the plurality of data signals according to the optimal clock signal. Each of the plurality of clock signals {CLKj} has a frequency that is identical to that of the at least one clock signal CLK and a phase that is different from each other and from that of the clock signals CLK. Step (a) is performed with a timing controller, and wherein steps (b)-(d) are performed with a plurality of source drivers. The clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
In one embodiment, the selecting step comprises the steps of comparing each of the plurality of clock signals {CLKj} with the clock training code; determining whether a rising or falling edge of each of the plurality of clock signals {CLKj} falls within the clock training code; and selecting the one of which its rising edge or falling edge falls in the most middle of the clock training code as the optimal clock signal.
The method also includes the step of providing a synchronization signal, SYNC having a high voltage period defining a clock training period in which the clock training code occurs. In another embodiment, the method may have the step of providing a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
Another aspect of the present invention relates to a display for displaying data. In one embodiment, the display has means for providing a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals; means for generating a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer; means for selecting one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code; and means for latching the plurality of data signals according to the optimal clock signal; and means for displaying the latched data signals.
In one embodiment, the providing means comprises a timing controller. The generating means comprises a multi-phase clock generator, and wherein the selecting means comprises a clock selector. The multi-phase clock generator and the clock selector constitute a source driver.
In brief, the present invention, among other things, recites a display that utilizes a CLK phase auto-adjusting mechanism in source drivers to increase the operation frequency of the display and improve the performance of the display and a method of driving same. Accordingly, there is no need to increase the frequency of the at least one clock signal CLK, and therefore the integrity of the at least one clock signal CLK is reserved during operation. Additionally, the use of the rising edge of a clock signal to latch the data signal causes no issue of the internal duty. Further, no data skew occurs according to the invention.
The foregoing description of the exemplary embodiments of the invention has been presented only for the purposes of illustration and description and is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many modifications and variations are possible in light of the above teaching.
The embodiments were chosen and described in order to explain the principles of the invention and their practical application so as to activate others skilled in the art to utilize the invention and various embodiments and with various modifications as are suited to the particular use contemplated. Alternative embodiments will become apparent to those skilled in the art to which the present invention pertains without departing from its spirit and scope. Accordingly, the scope of the present invention is defined by the appended claims rather than the foregoing description and the exemplary embodiments described therein.

Claims (25)

1. A display for displaying data, comprising:
(a) a timing controller (TCON) configured to provide a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals;
(b) a plurality of source drivers coupled with the timing controller, each source driver (SD) configured to receive one or more corresponding data signals, the at least one clock signal CLK and the clock training code from the timing controller, generate a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer, select one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code, and latch the one or more corresponding data signals according to the optimal clock signal; and
(c) a display panel coupled with the plurality of source drivers, and configured to display the plurality of latched data received from the plurality of source drivers.
2. The display of claim 1, wherein each source driver comprises:
(a) a multi-phase clock generator for generating the plurality of clock signals, {CLKj}; and
(b) a clock selector for obtaining the optimal clock signal from the plurality of clock signals {CLKj} according to the clock training code.
3. The display of claim 2, wherein the multi-phase clock generator comprises buffer delays, delay locked loops (DLL) or phase locked loops (PLL).
4. The display of claim 3, wherein each of the plurality of clock signals {CLKj} has a frequency that is identical to that of the at least one clock signal CLK, and a phase that is different from each other and from that of the at least one clock signal CLK.
5. The display of claim 1, wherein the clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
6. The display of claim 5, wherein the timing controller is configured to further provide a synchronization signal, SYNC, to the plurality of source drivers, wherein the synchronization signal SYNC has a period defining a clock training period in which the clock training code occurs.
7. The display of claim 5, wherein the timing controller is configured to further provide a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
8. The display of claim 1, wherein the clock signal is transmitted from the timing controller to the plurality of source drivers in a bus type, and wherein the plurality of data signals is transmitted from the timing controller to the plurality of source drivers in one of a bus type, a point-to-point type and a cascade type.
9. The display of claim 1, further comprising
(a) a scrambler coupled with the timing controller for scrambling the plurality of data signals before it is provided to the plurality of source drivers; and
(b) a plurality of descramblers, each descramble coupled with a corresponding source driver for descrambling scrambled data signals received from the scrambler.
10. A method for driving a display for data display, comprising the steps of:
(a) providing a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals;
(b) generating a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer;
(c) selecting one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code; and
(d) latching the plurality of data signals according to the optimal clock signal.
11. The method of claim 10, wherein step (a) is performed with a timing controller, and wherein steps (b)-(d) are performed with a plurality of source drivers.
12. The method of claim 11, wherein the generating step is performed with a multi-phase clock generator.
13. The method of claim 12, wherein the multi-phase clock generator comprises buffer delays, delay locked loops (DLL) or phase locked loops (PLL).
14. The method of claim 13, wherein each of the plurality of clock signals {CLKj} has a frequency that is identical to that of the at least one clock signal CLK, and a phase that is different from each other and from that of the at least one clock signal CLK.
15. The method of claim 14, wherein the selecting step comprises the steps of:
(a) comparing each of the plurality of clock signals {CLKj} with the clock training code;
(b) determining whether a rising or falling edge of each of the plurality of clock signals {CLKj} falls within the clock training code; and
(c) selecting the one of which its rising edge or falling edge falls in the most middle of the clock training code as the optimal clock signal.
16. The method of claim 15, wherein the selecting step is performed with a clock selector.
17. The method of claim 11, wherein the clock signal is transmitted from the timing controller to the plurality of source drivers in a bus type, and wherein the plurality of data signals is transmitted from the timing controller to the plurality of source drivers in one of a bus type, a point-to-point type and a cascade type.
18. The method of claim 11, wherein the clock training code is transmitted from the timing controller to the plurality of source drivers during a blanking.
19. The method of claim 10, further comprising the step of providing a synchronization signal, SYNC having a high voltage period defining a clock training period in which the clock training code occurs.
20. The method of claim 10, further comprising the step of providing a receiving setup signal, DIO, and/or an output setup signal, STB, used to define a clock training period in which the clock training code occurs.
21. The method of claim 10, further comprising the step of displaying the latched data signals.
22. A display for displaying data, comprising:
(a) means for providing a plurality of data signals to be displayed, at least one clock signal, CLK, and a clock training code corresponding to the plurality of data signals;
(b) means for generating a plurality of clock signals, {CLKj}, according to the at least one clock signal CLK, wherein j=1, 2, 3, . . . , N, N being a positive integer;
(c) means for selecting one clock signal from the plurality of clock signals {CLKj} as an optimal clock signal according to the clock training code; and
(d) means for latching the plurality of data signals according to the optimal clock signal; and
(e) means for displaying the latched data signals.
23. The display of claim 22, wherein the providing means comprises a timing controller.
24. The display of claim 22, wherein the generating means comprises a multi-phase clock generator, and wherein the selecting means comprises a clock selector.
25. The display of claim 24, wherein the multi-phase clock generator and the clock selector constitute a source driver.
US12/704,658 2010-02-12 2010-02-12 Display with CLK phase auto-adjusting mechanism and method of driving same Active 2031-04-30 US8362996B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US12/704,658 US8362996B2 (en) 2010-02-12 2010-02-12 Display with CLK phase auto-adjusting mechanism and method of driving same
EP20100165000 EP2360664A1 (en) 2010-02-12 2010-06-04 Display with CLK phase auto-adjusting mechanism and method of driving same
US12/986,056 US8362997B2 (en) 2010-02-12 2011-01-06 Display with CLK phase or data phase auto-adjusting mechanism and method of driving same
EP20110154092 EP2360667A1 (en) 2010-02-12 2011-02-11 Display with CLK phase or data phase auto-adjusting mechanism and method of driving same
CN201110037659.0A CN102184696B (en) 2010-02-12 2011-02-11 Display with CLK phase or data phase auto-adjusting mechanism and method of driving same
TW100104607A TWI436325B (en) 2010-02-12 2011-02-11 Display with clk phase or data phase auto-adjusting mechanism and method of driving the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/704,658 US8362996B2 (en) 2010-02-12 2010-02-12 Display with CLK phase auto-adjusting mechanism and method of driving same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/986,056 Continuation-In-Part US8362997B2 (en) 2010-02-12 2011-01-06 Display with CLK phase or data phase auto-adjusting mechanism and method of driving same

Publications (2)

Publication Number Publication Date
US20110199368A1 US20110199368A1 (en) 2011-08-18
US8362996B2 true US8362996B2 (en) 2013-01-29

Family

ID=44022798

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/704,658 Active 2031-04-30 US8362996B2 (en) 2010-02-12 2010-02-12 Display with CLK phase auto-adjusting mechanism and method of driving same

Country Status (2)

Country Link
US (1) US8362996B2 (en)
EP (1) EP2360664A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9818329B2 (en) 2015-03-27 2017-11-14 Samsung Display Co., Ltd. Data driving circuit, display device having the same and operating method thereof
US10224005B2 (en) 2016-08-04 2019-03-05 Au Optronics Corporation Driving device and driving method
US20210328757A1 (en) * 2020-04-20 2021-10-21 Silicon Works Co., Ltd. Data driving device and method for driving the same
US11640780B2 (en) 2020-12-15 2023-05-02 Lx Semicon Co., Ltd. Data driver circuit correcting skew between a clock and data

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI474304B (en) * 2012-11-09 2015-02-21 Novatek Microelectronics Corp Timing controller, source driver, display driving circuit, and display driving method
TWI466086B (en) * 2012-12-10 2014-12-21 Novatek Microelectronics Corp Timing scrambling method and timing controlling device thereof
US9112655B1 (en) * 2013-07-30 2015-08-18 Altera Corporation Clock data recovery circuitry with programmable clock phase selection
CN103839528B (en) * 2014-02-20 2016-02-10 北京京东方显示技术有限公司 The synchronous display method of mosaic display screen, clock controller and mosaic display screen
CN103943079B (en) * 2014-03-06 2016-05-18 京东方科技集团股份有限公司 The method of transfer of data and relevant apparatus in a kind of display system
NL2012985B1 (en) * 2014-06-11 2016-07-04 Hj Forever Patents B V Electronic paper display driver system.
US20180040267A1 (en) * 2016-08-04 2018-02-08 Raydium Semiconductor Corporation Display apparatus and driving circuit thereof
CN109887458B (en) * 2019-03-26 2022-04-12 厦门天马微电子有限公司 Display panel and display device
CN112732619B (en) * 2021-01-11 2023-08-11 合肥中科君达视界技术股份有限公司 Communication training method and device for high-speed LVDS interface
KR20230071309A (en) * 2021-11-16 2023-05-23 주식회사 엘엑스세미콘 Timing Controller, Display Driving Device Including the same and Method for Driving the same

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6125157A (en) 1997-02-06 2000-09-26 Rambus, Inc. Delay-locked loop circuitry for clock delay adjustment
US20010013802A1 (en) 1999-07-07 2001-08-16 Ghene Faulcon System and process for high speed interface clock skew correction
WO2002057891A1 (en) 2001-01-22 2002-07-25 Mayo Medical Foundation For Medical Education And Research Data bit-to-clock alignment circuit with first bit capture capability
US6873318B1 (en) 2001-05-23 2005-03-29 National Semiconductor Corporation Method and apparatus for addressing beat patterns in an integrated video display system
US6933937B2 (en) 1999-09-15 2005-08-23 Genesis Microchip Inc. Pixel clock PLL frequency and phase optimization in sampling of video signals for high quality image display
US6954201B1 (en) 2002-11-06 2005-10-11 National Semiconductor Corporation Data bus system and protocol for graphics displays
US20070211010A1 (en) 2006-03-10 2007-09-13 Che-Li Lin Display system capable of automatic de-skewing and method of driving the same
US7349510B2 (en) 2001-06-25 2008-03-25 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US20080106510A1 (en) 2006-11-03 2008-05-08 Yin Xinshe Intra-system interface unit of flat panel display
US20090303217A1 (en) 2008-06-04 2009-12-10 Novatek Microelectronics Corp. Transmission interface for reducing power consumption and electromagnetic interference and method thereof
US20100060557A1 (en) 2008-09-10 2010-03-11 Himax Technologies Limited Data de-skew block device and method of de-skewing transmitted data

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6125157A (en) 1997-02-06 2000-09-26 Rambus, Inc. Delay-locked loop circuitry for clock delay adjustment
US20010013802A1 (en) 1999-07-07 2001-08-16 Ghene Faulcon System and process for high speed interface clock skew correction
US6933937B2 (en) 1999-09-15 2005-08-23 Genesis Microchip Inc. Pixel clock PLL frequency and phase optimization in sampling of video signals for high quality image display
WO2002057891A1 (en) 2001-01-22 2002-07-25 Mayo Medical Foundation For Medical Education And Research Data bit-to-clock alignment circuit with first bit capture capability
US6873318B1 (en) 2001-05-23 2005-03-29 National Semiconductor Corporation Method and apparatus for addressing beat patterns in an integrated video display system
US7349510B2 (en) 2001-06-25 2008-03-25 Rambus Inc. Apparatus for data recovery in a synchronous chip-to-chip system
US6954201B1 (en) 2002-11-06 2005-10-11 National Semiconductor Corporation Data bus system and protocol for graphics displays
US20070211010A1 (en) 2006-03-10 2007-09-13 Che-Li Lin Display system capable of automatic de-skewing and method of driving the same
US20080106510A1 (en) 2006-11-03 2008-05-08 Yin Xinshe Intra-system interface unit of flat panel display
US20090303217A1 (en) 2008-06-04 2009-12-10 Novatek Microelectronics Corp. Transmission interface for reducing power consumption and electromagnetic interference and method thereof
US20100060557A1 (en) 2008-09-10 2010-03-11 Himax Technologies Limited Data de-skew block device and method of de-skewing transmitted data

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9818329B2 (en) 2015-03-27 2017-11-14 Samsung Display Co., Ltd. Data driving circuit, display device having the same and operating method thereof
US10224005B2 (en) 2016-08-04 2019-03-05 Au Optronics Corporation Driving device and driving method
US20210328757A1 (en) * 2020-04-20 2021-10-21 Silicon Works Co., Ltd. Data driving device and method for driving the same
US11671237B2 (en) * 2020-04-20 2023-06-06 Silicon Works Co., Ltd. Data driving device and method for driving the same
US11640780B2 (en) 2020-12-15 2023-05-02 Lx Semicon Co., Ltd. Data driver circuit correcting skew between a clock and data

Also Published As

Publication number Publication date
US20110199368A1 (en) 2011-08-18
EP2360664A1 (en) 2011-08-24

Similar Documents

Publication Publication Date Title
US8362996B2 (en) Display with CLK phase auto-adjusting mechanism and method of driving same
US8362997B2 (en) Display with CLK phase or data phase auto-adjusting mechanism and method of driving same
KR101125504B1 (en) Display driving system using single level signaling with embedded clock signal
US10217395B2 (en) Display device, source drive integrated circuit, timing controller and driving method thereof
TWI468000B (en) Clock and data recovery circuit of a source driver and a display device
KR101891710B1 (en) Clock embedded interface device and image display device using the samr
US20060092100A1 (en) Display controlling device and controlling method
KR101607155B1 (en) Display apparatus and method for driving the same
US20120154356A1 (en) Timing Controller, Source Driving Device, Panel Driving Device, Display Device and Driving Method
US9054939B2 (en) Method of processing data and a display apparatus performing the method
KR102547086B1 (en) Display Device and Driving Method thereof
JP2003189122A (en) System and method for digital video signal transmission system
US9898993B2 (en) Method for controlling message signal within timing controller integrated circuit, timing controller integrated circuit and display panel
KR20090096999A (en) Display device capable of reducing a transmission channel frequency
US9984613B2 (en) Substrate and display apparatus
KR20090053587A (en) Liquid crystal display device and method for driving the same
US7570256B2 (en) Apparatus and method for transmitting data of image display device
KR20150063796A (en) Apparatus and method of data interface of flat panel display device
JP2017188819A (en) Video signal transmission device, video signal reception device, and video signal transmission system
Kim et al. 42.2: LCD‐TV System with 2.8 Gbps/Lane Intra‐Panel Interface for 3D TV Applications
JP5061000B2 (en) Phase adjustment circuit
KR102529502B1 (en) Display device and data device of transmitting and receiving data thereof
US11694652B2 (en) Data interface device and method of display apparatus
US7368949B2 (en) Output driver and output driving method for enhancing initial output data using timing
Nam et al. 45.3: Cost Effective 60Hz FHD LCD with 800Mbps AiPi Technology

Legal Events

Date Code Title Description
AS Assignment

Owner name: AU OPTRONICS CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUANG, CHIEN-FU;CHUNG, CHUN-FAN;REEL/FRAME:023930/0059

Effective date: 20100212

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8