US20170278810A1 - Embedded die in panel method and structure - Google Patents

Embedded die in panel method and structure Download PDF

Info

Publication number
US20170278810A1
US20170278810A1 US15/398,845 US201715398845A US2017278810A1 US 20170278810 A1 US20170278810 A1 US 20170278810A1 US 201715398845 A US201715398845 A US 201715398845A US 2017278810 A1 US2017278810 A1 US 2017278810A1
Authority
US
United States
Prior art keywords
layered structure
dielectric layer
die
dielectric film
semiconductor package
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/398,845
Inventor
Ronald Patrick Huemoeller
Curtis Zwenger
David Jon Hiner
Corey Reichman
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Amkor Technology Singapore Holding Pte Ltd
Original Assignee
Amkor Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Amkor Technology Inc filed Critical Amkor Technology Inc
Priority to US15/398,845 priority Critical patent/US20170278810A1/en
Publication of US20170278810A1 publication Critical patent/US20170278810A1/en
Assigned to BANK OF AMERICA, N.A., AS AGENT reassignment BANK OF AMERICA, N.A., AS AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AMKOR TECHNOLOGY, INC.
Assigned to AMKOR TECHNOLOGY SINGAPORE HOLDING PTE.LTD. reassignment AMKOR TECHNOLOGY SINGAPORE HOLDING PTE.LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AMKOR TECHNOLOGY, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49833Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5385Assembly of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68345Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68359Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68381Details of chemical or physical process used for separating the auxiliary support from a device or wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13075Plural core members
    • H01L2224/1308Plural core members being stacked
    • H01L2224/13082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92122Sequential connecting processes the first connecting process involving a bump connector
    • H01L2224/92125Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1041Special adaptations for top connections of the lowermost container, e.g. redistribution layer, integral interposer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1532Connection portion the connection portion being formed on the die mounting surface of the substrate
    • H01L2924/15321Connection portion the connection portion being formed on the die mounting surface of the substrate being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • Certain embodiments of the invention relate to semiconductor chip packaging. More specifically, certain embodiments of the invention relate to an embedded die in panel method and structure.
  • Semiconductor packaging protects integrated circuits, or chips, from physical damage and external stresses. In addition, it can provide a thermal conductance path to efficiently remove heat generated in a chip, and also provide electrical connections to other components such as printed circuit boards, for example.
  • Materials used for semiconductor packaging typically comprise ceramic or plastic, and form-factors have progressed from ceramic flat packs and dual in-line packages to pin grid arrays and leadless chip carrier packages, among others.
  • FIG. 1 is a drawing illustrating integrated circuit die embedded in a panel, in accordance with an example embodiment of the invention.
  • FIG. 2A is a drawing illustrating exemplary steps in fabricating an embedded die in panel structure, in accordance with an example embodiment of the invention.
  • FIG. 2B is a drawing illustrating exemplary steps for fabricating an alternative embodiment of embedded die in a panel structure, in accordance with an example embodiment of the invention.
  • FIG. 2C illustrates a dual-side processed panel structure, in accordance with an embodiment of the invention.
  • FIGS. 2D-2F illustrate alternative no-cavity embedded die structures, in accordance with an example embodiment of the invention.
  • FIGS. 3A-3R illustrate example process steps in fabricating an embedded die panel, in accordance with an embodiment of the invention.
  • FIGS. 3S-3V illustrate alternative bottom-cavity embedded die panel structures, in accordance with example embodiments of the invention.
  • FIG. 4 is a drawing illustrating exemplary steps in an alternative process for fabricating an embedded die in a panel structure, in accordance with an example embodiment of the invention.
  • FIGS. 5A-5R illustrate example process steps in fabricating a top cavity structure with a single top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIGS. 6A-6S illustrate example process steps in fabricating a top cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIGS. 7A-7S illustrate example process steps in fabricating a bottom cavity structure with single top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIGS. 8A-8T illustrate example process steps in fabricating a bottom cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIG. 9 is a chart illustrating the various fabrication processes for embedded die panels, in accordance with an example embodiment of the invention.
  • Example aspects of the invention may comprise fabricating a first layered structure by: forming first redistribution layers on a first carrier, forming a first dielectric layer on the first redistribution layers and carrier, forming a mask pattern on the first dielectric layer exposing a portion of the first dielectric layer, forming a second dielectric layer on the exposed portion of the first dielectric layer, forming vias in the first and second dielectric layers, forming second redistribution layers on the second dielectric layer, wherein the vias couple the first redistribution layers to the second redistribution layers; and removing the mask pattern thereby forming a die cavity defined by the second dielectric layer.
  • a second layered structure may be formed comprising a second carrier, a third dielectric layer, third redistribution layers on a first surface of the third dielectric layer and fourth redistribution layers on a second surface of the third dielectric layer.
  • a semiconductor die may be bonded to the second layered structure.
  • the first layered structure may be coupled to the second layered structure, thereby embedding the semiconductor die in the formed cavity in the first layered structure.
  • the carrier may be removed from the first layered structure and the second carrier may be removed from the second layered structure.
  • the semiconductor die may be electrically coupled to the second layered structure utilizing the third redistribution layers on the third dielectric layer.
  • the second layered structure may be bonded to the first layered structure utilizing an adhesive layer.
  • the first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the second redistribution layers on the first layered structure.
  • the first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the third redistribution layers on the second layered structure.
  • the first and second carriers may comprise a conductive plate, or an etchable or peelable material.
  • the first, second, and third dielectric layers may be ablated to form the vias and second and third redistribution layers.
  • the first and third dielectric layers may comprise one or more of a glass cloth film and a deposited dielectric material.
  • the second dielectric layer may comprise a pre-formed dielectric film.
  • the redistribution layers may comprise electroless copper.
  • FIG. 1 is a drawing illustrating integrated circuit die embedded in a panel, in accordance with an example embodiment of the invention. Referring to FIG. 1 , there is shown a panel 100 comprising a plurality of embedded die 101 .
  • the embedded die 101 may comprise integrated circuit die that have been separated from one or more semiconductor wafers, where the separated die are embedded in a package platform, or layered structure, without the need for an interposer.
  • the embedded die 101 may comprise electrical circuitry such as digital signal processors (DSPs), network processors, power management units, audio processors, RF circuitry, wireless baseband system-on-chip (SoC) processors, sensors, and application specific integrated circuits, for example.
  • DSPs digital signal processors
  • network processors such as network processors, power management units, audio processors, RF circuitry, wireless baseband system-on-chip (SoC) processors, sensors, and application specific integrated circuits, for example.
  • SoC wireless baseband system-on-chip
  • the packaging platform or layered structure may be formed according to the flow chart in FIG. 1 , starting with a carrier that may be patterned and plated with a plate barrier metal.
  • the carrier may comprise a conductive plate or an etchable or peelable material, for example.
  • a dielectric layer may be deposited or placed thereon and vias may be ablated into the dielectric layer before redistribution layers (RDLs) may be formed on the ablated dielectric.
  • RDLs redistribution layers
  • Another dielectric layer may be deposited and vias and a die open area may be formed therein.
  • the die may then be attached and another carrier with a formed layered structure may be sandwiched on the formed structure with the attached die, resulting in the panel 100 .
  • FIG. 2A is a drawing illustrating exemplary steps in fabricating an embedded die in panel structure, in accordance with an example embodiment of the invention. Referring to FIG. 2A , there are shown packaging process steps 210 - 250 for generating an embedded die in panel structure.
  • a carrier 201 which may comprise a conductive plate of material such as copper or aluminum, for example.
  • a metal path may be created by forming a hole in the carrier 201 via laser, punch or mechanical means, and then metalized to create a “rivet” structure that provides a conductive path.
  • a photoresist layer 203 may be deposited and patterned, such as with a photolithography process, for example, to form exposed regions 205 .
  • the exposed regions 205 may be plated with metal to form a plate barrier layer 207 , which may comprise nickel or tin, for example.
  • a dielectric layer 209 may be deposited or attached as a polymer film, for example, to provide structural support and electrical isolation between various conductive layers.
  • the dielectric layer 209 may be patterned utilizing a photolithography process, for example, to expose the plate barrier layers 207 and to provide paths for the redistribution layers (RDLs) 205 B to be formed.
  • the vias 205 A, RDLs 205 B, and bonding pads 205 C may be deposited or plated on the dielectric layer 209 and on the plate barrier layer 207 .
  • the vias 205 A, RDLs 205 B, and bonding pads 205 C may comprise electroless copper and/or plate copper layers that may be reduced at the surface of the dielectric layer 209 utilizing chemical etching or mechanical polishing, for example.
  • another dielectric layer 213 may be deposited or placed on the dielectric layer 209 .
  • the dielectric layer 213 may be patterned utilizing photolithography and/or laser ablation to form openings for the vias 211 and the open die area 215 in which one or more semiconductor die may subsequently be placed.
  • Another electroless copper and/or plate copper layer may be formed in the openings formed in the dielectric layer 213 , thereby forming the extended vias 211 .
  • the surface copper may again be reduced utilizing chemical etching or mechanical polishing so that the exposed surface of the metal may be within the dielectric layer 213 , i.e. above the bottom surface of the dielectric layer 213 in FIG. 2 .
  • laser ablation may be utilized to form openings for the vias 211 , or may be utilized to ablate the dielectric layer 213 below the tops of the extended vias 211 .
  • a non-conductive paste may be utilized to bond a semiconductor die 221 comprising conductive bumps to the bonding pads 205 C.
  • conductive bumps 219 may be formed on the vias 211 resulting in the layered structure 221 .
  • the conductive bumps 219 may be for making electrical contact to another layered structure 223 B, which may be similar to the layered structure 223 formed in steps 210 - 240 .
  • the layered structure 223 B may be affixed to the layered structure 223 utilizing a non-conductive film.
  • FIG. 2B is a drawing illustrating exemplary steps for fabricating an alternative embodiment of embedded die in a panel structure, in accordance with an example embodiment of the invention. Referring to FIG. 2B , there are shown packaging process steps 1 - 5 for generating an embedded die in panel structure.
  • a carrier 201 which may comprise a conductive plate of material such as copper or aluminum, for example, as described with respect to FIG. 2A .
  • a photoresist layer 203 may be deposited and patterned, such as with a photolithography process, for example, to form exposed regions 205 .
  • the exposed regions 205 may be plated with metal to form a plate barrier layer 207 , which may comprise nickel or tin, for example.
  • a dielectric layer 209 may be deposited or attached as a polymer film, for example, to provide structural support and electrical isolation between various conductive layers.
  • the dielectric layer 209 may be patterned utilizing a photolithography process, for example, to expose the plate barrier layers 207 and to provide paths for the redistribution layers (RDLs) 205 B to be formed.
  • the vias 205 A, RDLs 205 B, and bonding pads 205 C may be deposited or plated on the dielectric layer 209 and on the plate barrier layer 207 .
  • the vias 205 A, RDLs 205 B, and bonding pads 205 C may comprise electroless copper and/or plate copper layers that may be reduced at the surface of the dielectric layer 209 utilizing chemical etching or mechanical polishing, for example.
  • another dielectric layer 213 may be deposited or placed on the dielectric layer 209 .
  • the dielectric layer 213 may be patterned utilizing photolithography and/or laser ablation to form openings, or wells 211 for the vias 205 A and the open die area 215 in which one or more semiconductor die may subsequently be placed.
  • the dielectric layer 213 may comprise a pre-formed material with openings corresponding to the vias 205 A, RDLs 205 B, and bonding pads 205 C.
  • conductive bumps 219 may be formed on the vias 205 A and RDLs 205 B. The conductive bumps 219 may be for making electrical contact to another layered structure 223 B,
  • a non-conductive paste may be utilized to bond a semiconductor die 221 comprising conductive bumps to the bonding pads 205 C, which may be similar to the layered structure 223 formed in steps 1 - 4 , but with extended pillars 217 .
  • the layered structure 223 B may be affixed to the layered structure 223 utilizing a non-conductive film, for example.
  • the example embodiment shown in FIG. 2B may be an alternative to the process steps shown with respect to FIG. 2A , in that copper pillars may not be formed on the first layered structure 223 , but instead on the layered structure 223 B, whereas wells 211 formed in the dielectric layer 213 are provided for the extended pillars 217 to make electrical contact to the layered structure 223 .
  • FIG. 2C illustrates a dual-side processed panel structure, in accordance with an embodiment of the invention.
  • layered structures 223 A and 223 B comprising dielectric and metal layers, similar to the layered structure 223 shown in FIGS. 2A and 2B , may be formed on both sides of the metal carrier 201 .
  • a high density of embedded die structures may be processed concurrently, reducing manufacturing costs and cycle times.
  • FIGS. 2D and 2E illustrates alternative no-cavity embedded die structures, in accordance with an example embodiment of the invention.
  • panel structures comprising layered structures 223 A and 223 B coupled by copper pillars 217 .
  • the copper pillars 217 are formed on the top layered structure 223 A and conductive bumps 219 may be formed on the layered structure 223 B.
  • the copper pillars 217 may be formed on the bottom layered structure 223 B and the conductive bumps 219 may be formed on the top layered structure 223 A.
  • FIGS. 2D and 2E illustrate no-cavity structures, in that dielectric layers, such as the dielectric layers 209 and 213 with a cavity may not be formed on the layered structure that the die 221 is bonded to, but instead a non-conductive pre-formed laminate dielectric film 225 may be placed on the die 221 and the layered structured 223 B to ensure a strong physical bond and insulating properties.
  • the die 221 is mounted first, before the preformed laminate dielectric film 225 is placed on the die 221 and the layered structure 223 B.
  • FIG. 2F illustrates another example no-cavity structure, with copper pillars 217 A and 217 B on both layered structures 223 A and 223 B so that they may be half the height of the copper pillars 217 shown in FIGS. 2D and 2E .
  • the copper pillars 217 A and 217 B may also comprise solder caps 227 for coupling the copper pillars 217 A and 217 B.
  • FIGS. 3A-3R illustrate example process steps in fabricating an embedded die panel, in accordance with an embodiment of the invention.
  • a carrier 301 that may comprise a conductive plate, a flexible film, or an etchable or peelable material, for example.
  • Metal pads 303 which may be known as land pads or base pads, may be formed on the carrier 301 through a metal deposition and patterning process or selective deposition, for example.
  • tin or nickel may be deposited before depositing copper for the metal pads 303 to provide an etch stop.
  • the metal pads 303 may be on the order of 10 microns tall.
  • a dielectric 305 may be placed on the carrier 301 and metal pads 303 .
  • the dielectric 305 may comprise a 40 micron glass cloth film dielectric layer that may be pressed onto the carrier 301 , thereby providing electrical isolation between the metal pads 303 and subsequent metal layers.
  • FIG. 3C The resulting structure is shown in FIG. 3C .
  • FIG. 3D a close-up view of the structure is shown where vias 307 and trenches 309 may be ablated in the dielectric 305 , thereby enabling the subsequent forming of metal vias and RDLs on the metal pads 303 .
  • the vias may be on the order of 30 microns deep and the traces may be 5 microns deep from the top surface of the dielectric 305 .
  • the vias 307 may be partially filled using via metal 311 as shown in FIG. 3E , resulting in a pointed or rounded dome shape above the metal pads 303 . This may be followed by an electroless copper and plate copper deposition to fill the trenches 309 forming the RDL 313 , as shown in FIG. 3F . While the metal deposited in the trenches 309 is labeled as RDL 313 , the deposited metal may be any conductive trace for providing electrical conductivity in a horizontal direction. The copper surface may be reduced via etching to lower the surface of the metal below the top surface of the dielectric 305 , as shown in FIG. 3G .
  • a portion of the surface may be masked off utilizing a photoresist material 315 , for example, and the exposed region may be etched to further reduce the copper surface.
  • the masked off region may comprise a die land area 317 , where one or more semiconductor die may be subsequently bonded, whereas the exposed area may comprise an area where copper pillars or metal vias and further dielectric layers may be formed to provide electrical to another layered structure.
  • the photoresist material 315 may be removed and another dielectric layer 319 may be formed through the placement of a laminate film or via deposition, for example, resulting in the structure shown in FIG. 3I .
  • the relative height differences shown for the RDLs 313 are due to the etching for the die land area, for example, which would not likely be present if no semiconductor die is to be mounted on the layered structure.
  • vias 322 may be ablated in the dielectric layer 319 to enable electrical contact to the RDLs 313 , and/or via metal 311 s when not coupled to an RDL.
  • FIG. 3K illustrates the vias 322 partially plated with copper, for example, forming the lower region of subsequently formed copper pillars.
  • An electroless seed copper layer may be deposited followed by the deposition of photoresist 321 that may be patterned to mask regions for copper pillar formation, as shown in FIG. 3L .
  • the unmasked portions may be filled with copper to form copper pillars that are wider above the top surface of the dielectric layer 319 , as enabled by the patterned photoresist 321 .
  • the photoresist 321 may be stripped and solder caps 325 may be placed on the copper pillars 323 , resulting in the structure shown in FIG. 3M .
  • the solder caps 325 may be for subsequent contact with another layered structure.
  • the seed copper may also be etched following removal of the photoresist 321 .
  • the die land area 317 may be ablated to open an area for attaching one or more semiconductor die, as illustrated in FIGS. 3N and 3O .
  • the copper seed layer may be removed from the metal pads that are to receive the semiconductor die. Ablating the die land area 317 enables semiconductor die to be attached to the layered structure while still being lower than the solder caps 325 on the copper pillars 323 . In this manner another layered structure may be coupled to the layered structure 327 via the solder caps 325 .
  • FIG. 30 illustrates a semiconductor die 331 being affixed to the die land area 317 of the layered structure 327 utilizing conductive bumps on the die 329 and bonding pads 329 on the layered structure 327 .
  • the semiconductor die 331 may be bonded using a thermo compression bond process, for example, although other bonding techniques may be utilized.
  • a non-conductive paste 335 shown in FIG. 3P , may be utilized to mechanically affix the semiconductor die 331 to the layered structure 327 .
  • the layered structure 327 with affixed die 331 may be bonded to a second layered structure 327 B, as illustrated in FIG. 3P .
  • the layered structure 327 B is flipped so that its contact pads are facing the layered structure 327 .
  • a laminate adhesive dielectric layer 333 may be placed on the layered structure 327 and pressure may be applied to the back surface of the layered structure 327 B thereby affixing the two layered structures 327 and 327 B together, as illustrated in FIG. 3Q .
  • the carriers 301 and 301 B may then be removed by chemical etching or a peel removal, for example, depending on the material used for the carriers, resulting in the completed embedded die structure 300 shown in FIG. 3R , which illustrates only a portion of an embedded die panel, where a plurality of such embedded die structures 300 comprise an embedded die panel, as shown in FIG. 1 .
  • FIGS. 3S-3V illustrate alternative bottom-cavity embedded die panel structures, in accordance with example embodiments of the invention.
  • FIGS. 3S-3V there are shown the layered structures 327 A and 327 B, the affixed die 331 , and the adhesive layer 333 sandwiched between.
  • the dielectric layers 319 There is also shown the dielectric layers 319 , and copper pillars 323 A and 323 B.
  • the example embodiments shown in FIGS. 3S-3V are similar but differentiated by the placement of the copper pillars 323 A and 323 B, on the upper layered structure 327 A as in FIGS. 3S and 3U or on the lower layered structure 327 B as shown in FIGS. 3T and 3V , and whether the die 331 is affixed first or last in the process.
  • FIGS. 3S and 3T both show bottom cavity layered structures, where the cavity for the die 331 is in the lower layered structure 327 B, and the copper pillars 323 A are formed on the top layered structure 327 A in FIG. 3S but on the bottom layered structure 327 B in FIG. 3T .
  • the die 331 may be affixed before the pre-formed dielectric layer 319 in both FIGS. 3S and 3T .
  • the die 331 may be affixed last after a cavity is formed in the pre-laminated dielectric layer 333 . While various methods of forming a cavity for the die in the layered structures has been shown, the invention is not limited to these techniques, as other techniques may be utilized such as etching or selective deposition, for example.
  • FIG. 4 is a drawing illustrating exemplary steps in an alternative process for fabricating an embedded die in a panel structure, in accordance with an example embodiment of the invention. Referring to FIG. 4 , there are shown packaging process steps 410 - 450 for generating an embedded die in panel structure.
  • the process may begin in step 410 with a carrier 401 , which may comprise a conductive plate of material such as copper or aluminum, for example.
  • the carrier 401 may comprise an etchable or peelable material.
  • a photoresist layer 403 may be deposited and patterned, such as with a photolithography process, for example, to form exposed regions 405 .
  • the exposed regions 405 may be plated with metal to form a plate barrier layer 407 , which may comprise nickel or tin, for example.
  • a dielectric layer 409 may be deposited or attached as a polymer film, for example, to provide structural support and electrical isolation between various conductive layers.
  • the dielectric layer 409 may be patterned utilizing a photolithography process, for example, to expose the plate barrier layers 407 and to provide paths for the redistribution layers (RDLs) 405 B to be formed.
  • the vias 405 A, RDLs 405 B, and bonding pads 405 C may be deposited or plated on the dielectric layer 409 and on the plate barrier layer 407 .
  • the vias 405 A, RDLs 405 B, and bonding pads 405 C may comprise electroless copper and/or plate copper layers that may be reduced at the surface of the dielectric layer 409 utilizing chemical etching or mechanical polishing, for example.
  • another dielectric layer 413 may be deposited or placed on the dielectric layer 409 .
  • the dielectric layer 413 may be patterned utilizing photolithography and/or laser ablation to form openings for the vias 411 .
  • the dielectric layers 409 and 413 may comprise pre-formed dielectric films.
  • the surface copper may again be reduced utilizing chemical etching or mechanical polishing so that the top of the metal is within the dielectric layer 213 , i.e. above the bottom surface of the dielectric layer 413 in FIG. 4 .
  • laser ablation may be utilized to form openings for the vias 411 .
  • a non-conductive paste may be utilized to bond a semiconductor die 421 comprising conductive bumps that may be electrically coupled to the vias 411 .
  • the copper pillars 419 may be tall enough to allow for the placement of the die 421 between the two layered structures 423 and 423 B, as opposed to extended vias being formed in the upper layer structure 423 , as was done with the extended vias 211 for the layered structure 223 in FIG. 2A .
  • the layered structure 423 B may be similar to the layered structure 423 formed in steps 410 - 440 , and may be electrically coupled to the layered structure 221 utilizing a non-conductive film and/or a non-conductive paste.
  • the die 421 may be affixed to the layered structure 423 utilizing a non-conductive paste.
  • the carriers 401 and 401 B may be removed utilizing an etching process or a peeling process.
  • FIGS. 5A-5R illustrate example process steps in fabricating a top cavity structure, in accordance with an example embodiment of the invention.
  • two carriers 501 A and 501 B which may comprise metal carriers, for example, for supporting layered structures during processing.
  • layer 1 and 4 copper RDLs 503 A and 503 B may be formed on the metal carriers 501 A and 501 B.
  • FIG. 5C illustrates a photoresist layer 505 formed on the carrier 501 A.
  • the photoresist layer 505 may comprise a laminate structure or a spin-in photoresist material, for example.
  • FIG. 5D illustrates the patterning of the photoresist layer 505 exposing a subset of the RDL 503 A where the remaining portion of the photoresist layer 505 may comprise a block for a subsequently formed cavity.
  • Dielectric films 507 A and 507 B may be formed on the carriers 501 A and 501 B, covering the exposed RDLs 503 A and 503 B, as shown in FIG. 5E .
  • the dielectric films 507 A and 507 B may comprise laminate films, where an opening may be punched or ablated in the dielectric layer 507 A prior to placement to allow for the photoresist layer 505 remaining on the carrier 501 A.
  • FIG. 5F illustrates vias 509 and RDLs 511 formed in and on the dielectric film 507 A.
  • the vias 509 may be formed by drilling or ablating the dielectric film 507 A and depositing copper to fill the hole and form the RDLs 511 .
  • the RDLs may be formed after plating the entire surface and then patterning and etching the copper into RDL traces.
  • FIG. 5G illustrates the formation of copper bumps 513 on the RDLs 511 .
  • the copper bumps 513 may provide electrical contact to the RDLs 503 B when the two structures supported by the carriers 501 A and 501 B are bonded together.
  • the photoresist layer 505 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 5H .
  • trenches and vias in the dielectric film 507 B may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 515 and the RDLs 517 , as shown in FIG. 5I .
  • the RDLs 517 may provide electrical contact to the copper bumps 513 as well as one or more semiconductor die to be affixed to the layered structure being formed on the carrier 501 B.
  • FIG. 5J illustrates the layered structure on the carrier 501 B with a solderable surface plate layer 519 formed thereon to protect the surface from excessive oxidation that could reduce contact quality.
  • This protective layer may help provide good contact with the copper bumps 513 and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 5K .
  • FIG. 5K illustrates the layered structures 525 A and 525 B formed on the carriers 501 A and 501 B, respectively, with a semiconductor die 521 with copper pillars 523 to be affixed to the lower layered structure making electrical contact to the RDLs 517 via the solderable surface plate layer 519 .
  • FIG. 5L illustrates the die 521 bonded to the layered structure on the carrier 501 B utilizing thermal compression and with underfill 527 , which may comprise a non-conductive paste, or utilizing a mass reflow with capillary underfill process, in which case underfill 527 comprises a capillary underfill material.
  • FIG. 5M illustrates the layered structures 525 A and 525 B in an inverted orientation before bonding.
  • a non-conductive film 529 may be placed between the layered structures 525 A and 525 B, as shown in FIG. 5N .
  • the non-conductive film 529 is shown as a thin curved line in FIG. 5N merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 525 A and 525 B, as shown in FIG. 5O .
  • the metal carriers 501 A and 501 B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 525 A and 525 B with exposed RDLs 503 A and 503 B, as shown in FIG. 5P . While various methods of forming a cavity for the die in the layered structures has been shown, the invention is not limited to these techniques, as other techniques may be utilized such as etching or selective deposition, for example.
  • FIG. 5Q illustrates the bonded layered structures 525 A and 525 B with solder balls 531 bonded to the RDLs 503 B utilizing flux print, solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 525 A and 525 B. At this point the structure may still be in panel form, comprising a plurality of layered structures and embedded die, that may be diced into individual structures. The resulting structure is shown in FIG. 5R .
  • FIGS. 6A-6S illustrate example process steps in fabricating a top cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention.
  • two carriers 601 A and 601 B which may comprise metal carriers, for example, for supporting layered structures during processing.
  • layer 1 and 4 copper RDLs 603 A and 603 B may be formed on the metal carriers 601 A and 601 B.
  • FIG. 6C illustrates a dielectric layer 607 A formed on the carrier 601 A.
  • the dielectric layer 607 A may comprise a laminate structure or deposited film, for example.
  • FIG. 6D illustrates a photoresist layer 605 formed on the carrier 601 A and covering the dielectric layer 607 .
  • the photoresist layer 605 may be patterned exposing a subset of the RDL 503 A, as shown in FIG. 6E , where the remaining portion of the photoresist layer 605 may comprise a block for a subsequently formed cavity.
  • Additional dielectric films 607 B and 607 C may be formed on the carriers 601 A and 601 B, covering the exposed RDLs 603 A and 603 B, as shown in FIG. 6F .
  • the dielectric films 607 B and 607 C may comprise laminate films, where an opening may be punched or ablated in the dielectric layer 607 B prior to placement to allow for the photoresist layer 605 remaining on the carrier 601 A.
  • FIG. 6G illustrates vias 609 and RDLs 611 formed in and on the dielectric film 607 B.
  • the vias 609 may be formed by drilling or ablating the dielectric film 607 A and depositing copper to fill the hole and form the RDLs 611 .
  • the RDLs may be formed after plating the entire surface and then patterning and etching the copper into RDL traces.
  • FIG. 6H illustrates the formation of copper bumps 613 on the RDLs 611 .
  • the copper bumps 613 may provide electrical contact to the RDLs 603 B when the two structures supported by the carriers 601 A and 601 B are bonded together.
  • the photoresist layer 605 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 6I .
  • trenches and vias in the dielectric film 607 C may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 615 and the RDLs 617 , as shown in FIG. 6J .
  • the RDLs 617 may provide electrical contact to the copper bumps 613 as well as one or more semiconductor die to be affixed to the layered structure being formed on the carrier 601 B.
  • FIG. 6L illustrates the layered structures 625 A and 625 B formed on the carriers 601 A and 601 B, respectively, with a semiconductor die 621 with copper pillars 623 to be affixed to the lower layered structure 625 B making electrical contact to the RDLs 617 via the solderable surface plate layer 619 .
  • FIG. 6M illustrates the die 621 bonded to the layered structure 625 B utilizing thermal compression and with non-conductive paste 627 .
  • the cavity created by the patterned or pre-formed second dielectric layer 607 B enables the die 621 to be bonded to the layered structure 625 B and the layered structure 625 A bonded to the layered structure 625 B with shorter copper pillars for the copper pillars 613 and 623 , as these pillars would have to be much higher, and thus wider, without the cavity.
  • the metal carriers 601 A and 601 B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 625 A and 625 B with exposed RDLs 603 A and 603 B, as shown in FIG. 6Q . While various methods of forming a cavity for the die in the layered structures has been shown, the invention is not limited to these techniques, as other techniques may be utilized such as etching or selective deposition, for example.
  • FIG. 6R illustrates the bonded layered structures 625 A and 625 B with solder balls 631 bonded to the RDLs 603 B utilizing flux print, solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 625 A and 625 B.
  • the resulting structure is shown in FIG. 6S .
  • FIGS. 7A-7S illustrate example process steps in fabricating a bottom cavity structure with single top-half dielectric layer, in accordance with an example embodiment of the invention.
  • two carriers 701 A and 701 B which may comprise metal carriers, for example, for supporting layered structures during processing.
  • layer 1 and 4 copper RDLs 703 A and 703 B may be formed on the metal carriers 701 A and 701 B.
  • FIG. 7C illustrates a photoresist layer 705 formed on the carrier 701 A.
  • the photoresist layer 705 may comprise a laminate structure or a spin-in photoresist material, for example.
  • FIG. 7G illustrates the formation of solderable surface plate layer 713 on the RDLs 711 .
  • the solderable surface plate layer 713 may provide good electrical contact to copper bumps subsequently formed on RDLs and vias formed on the RDLs 703 B when the two structures supported by the carriers 701 A and 701 B are bonded together.
  • the photoresist layer 705 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 7H .
  • FIG. 7J illustrates the layered structure on the carrier 701 B with a solderable surface plate layer 719 formed thereon to provide good contact with subsequently placed copper bumps, as illustrated in FIG. 7K , and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 7L .
  • FIG. 7K illustrates the layered structures 725 A and 725 B fabricated by the steps shown in FIGS. 7A-7J , with solder bumps 720 formed on the solderable surface plate layer 719 on layered structure 725 B.
  • FIG. 7N illustrates the layered structures 725 A and 725 B in an inverted orientation before bonding together.
  • a non-conductive film 729 may be placed between the layered structures 725 A and 725 B, as shown in FIG. 7O .
  • the non-conductive film 729 is shown as a thin curved line in FIG. 7O merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 725 A and 725 B, as shown in FIG. 7P .
  • the metal carriers 701 A and 701 B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 725 A and 725 B with exposed RDLs 703 A and 703 B, as shown in FIG. 7Q .
  • FIG. 7R illustrates the bonded layered structures 725 A and 725 B with solder balls 731 bonded to the RDLs 703 B utilizing flux print layer 729 , solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 725 A and 725 B.
  • the resulting structure 700 is shown in FIG. 7S .
  • FIGS. 8A-8T illustrate example process steps in fabricating a bottom cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention. Referring to FIG. 8A there is shown two carriers 801 A and 801 B, which may comprise metal carriers, for example, for supporting layered structures during processing.
  • layer 1 and 4 copper RDLs 803 A and 803 B may be formed on the metal carriers 801 A and 801 B.
  • FIG. 8C illustrates a dielectric layer 807 A formed on the carrier 801 A.
  • the dielectric layer 807 A may comprise a laminate structure or deposited film, for example.
  • FIG. 8H illustrates the formation of solderable surface plate layer 813 on the RDLs 811 .
  • the solderable surface plate layer 813 may provide good electrical contact to copper bumps subsequently formed on RDLs and vias formed on the RDLs 803 B when the two structures supported by the carriers 801 A and 801 B are bonded together.
  • the photoresist layer 805 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 8I .
  • trenches and vias in the dielectric film 807 B may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 815 and the RDLs 817 , as shown in FIG. 8J .
  • the RDLs 817 may provide electrical contact to one or more semiconductor die to be affixed to the layered structure being formed on the carrier 801 B.
  • FIG. 8K illustrates the layered structure on the carrier 801 B with a solderable surface plate layer 819 formed thereon to provide good contact with subsequently placed copper bumps, as illustrated in FIG. 8L , and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 8M .
  • FIG. 8M illustrates the layered structures 825 A and 825 B formed on the carriers 801 A and 801 B, respectively, with a semiconductor die 821 with copper pillars 823 to be affixed to the lower layered structure making electrical contact to the RDLs 817 via the solderable surface plate layer 819 .
  • FIG. 8N illustrates the die 821 bonded to the layered structure on the carrier 801 B utilizing thermal compression and with non-conductive paste 827 .
  • FIG. 8O illustrates the layered structures 825 A and 825 B in an inverted orientation before being bonding together.
  • a non-conductive film 829 may be placed between the layered structures 825 A and 825 B, as shown in FIG. 8P .
  • the non-conductive film 829 is shown as a thin curved line in FIG. 8P merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 825 A and 825 B, as shown in FIG. 8Q .
  • the metal carriers 801 A and 801 B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 825 A and 825 B with exposed RDLs 803 A and 803 B, as shown in FIG. 8R .
  • FIG. 8S illustrates the bonded layered structures 825 A and 825 B with solder balls 831 bonded to the RDLs 803 B utilizing flux print layer 829 , solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 825 A and 825 B.
  • the final completed structure 800 is shown in FIG. 8T .
  • methods for an embedded die panel may comprise fabricating a first layered structure by: forming first redistribution layers on a first carrier, forming a first dielectric layer on the first redistribution layers and carrier, forming a mask pattern on the first dielectric layer exposing a portion of the first dielectric layer, forming a second dielectric layer on the exposed portion of the first dielectric layer, forming vias in the first and second dielectric layers, forming second redistribution layers on the second dielectric layer, wherein the vias couple the first redistribution layers to the second redistribution layers; and removing the mask pattern thereby forming a die cavity defined by the second dielectric layer.
  • a second layered structure may be formed comprising a second carrier, a third dielectric layer, third redistribution layers on a first surface of the third dielectric layer and fourth redistribution layers on a second surface of the third dielectric layer.
  • a semiconductor die may be bonded to the second layered structure.
  • the first layered structure may be coupled to the second layered structure, thereby embedding the semiconductor die in the formed cavity in the first layered structure.
  • the carrier may be removed from the first layered structure and the second carrier may be removed from the second layered structure.
  • the semiconductor die may be electrically coupled to the second layered structure utilizing the third redistribution layers on the third dielectric layer.
  • the second layered structure may be bonded to the first layered structure utilizing an adhesive layer.
  • the first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the second redistribution layers on the first layered structure.
  • the first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the third redistribution layers on the second layered structure.
  • the first and second carriers may comprise a conductive plate, or an etchable or peelable material.
  • the first, second, and third dielectric layers may be ablated to form the vias and second and third redistribution layers.
  • the first and third dielectric layers may comprise one or more of a glass cloth film and a deposited dielectric material.
  • the second dielectric layer may comprise a pre-formed dielectric film.
  • the redistribution layers may comprise electroless copper.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)

Abstract

Methods for an embedded die panel are disclosed and may include fabricating a first layered structure by: forming first redistribution layers on a first carrier, forming a first dielectric layer on the first redistribution layers and carrier, forming a mask pattern on the first dielectric layer exposing a portion of the first dielectric layer, forming a second dielectric layer on the exposed portion of the first dielectric layer, forming vias in the first and second dielectric layers, and forming second redistribution layers on the second dielectric layer. The mask pattern may be removed forming a die cavity defined by the second dielectric layer. A second layered structure coupled to the first layered structure may be formed comprising a second carrier, a third dielectric layer, third and fourth redistribution layers on opposite surfaces of the third dielectric layer, and a semiconductor die.

Description

    CLAIM OF PRIORITY/INCORPORATION BY REFERENCE
  • This patent application is a continuation of U.S. patent application Ser. No. 14/082,333 filed on Nov. 18, 2013, which is hereby incorporated herein by reference in its entirety.
  • FIELD OF THE INVENTION
  • Certain embodiments of the invention relate to semiconductor chip packaging. More specifically, certain embodiments of the invention relate to an embedded die in panel method and structure.
  • BACKGROUND OF THE INVENTION
  • Semiconductor packaging protects integrated circuits, or chips, from physical damage and external stresses. In addition, it can provide a thermal conductance path to efficiently remove heat generated in a chip, and also provide electrical connections to other components such as printed circuit boards, for example. Materials used for semiconductor packaging typically comprise ceramic or plastic, and form-factors have progressed from ceramic flat packs and dual in-line packages to pin grid arrays and leadless chip carrier packages, among others.
  • Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such systems with the present invention as set forth in the remainder of the present application with reference to the drawings.
  • BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1 is a drawing illustrating integrated circuit die embedded in a panel, in accordance with an example embodiment of the invention.
  • FIG. 2A is a drawing illustrating exemplary steps in fabricating an embedded die in panel structure, in accordance with an example embodiment of the invention.
  • FIG. 2B is a drawing illustrating exemplary steps for fabricating an alternative embodiment of embedded die in a panel structure, in accordance with an example embodiment of the invention.
  • FIG. 2C illustrates a dual-side processed panel structure, in accordance with an embodiment of the invention.
  • FIGS. 2D-2F illustrate alternative no-cavity embedded die structures, in accordance with an example embodiment of the invention.
  • FIGS. 3A-3R illustrate example process steps in fabricating an embedded die panel, in accordance with an embodiment of the invention.
  • FIGS. 3S-3V illustrate alternative bottom-cavity embedded die panel structures, in accordance with example embodiments of the invention.
  • FIG. 4 is a drawing illustrating exemplary steps in an alternative process for fabricating an embedded die in a panel structure, in accordance with an example embodiment of the invention.
  • FIGS. 5A-5R illustrate example process steps in fabricating a top cavity structure with a single top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIGS. 6A-6S illustrate example process steps in fabricating a top cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIGS. 7A-7S illustrate example process steps in fabricating a bottom cavity structure with single top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIGS. 8A-8T illustrate example process steps in fabricating a bottom cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention.
  • FIG. 9 is a chart illustrating the various fabrication processes for embedded die panels, in accordance with an example embodiment of the invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Certain aspects of the invention may be found in an embedded die in panel method and structure. Example aspects of the invention may comprise fabricating a first layered structure by: forming first redistribution layers on a first carrier, forming a first dielectric layer on the first redistribution layers and carrier, forming a mask pattern on the first dielectric layer exposing a portion of the first dielectric layer, forming a second dielectric layer on the exposed portion of the first dielectric layer, forming vias in the first and second dielectric layers, forming second redistribution layers on the second dielectric layer, wherein the vias couple the first redistribution layers to the second redistribution layers; and removing the mask pattern thereby forming a die cavity defined by the second dielectric layer. A second layered structure may be formed comprising a second carrier, a third dielectric layer, third redistribution layers on a first surface of the third dielectric layer and fourth redistribution layers on a second surface of the third dielectric layer. A semiconductor die may be bonded to the second layered structure. The first layered structure may be coupled to the second layered structure, thereby embedding the semiconductor die in the formed cavity in the first layered structure. The carrier may be removed from the first layered structure and the second carrier may be removed from the second layered structure. The semiconductor die may be electrically coupled to the second layered structure utilizing the third redistribution layers on the third dielectric layer. The second layered structure may be bonded to the first layered structure utilizing an adhesive layer. The first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the second redistribution layers on the first layered structure. The first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the third redistribution layers on the second layered structure. The first and second carriers may comprise a conductive plate, or an etchable or peelable material. The first, second, and third dielectric layers may be ablated to form the vias and second and third redistribution layers. The first and third dielectric layers may comprise one or more of a glass cloth film and a deposited dielectric material. The second dielectric layer may comprise a pre-formed dielectric film. The redistribution layers may comprise electroless copper.
  • FIG. 1 is a drawing illustrating integrated circuit die embedded in a panel, in accordance with an example embodiment of the invention. Referring to FIG. 1, there is shown a panel 100 comprising a plurality of embedded die 101.
  • The embedded die 101 may comprise integrated circuit die that have been separated from one or more semiconductor wafers, where the separated die are embedded in a package platform, or layered structure, without the need for an interposer. The embedded die 101 may comprise electrical circuitry such as digital signal processors (DSPs), network processors, power management units, audio processors, RF circuitry, wireless baseband system-on-chip (SoC) processors, sensors, and application specific integrated circuits, for example.
  • The packaging platform or layered structure may be formed according to the flow chart in FIG. 1, starting with a carrier that may be patterned and plated with a plate barrier metal. The carrier may comprise a conductive plate or an etchable or peelable material, for example. A dielectric layer may be deposited or placed thereon and vias may be ablated into the dielectric layer before redistribution layers (RDLs) may be formed on the ablated dielectric. Another dielectric layer may be deposited and vias and a die open area may be formed therein. The die may then be attached and another carrier with a formed layered structure may be sandwiched on the formed structure with the attached die, resulting in the panel 100. These process steps are shown further with respect to FIGS. 2-4.
  • FIG. 2A is a drawing illustrating exemplary steps in fabricating an embedded die in panel structure, in accordance with an example embodiment of the invention. Referring to FIG. 2A, there are shown packaging process steps 210-250 for generating an embedded die in panel structure.
  • The process may begin in step 210 with a carrier 201, which may comprise a conductive plate of material such as copper or aluminum, for example. In instances where the carrier 201 is non-conductive, a metal path may be created by forming a hole in the carrier 201 via laser, punch or mechanical means, and then metalized to create a “rivet” structure that provides a conductive path. In step 220, a photoresist layer 203 may be deposited and patterned, such as with a photolithography process, for example, to form exposed regions 205. The exposed regions 205 may be plated with metal to form a plate barrier layer 207, which may comprise nickel or tin, for example.
  • In step 230, a dielectric layer 209 may be deposited or attached as a polymer film, for example, to provide structural support and electrical isolation between various conductive layers. The dielectric layer 209 may be patterned utilizing a photolithography process, for example, to expose the plate barrier layers 207 and to provide paths for the redistribution layers (RDLs) 205B to be formed. The vias 205A, RDLs 205B, and bonding pads 205C may be deposited or plated on the dielectric layer 209 and on the plate barrier layer 207. The vias 205A, RDLs 205B, and bonding pads 205C may comprise electroless copper and/or plate copper layers that may be reduced at the surface of the dielectric layer 209 utilizing chemical etching or mechanical polishing, for example.
  • In step 240, another dielectric layer 213 may be deposited or placed on the dielectric layer 209. The dielectric layer 213 may be patterned utilizing photolithography and/or laser ablation to form openings for the vias 211 and the open die area 215 in which one or more semiconductor die may subsequently be placed. Another electroless copper and/or plate copper layer may be formed in the openings formed in the dielectric layer 213, thereby forming the extended vias 211. The surface copper may again be reduced utilizing chemical etching or mechanical polishing so that the exposed surface of the metal may be within the dielectric layer 213, i.e. above the bottom surface of the dielectric layer 213 in FIG. 2. In addition, laser ablation may be utilized to form openings for the vias 211, or may be utilized to ablate the dielectric layer 213 below the tops of the extended vias 211.
  • In step 250, a non-conductive paste may be utilized to bond a semiconductor die 221 comprising conductive bumps to the bonding pads 205C. Similarly, conductive bumps 219 may be formed on the vias 211 resulting in the layered structure 221. The conductive bumps 219 may be for making electrical contact to another layered structure 223B, which may be similar to the layered structure 223 formed in steps 210-240. The layered structure 223B may be affixed to the layered structure 223 utilizing a non-conductive film.
  • FIG. 2B is a drawing illustrating exemplary steps for fabricating an alternative embodiment of embedded die in a panel structure, in accordance with an example embodiment of the invention. Referring to FIG. 2B, there are shown packaging process steps 1-5 for generating an embedded die in panel structure.
  • The process may begin in step 1 with a carrier 201, which may comprise a conductive plate of material such as copper or aluminum, for example, as described with respect to FIG. 2A. In step 2, a photoresist layer 203 may be deposited and patterned, such as with a photolithography process, for example, to form exposed regions 205. The exposed regions 205 may be plated with metal to form a plate barrier layer 207, which may comprise nickel or tin, for example.
  • In step 3, a dielectric layer 209 may be deposited or attached as a polymer film, for example, to provide structural support and electrical isolation between various conductive layers. The dielectric layer 209 may be patterned utilizing a photolithography process, for example, to expose the plate barrier layers 207 and to provide paths for the redistribution layers (RDLs) 205B to be formed. The vias 205A, RDLs 205B, and bonding pads 205C may be deposited or plated on the dielectric layer 209 and on the plate barrier layer 207. The vias 205A, RDLs 205B, and bonding pads 205C may comprise electroless copper and/or plate copper layers that may be reduced at the surface of the dielectric layer 209 utilizing chemical etching or mechanical polishing, for example.
  • In step 4, another dielectric layer 213 may be deposited or placed on the dielectric layer 209. The dielectric layer 213 may be patterned utilizing photolithography and/or laser ablation to form openings, or wells 211 for the vias 205A and the open die area 215 in which one or more semiconductor die may subsequently be placed. In an another example scenario, the dielectric layer 213 may comprise a pre-formed material with openings corresponding to the vias 205A, RDLs 205B, and bonding pads 205C. In addition conductive bumps 219 may be formed on the vias 205A and RDLs 205B. The conductive bumps 219 may be for making electrical contact to another layered structure 223B,
  • In step 5, a non-conductive paste may be utilized to bond a semiconductor die 221 comprising conductive bumps to the bonding pads 205C, which may be similar to the layered structure 223 formed in steps 1-4, but with extended pillars 217. The layered structure 223B may be affixed to the layered structure 223 utilizing a non-conductive film, for example.
  • The example embodiment shown in FIG. 2B may be an alternative to the process steps shown with respect to FIG. 2A, in that copper pillars may not be formed on the first layered structure 223, but instead on the layered structure 223B, whereas wells 211 formed in the dielectric layer 213 are provided for the extended pillars 217 to make electrical contact to the layered structure 223.
  • FIG. 2C illustrates a dual-side processed panel structure, in accordance with an embodiment of the invention. In the example scenario shown, layered structures 223A and 223B comprising dielectric and metal layers, similar to the layered structure 223 shown in FIGS. 2A and 2B, may be formed on both sides of the metal carrier 201. In this manner, a high density of embedded die structures may be processed concurrently, reducing manufacturing costs and cycle times.
  • FIGS. 2D and 2E illustrates alternative no-cavity embedded die structures, in accordance with an example embodiment of the invention. Referring to FIGS. 2C and 2D, there are shown panel structures comprising layered structures 223A and 223B coupled by copper pillars 217. In FIG. 2D, the copper pillars 217 are formed on the top layered structure 223A and conductive bumps 219 may be formed on the layered structure 223B. whereas in FIG. 2E, the copper pillars 217 may be formed on the bottom layered structure 223B and the conductive bumps 219 may be formed on the top layered structure 223A.
  • FIGS. 2D and 2E illustrate no-cavity structures, in that dielectric layers, such as the dielectric layers 209 and 213 with a cavity may not be formed on the layered structure that the die 221 is bonded to, but instead a non-conductive pre-formed laminate dielectric film 225 may be placed on the die 221 and the layered structured 223B to ensure a strong physical bond and insulating properties. In these example scenarios, the die 221 is mounted first, before the preformed laminate dielectric film 225 is placed on the die 221 and the layered structure 223B.
  • FIG. 2F illustrates another example no-cavity structure, with copper pillars 217A and 217B on both layered structures 223A and 223B so that they may be half the height of the copper pillars 217 shown in FIGS. 2D and 2E. The copper pillars 217A and 217B may also comprise solder caps 227 for coupling the copper pillars 217A and 217B.
  • FIGS. 3A-3R illustrate example process steps in fabricating an embedded die panel, in accordance with an embodiment of the invention. Referring to FIG. 3A, there is shown a carrier 301 that may comprise a conductive plate, a flexible film, or an etchable or peelable material, for example. Metal pads 303, which may be known as land pads or base pads, may be formed on the carrier 301 through a metal deposition and patterning process or selective deposition, for example. In instances where an etchable material is used for the carrier 301, tin or nickel may be deposited before depositing copper for the metal pads 303 to provide an etch stop. In an example scenario, the metal pads 303 may be on the order of 10 microns tall.
  • As shown in FIG. 3B, a dielectric 305 may be placed on the carrier 301 and metal pads 303. In an example scenario, the dielectric 305 may comprise a 40 micron glass cloth film dielectric layer that may be pressed onto the carrier 301, thereby providing electrical isolation between the metal pads 303 and subsequent metal layers. The resulting structure is shown in FIG. 3C.
  • In FIG. 3D, a close-up view of the structure is shown where vias 307 and trenches 309 may be ablated in the dielectric 305, thereby enabling the subsequent forming of metal vias and RDLs on the metal pads 303. In an example scenario, the vias may be on the order of 30 microns deep and the traces may be 5 microns deep from the top surface of the dielectric 305.
  • The vias 307 may be partially filled using via metal 311 as shown in FIG. 3E, resulting in a pointed or rounded dome shape above the metal pads 303. This may be followed by an electroless copper and plate copper deposition to fill the trenches 309 forming the RDL 313, as shown in FIG. 3F. While the metal deposited in the trenches 309 is labeled as RDL 313, the deposited metal may be any conductive trace for providing electrical conductivity in a horizontal direction. The copper surface may be reduced via etching to lower the surface of the metal below the top surface of the dielectric 305, as shown in FIG. 3G.
  • As shown in FIG. 3H, a portion of the surface may be masked off utilizing a photoresist material 315, for example, and the exposed region may be etched to further reduce the copper surface. The masked off region may comprise a die land area 317, where one or more semiconductor die may be subsequently bonded, whereas the exposed area may comprise an area where copper pillars or metal vias and further dielectric layers may be formed to provide electrical to another layered structure.
  • The photoresist material 315 may be removed and another dielectric layer 319 may be formed through the placement of a laminate film or via deposition, for example, resulting in the structure shown in FIG. 3I. The relative height differences shown for the RDLs 313 are due to the etching for the die land area, for example, which would not likely be present if no semiconductor die is to be mounted on the layered structure. In FIG. 3J, vias 322 may be ablated in the dielectric layer 319 to enable electrical contact to the RDLs 313, and/or via metal 311 s when not coupled to an RDL.
  • FIG. 3K illustrates the vias 322 partially plated with copper, for example, forming the lower region of subsequently formed copper pillars. An electroless seed copper layer may be deposited followed by the deposition of photoresist 321 that may be patterned to mask regions for copper pillar formation, as shown in FIG. 3L.
  • The unmasked portions may be filled with copper to form copper pillars that are wider above the top surface of the dielectric layer 319, as enabled by the patterned photoresist 321. The photoresist 321 may be stripped and solder caps 325 may be placed on the copper pillars 323, resulting in the structure shown in FIG. 3M. The solder caps 325 may be for subsequent contact with another layered structure. The seed copper may also be etched following removal of the photoresist 321.
  • The die land area 317 may be ablated to open an area for attaching one or more semiconductor die, as illustrated in FIGS. 3N and 3O. In addition, the copper seed layer may be removed from the metal pads that are to receive the semiconductor die. Ablating the die land area 317 enables semiconductor die to be attached to the layered structure while still being lower than the solder caps 325 on the copper pillars 323. In this manner another layered structure may be coupled to the layered structure 327 via the solder caps 325.
  • FIG. 30 illustrates a semiconductor die 331 being affixed to the die land area 317 of the layered structure 327 utilizing conductive bumps on the die 329 and bonding pads 329 on the layered structure 327. The semiconductor die 331 may be bonded using a thermo compression bond process, for example, although other bonding techniques may be utilized. In addition, a non-conductive paste 335, shown in FIG. 3P, may be utilized to mechanically affix the semiconductor die 331 to the layered structure 327.
  • The layered structure 327 with affixed die 331 may be bonded to a second layered structure 327B, as illustrated in FIG. 3P. In this example, the layered structure 327B is flipped so that its contact pads are facing the layered structure 327. A laminate adhesive dielectric layer 333 may be placed on the layered structure 327 and pressure may be applied to the back surface of the layered structure 327B thereby affixing the two layered structures 327 and 327B together, as illustrated in FIG. 3Q.
  • The carriers 301 and 301B may then be removed by chemical etching or a peel removal, for example, depending on the material used for the carriers, resulting in the completed embedded die structure 300 shown in FIG. 3R, which illustrates only a portion of an embedded die panel, where a plurality of such embedded die structures 300 comprise an embedded die panel, as shown in FIG. 1.
  • FIGS. 3S-3V illustrate alternative bottom-cavity embedded die panel structures, in accordance with example embodiments of the invention. Referring to FIGS. 3S-3V, there are shown the layered structures 327A and 327B, the affixed die 331, and the adhesive layer 333 sandwiched between. There is also shown the dielectric layers 319, and copper pillars 323A and 323B. The example embodiments shown in FIGS. 3S-3V are similar but differentiated by the placement of the copper pillars 323A and 323B, on the upper layered structure 327A as in FIGS. 3S and 3U or on the lower layered structure 327B as shown in FIGS. 3T and 3V, and whether the die 331 is affixed first or last in the process.
  • FIGS. 3S and 3T both show bottom cavity layered structures, where the cavity for the die 331 is in the lower layered structure 327B, and the copper pillars 323A are formed on the top layered structure 327A in FIG. 3S but on the bottom layered structure 327B in FIG. 3T. In addition, the die 331 may be affixed before the pre-formed dielectric layer 319 in both FIGS. 3S and 3T.
  • In contrast, as shown in FIGS. 3U and 3V, the die 331 may be affixed last after a cavity is formed in the pre-laminated dielectric layer 333. While various methods of forming a cavity for the die in the layered structures has been shown, the invention is not limited to these techniques, as other techniques may be utilized such as etching or selective deposition, for example.
  • FIG. 4 is a drawing illustrating exemplary steps in an alternative process for fabricating an embedded die in a panel structure, in accordance with an example embodiment of the invention. Referring to FIG. 4, there are shown packaging process steps 410-450 for generating an embedded die in panel structure.
  • The process may begin in step 410 with a carrier 401, which may comprise a conductive plate of material such as copper or aluminum, for example. In another example scenario, the carrier 401 may comprise an etchable or peelable material. In step 420, a photoresist layer 403 may be deposited and patterned, such as with a photolithography process, for example, to form exposed regions 405. The exposed regions 405 may be plated with metal to form a plate barrier layer 407, which may comprise nickel or tin, for example.
  • In step 430, a dielectric layer 409 may be deposited or attached as a polymer film, for example, to provide structural support and electrical isolation between various conductive layers. The dielectric layer 409 may be patterned utilizing a photolithography process, for example, to expose the plate barrier layers 407 and to provide paths for the redistribution layers (RDLs) 405B to be formed. The vias 405A, RDLs 405B, and bonding pads 405C may be deposited or plated on the dielectric layer 409 and on the plate barrier layer 407. The vias 405A, RDLs 405B, and bonding pads 405C may comprise electroless copper and/or plate copper layers that may be reduced at the surface of the dielectric layer 409 utilizing chemical etching or mechanical polishing, for example.
  • In step 440, another dielectric layer 413 may be deposited or placed on the dielectric layer 409. The dielectric layer 413 may be patterned utilizing photolithography and/or laser ablation to form openings for the vias 411. In another example scenario, the dielectric layers 409 and 413 may comprise pre-formed dielectric films. The surface copper may again be reduced utilizing chemical etching or mechanical polishing so that the top of the metal is within the dielectric layer 213, i.e. above the bottom surface of the dielectric layer 413 in FIG. 4. In addition, laser ablation may be utilized to form openings for the vias 411.
  • In step 450, a non-conductive paste may be utilized to bond a semiconductor die 421 comprising conductive bumps that may be electrically coupled to the vias 411. In comparison to the example process of FIG. 2A, the copper pillars 419 may be tall enough to allow for the placement of the die 421 between the two layered structures 423 and 423B, as opposed to extended vias being formed in the upper layer structure 423, as was done with the extended vias 211 for the layered structure 223 in FIG. 2A.
  • The layered structure 423B may be similar to the layered structure 423 formed in steps 410-440, and may be electrically coupled to the layered structure 221 utilizing a non-conductive film and/or a non-conductive paste. The die 421 may be affixed to the layered structure 423 utilizing a non-conductive paste. The carriers 401 and 401B may be removed utilizing an etching process or a peeling process.
  • FIGS. 5A-5R illustrate example process steps in fabricating a top cavity structure, in accordance with an example embodiment of the invention. Referring to FIG. 5A there is shown two carriers 501A and 501B, which may comprise metal carriers, for example, for supporting layered structures during processing.
  • In FIG. 5B, layer 1 and 4 copper RDLs 503A and 503B may be formed on the metal carriers 501A and 501B. FIG. 5C illustrates a photoresist layer 505 formed on the carrier 501A. The photoresist layer 505 may comprise a laminate structure or a spin-in photoresist material, for example.
  • FIG. 5D illustrates the patterning of the photoresist layer 505 exposing a subset of the RDL 503A where the remaining portion of the photoresist layer 505 may comprise a block for a subsequently formed cavity. Dielectric films 507A and 507B may be formed on the carriers 501A and 501B, covering the exposed RDLs 503A and 503B, as shown in FIG. 5E. In an example scenario, the dielectric films 507A and 507B may comprise laminate films, where an opening may be punched or ablated in the dielectric layer 507A prior to placement to allow for the photoresist layer 505 remaining on the carrier 501A.
  • FIG. 5F illustrates vias 509 and RDLs 511 formed in and on the dielectric film 507A. In an example scenario, the vias 509 may be formed by drilling or ablating the dielectric film 507A and depositing copper to fill the hole and form the RDLs 511. In addition, the RDLs may be formed after plating the entire surface and then patterning and etching the copper into RDL traces.
  • FIG. 5G illustrates the formation of copper bumps 513 on the RDLs 511. The copper bumps 513 may provide electrical contact to the RDLs 503B when the two structures supported by the carriers 501A and 501B are bonded together. The photoresist layer 505 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 5H.
  • As with the vias 509 and RDLs 511, trenches and vias in the dielectric film 507B may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 515 and the RDLs 517, as shown in FIG. 5I. The RDLs 517 may provide electrical contact to the copper bumps 513 as well as one or more semiconductor die to be affixed to the layered structure being formed on the carrier 501B.
  • FIG. 5J illustrates the layered structure on the carrier 501B with a solderable surface plate layer 519 formed thereon to protect the surface from excessive oxidation that could reduce contact quality. This protective layer may help provide good contact with the copper bumps 513 and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 5K.
  • FIG. 5K illustrates the layered structures 525A and 525B formed on the carriers 501A and 501B, respectively, with a semiconductor die 521 with copper pillars 523 to be affixed to the lower layered structure making electrical contact to the RDLs 517 via the solderable surface plate layer 519. FIG. 5L illustrates the die 521 bonded to the layered structure on the carrier 501B utilizing thermal compression and with underfill 527, which may comprise a non-conductive paste, or utilizing a mass reflow with capillary underfill process, in which case underfill 527 comprises a capillary underfill material.
  • FIG. 5M illustrates the layered structures 525A and 525B in an inverted orientation before bonding. To enable bonding, a non-conductive film 529 may be placed between the layered structures 525A and 525B, as shown in FIG. 5N. The non-conductive film 529 is shown as a thin curved line in FIG. 5N merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 525A and 525B, as shown in FIG. 5O.
  • The metal carriers 501A and 501B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 525A and 525B with exposed RDLs 503A and 503B, as shown in FIG. 5P. While various methods of forming a cavity for the die in the layered structures has been shown, the invention is not limited to these techniques, as other techniques may be utilized such as etching or selective deposition, for example.
  • FIG. 5Q illustrates the bonded layered structures 525A and 525B with solder balls 531 bonded to the RDLs 503B utilizing flux print, solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 525A and 525B. At this point the structure may still be in panel form, comprising a plurality of layered structures and embedded die, that may be diced into individual structures. The resulting structure is shown in FIG. 5R.
  • FIGS. 6A-6S illustrate example process steps in fabricating a top cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention. Referring to FIG. 6A there is shown two carriers 601A and 601B, which may comprise metal carriers, for example, for supporting layered structures during processing.
  • In FIG. 6B, layer 1 and 4 copper RDLs 603A and 603B may be formed on the metal carriers 601A and 601B. FIG. 6C illustrates a dielectric layer 607A formed on the carrier 601A. The dielectric layer 607A may comprise a laminate structure or deposited film, for example.
  • FIG. 6D illustrates a photoresist layer 605 formed on the carrier 601A and covering the dielectric layer 607. The photoresist layer 605 may be patterned exposing a subset of the RDL 503A, as shown in FIG. 6E, where the remaining portion of the photoresist layer 605 may comprise a block for a subsequently formed cavity.
  • Additional dielectric films 607B and 607C may be formed on the carriers 601A and 601B, covering the exposed RDLs 603A and 603B, as shown in FIG. 6F. In an example scenario, the dielectric films 607B and 607C may comprise laminate films, where an opening may be punched or ablated in the dielectric layer 607B prior to placement to allow for the photoresist layer 605 remaining on the carrier 601A.
  • FIG. 6G illustrates vias 609 and RDLs 611 formed in and on the dielectric film 607B. In an example scenario, the vias 609 may be formed by drilling or ablating the dielectric film 607A and depositing copper to fill the hole and form the RDLs 611. In addition, the RDLs may be formed after plating the entire surface and then patterning and etching the copper into RDL traces.
  • FIG. 6H illustrates the formation of copper bumps 613 on the RDLs 611. The copper bumps 613 may provide electrical contact to the RDLs 603B when the two structures supported by the carriers 601A and 601B are bonded together. The photoresist layer 605 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 6I.
  • As with the vias 609 and RDLs 611, trenches and vias in the dielectric film 607C may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 615 and the RDLs 617, as shown in FIG. 6J. The RDLs 617 may provide electrical contact to the copper bumps 613 as well as one or more semiconductor die to be affixed to the layered structure being formed on the carrier 601B.
  • FIG. 6K illustrates the layered structure on the carrier 601B with a solderable surface plate layer 619 formed thereon to provide good contact with the copper bumps 613 and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 6L. In an example scenario, the solderable surface plate layer 619 may be formed on any redistribution layer in the structures for improved contact to copper bumps or other contact types.
  • FIG. 6L illustrates the layered structures 625A and 625B formed on the carriers 601A and 601B, respectively, with a semiconductor die 621 with copper pillars 623 to be affixed to the lower layered structure 625B making electrical contact to the RDLs 617 via the solderable surface plate layer 619. FIG. 6M illustrates the die 621 bonded to the layered structure 625B utilizing thermal compression and with non-conductive paste 627. The cavity created by the patterned or pre-formed second dielectric layer 607B enables the die 621 to be bonded to the layered structure 625B and the layered structure 625A bonded to the layered structure 625B with shorter copper pillars for the copper pillars 613 and 623, as these pillars would have to be much higher, and thus wider, without the cavity.
  • FIG. 6N illustrates the layered structures 625A and 625B in an inverted orientation before bonding. To enable bonding, a non-conductive film 629 may be placed between the layered structures 625A and 625B, as shown in FIG. 6O. The non-conductive film 629 is shown as a thin curved line in FIG. 6O merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 625A and 625B, as shown in FIG. 6P.
  • The metal carriers 601A and 601B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 625A and 625B with exposed RDLs 603A and 603B, as shown in FIG. 6Q. While various methods of forming a cavity for the die in the layered structures has been shown, the invention is not limited to these techniques, as other techniques may be utilized such as etching or selective deposition, for example.
  • FIG. 6R illustrates the bonded layered structures 625A and 625B with solder balls 631 bonded to the RDLs 603B utilizing flux print, solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 625A and 625B. The resulting structure is shown in FIG. 6S.
  • FIGS. 7A-7S illustrate example process steps in fabricating a bottom cavity structure with single top-half dielectric layer, in accordance with an example embodiment of the invention. Referring to FIG. 7A there is shown two carriers 701A and 701B, which may comprise metal carriers, for example, for supporting layered structures during processing.
  • In FIG. 7B, layer 1 and 4 copper RDLs 703A and 703B may be formed on the metal carriers 701A and 701B. FIG. 7C illustrates a photoresist layer 705 formed on the carrier 701A. The photoresist layer 705 may comprise a laminate structure or a spin-in photoresist material, for example.
  • FIG. 7D illustrates the patterning of the photoresist layer 705 exposing a subset of the RDL 703A where the remaining portion of the photoresist layer 705 may comprise a block for a subsequently formed cavity. Dielectric films 707A and 707B may be formed on the carriers 701A and 701B, covering the exposed RDLs 703A and 703B, as shown in FIG. 7E. In an example scenario, the dielectric films 707A and 707B may comprise laminate films, where an opening may be punched or ablated in the dielectric layer 707A prior to placement to allow for the photoresist layer 705 remaining on the carrier 701A.
  • FIG. 7F illustrates vias 709 and 7 DLs 511 formed in and on the dielectric film 707A. In an example scenario, the vias 709 may be formed by drilling or ablating the dielectric film 707A and depositing copper to fill the hole and form the RDLs 711. In addition, the RDLs may be formed after plating the entire surface and then patterning and etching the copper into RDL traces.
  • FIG. 7G illustrates the formation of solderable surface plate layer 713 on the RDLs 711. The solderable surface plate layer 713 may provide good electrical contact to copper bumps subsequently formed on RDLs and vias formed on the RDLs 703B when the two structures supported by the carriers 701A and 701B are bonded together. The photoresist layer 705 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 7H.
  • As with the vias 709 and RDLs 711, trenches and vias in the dielectric film 707B may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 715 and the RDLs 717, as shown in FIG. 7I. The RDLs 717 may provide electrical contact to one or more semiconductor die to be affixed to the layered structure being formed on the carrier 701B.
  • FIG. 7J illustrates the layered structure on the carrier 701B with a solderable surface plate layer 719 formed thereon to provide good contact with subsequently placed copper bumps, as illustrated in FIG. 7K, and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 7L.
  • FIG. 7K illustrates the layered structures 725A and 725B fabricated by the steps shown in FIGS. 7A-7J, with solder bumps 720 formed on the solderable surface plate layer 719 on layered structure 725B.
  • FIG. 7L illustrates the layered structures 725A and 725B formed on the carriers 701A and 701B, respectively, with a semiconductor die 721 with copper pillars 723 to be affixed to the lower layered structure making electrical contact to the RDLs 717 via the solderable surface plate layer 719. FIG. 7M illustrates the die 721 bonded to the layered structure on the carrier 701B utilizing thermal compression and with non-conductive paste 727.
  • FIG. 7N illustrates the layered structures 725A and 725B in an inverted orientation before bonding together. To enable bonding, a non-conductive film 729 may be placed between the layered structures 725A and 725B, as shown in FIG. 7O. The non-conductive film 729 is shown as a thin curved line in FIG. 7O merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 725A and 725B, as shown in FIG. 7P.
  • The metal carriers 701A and 701B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 725A and 725B with exposed RDLs 703A and 703B, as shown in FIG. 7Q.
  • FIG. 7R illustrates the bonded layered structures 725A and 725B with solder balls 731 bonded to the RDLs 703B utilizing flux print layer 729, solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 725A and 725B. The resulting structure 700 is shown in FIG. 7S. FIGS. 8A-8T illustrate example process steps in fabricating a bottom cavity structure with dual top-half dielectric layer, in accordance with an example embodiment of the invention. Referring to FIG. 8A there is shown two carriers 801A and 801B, which may comprise metal carriers, for example, for supporting layered structures during processing.
  • In FIG. 8B, layer 1 and 4 copper RDLs 803A and 803B may be formed on the metal carriers 801A and 801B. FIG. 8C illustrates a dielectric layer 807A formed on the carrier 801A. The dielectric layer 807A may comprise a laminate structure or deposited film, for example.
  • FIG. 8D illustrates a photoresist layer 805 formed on the carrier 801A and covering the dielectric layer 807. The photoresist layer 805 may be patterned exposing a subset of the RDL 803A, as shown in FIG. 8E, where the remaining portion of the photoresist layer 805 may comprise a block for a subsequently formed cavity.
  • Additional dielectric films 807B and 807C may be formed on the carriers 801A and 801B, covering the exposed RDLs 803A and 803B, as shown in FIG. 8F. In an example scenario, the dielectric films 807B and 807C may comprise laminate films, where an opening may be punched or ablated in the dielectric layer 807B prior to placement to allow for the photoresist layer 805 remaining on the carrier 801A.
  • FIG. 8G illustrates vias 809 and RDLs 811 formed in and on the dielectric film 807B. In an example scenario, the vias 809 may be formed by drilling or ablating the dielectric film 807A and depositing copper to fill the hole and form the RDLs 811. In addition, the RDLs may be formed after plating the entire surface and then patterning and etching the copper into RDL traces.
  • FIG. 8H illustrates the formation of solderable surface plate layer 813 on the RDLs 811. The solderable surface plate layer 813 may provide good electrical contact to copper bumps subsequently formed on RDLs and vias formed on the RDLs 803B when the two structures supported by the carriers 801A and 801B are bonded together. The photoresist layer 805 may then be stripped to open a cavity for subsequent die placement, resulting in the structure shown in FIG. 8I.
  • As with the vias 809 and RDLs 811, trenches and vias in the dielectric film 807B may be formed via lasing and drilling, respectively, followed by copper plating to form the vias 815 and the RDLs 817, as shown in FIG. 8J. The RDLs 817 may provide electrical contact to one or more semiconductor die to be affixed to the layered structure being formed on the carrier 801B.
  • FIG. 8K illustrates the layered structure on the carrier 801B with a solderable surface plate layer 819 formed thereon to provide good contact with subsequently placed copper bumps, as illustrated in FIG. 8L, and one or more semiconductor die to be subsequently affixed, as illustrated in FIG. 8M.
  • FIG. 8L illustrates the layered structures 825A and 825B fabricated by the steps shown in FIGS. 8A-8K, with solder bumps 820 formed on the solderable surface plate layer 819 on layered structure 825B.
  • FIG. 8M illustrates the layered structures 825A and 825B formed on the carriers 801A and 801B, respectively, with a semiconductor die 821 with copper pillars 823 to be affixed to the lower layered structure making electrical contact to the RDLs 817 via the solderable surface plate layer 819. FIG. 8N illustrates the die 821 bonded to the layered structure on the carrier 801B utilizing thermal compression and with non-conductive paste 827.
  • FIG. 8O illustrates the layered structures 825A and 825B in an inverted orientation before being bonding together. To enable bonding, a non-conductive film 829 may be placed between the layered structures 825A and 825B, as shown in FIG. 8P. The non-conductive film 829 is shown as a thin curved line in FIG. 8P merely for illustration purposes, and in application comprises a layer thick enough to fill the space between the layered structures 825A and 825B, as shown in FIG. 8Q.
  • The metal carriers 801A and 801B may be removed, such as by etching or peeling away, for example, resulting in the bonded layered structures 825A and 825B with exposed RDLs 803A and 803B, as shown in FIG. 8R.
  • FIG. 8S illustrates the bonded layered structures 825A and 825B with solder balls 831 bonded to the RDLs 803B utilizing flux print layer 829, solder attach, reflow, and clean processes, followed by a singulation step where the substrate may be diced into individual packages, each comprising a die and layered structures 825A and 825B. The final completed structure 800 is shown in FIG. 8T.
  • FIG. 9 is a chart illustrating the various fabrication processes for embedded die panels, in accordance with an example embodiment of the invention. The chart 900 illustrates the varied processes, such as a top or bottom cavity, top or bottom copper pillars, and 1 or 2 layer dielectrics. The corresponding figures that illustrates the various combinations is also shown in the chart 900.
  • In an embodiment of the invention, methods are disclosed for an embedded die panel and may comprise fabricating a first layered structure by: forming first redistribution layers on a first carrier, forming a first dielectric layer on the first redistribution layers and carrier, forming a mask pattern on the first dielectric layer exposing a portion of the first dielectric layer, forming a second dielectric layer on the exposed portion of the first dielectric layer, forming vias in the first and second dielectric layers, forming second redistribution layers on the second dielectric layer, wherein the vias couple the first redistribution layers to the second redistribution layers; and removing the mask pattern thereby forming a die cavity defined by the second dielectric layer.
  • A second layered structure may be formed comprising a second carrier, a third dielectric layer, third redistribution layers on a first surface of the third dielectric layer and fourth redistribution layers on a second surface of the third dielectric layer. A semiconductor die may be bonded to the second layered structure. The first layered structure may be coupled to the second layered structure, thereby embedding the semiconductor die in the formed cavity in the first layered structure. The carrier may be removed from the first layered structure and the second carrier may be removed from the second layered structure. The semiconductor die may be electrically coupled to the second layered structure utilizing the third redistribution layers on the third dielectric layer.
  • The second layered structure may be bonded to the first layered structure utilizing an adhesive layer. The first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the second redistribution layers on the first layered structure. The first layered structure may be electrically coupled to the second layered structure utilizing copper pillars formed on the third redistribution layers on the second layered structure. The first and second carriers may comprise a conductive plate, or an etchable or peelable material. The first, second, and third dielectric layers may be ablated to form the vias and second and third redistribution layers. The first and third dielectric layers may comprise one or more of a glass cloth film and a deposited dielectric material. The second dielectric layer may comprise a pre-formed dielectric film. The redistribution layers may comprise electroless copper.
  • While the invention has been described with reference to certain embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the present invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the present invention without departing from its scope. Therefore, it is intended that the present invention not be limited to the particular embodiments disclosed, but that the present invention will include all embodiments falling within the scope of the appended claims.

Claims (21)

1-51. (canceled)
52. A semiconductor package comprising:
a first layered structure, comprising a first pre-formed dielectric film and a first conductive layer;
a semiconductor die on a first surface of the first layered structure;
a second layered structure, comprising a second pre-formed dielectric film, on the semiconductor die and the first layered structure;
a third layered structure, comprising a third pre-formed dielectric film and a second conductive layer, on the second layered structure; and
electrical paths electrically coupling the first layered structure to the third layered structure.
53. The semiconductor package of claim 52, wherein the second layered structure comprises the electrical paths.
54. The semiconductor package of claim 52, comprising electrical interconnects on a second surface of the first layered structure, wherein the second surface is opposite the first surface.
55. The semiconductor package of claim 54, wherein at least one of the electrical interconnects is electrically coupled to the first conductive layer.
56. The semiconductor package of claim 52, wherein at least one of the electrical paths comprises pillars at a top conductive portion and a bottom conductive portion, and a solder cap electrically connecting the top conductive portion to the bottom conductive portion.
57. The semiconductor package of claim 52, wherein at least one of the electrical paths comprises a copper pillar.
58. The semiconductor package of claim 52, wherein at least one of the electrical paths comprises a through via.
59. A semiconductor package, the semiconductor package comprising:
a first layered structure comprising:
a first pre-formed dielectric film; and
a first redistribution structure embedded in the first pre-formed dielectric film;
a semiconductor die on an upper surface of the first layered structure;
a second layered structure, comprising a second pre-formed dielectric film, on the semiconductor die and the first layered structure; and
a third layered structure comprising:
a third pre-formed dielectric film;
a second redistribution structure in an upper area of the third layered structure;
a third redistribution structure in a bottom area of the third layered structure and embedded in the third pre-formed dielectric film; and
first electrical paths electrically coupling the second redistribution structure to the third redistribution structure, and
second electrical paths electrically coupling the first layered structure to the third layered structure.
60. The semiconductor package of claim 59, wherein at least one of the second electrical paths comprises pillars at a top conductive portion and a bottom conductive portion, and a solder cap electrically connecting the top conductive portion to the bottom conductive portion.
61. The semiconductor package of claim 59, wherein at least one of the second electrical paths comprises a copper pillar.
62. The semiconductor package of claim 59, wherein at least one of the second electrical paths comprises a through via.
63. The semiconductor package of claim 59, wherein one or both of the first layered structure and the third layered structure comprises a conductive trace on at least one respective surface.
64. The semiconductor package of claim 59, comprising a fourth redistribution structure in a lower area of the first layered structure.
65. The semiconductor package of claim 64, comprising third electrical paths electrically coupling the first redistribution structure to the fourth redistribution structure.
66. The semiconductor package of claim 59, wherein the second layered structure comprises the second electrical paths.
67. The semiconductor package of claim 59, comprising electrical interconnects on a bottom surface of the first layered structure.
68. The semiconductor package of claim 67, wherein at least one of the electrical interconnects is electrically coupled to the first layered structure.
69. A method for semiconductor packaging, the method comprising
forming a first layered structure by:
forming a first redistribution structure on a surface of a first carrier; and
attaching a first pre-formed dielectric film on the first redistribution structure such that the first redistribution structure is embedded in the first pre-formed dielectric film;
providing a semiconductor die on a first surface of the first layered structure;
attaching a second pre-formed dielectric film on the first layered structure and the semiconductor die;
forming a second layered structure comprising:
embedding a second redistribution layer into a third pre-formed dielectric film; and
removing the first carrier;
wherein:
electrical paths electrically couple the first layered structure to the second layered structure through the second pre-formed dielectric film; and
a surface of the second redistribution layer is exposed from the third pre-formed dielectric film and contacts the electrical paths.
70. The method of claim 69, wherein the third pre-formed dielectric film contacts a top of the second pre-formed dielectric film.
71. The method of claim 69, wherein at least one of the electrical paths is a through via.
US15/398,845 2013-11-18 2017-01-05 Embedded die in panel method and structure Abandoned US20170278810A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/398,845 US20170278810A1 (en) 2013-11-18 2017-01-05 Embedded die in panel method and structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/082,333 US9576917B1 (en) 2013-11-18 2013-11-18 Embedded die in panel method and structure
US15/398,845 US20170278810A1 (en) 2013-11-18 2017-01-05 Embedded die in panel method and structure

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/082,333 Continuation US9576917B1 (en) 2013-11-18 2013-11-18 Embedded die in panel method and structure

Publications (1)

Publication Number Publication Date
US20170278810A1 true US20170278810A1 (en) 2017-09-28

Family

ID=58017821

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/082,333 Active 2034-02-03 US9576917B1 (en) 2013-11-18 2013-11-18 Embedded die in panel method and structure
US15/398,845 Abandoned US20170278810A1 (en) 2013-11-18 2017-01-05 Embedded die in panel method and structure

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/082,333 Active 2034-02-03 US9576917B1 (en) 2013-11-18 2013-11-18 Embedded die in panel method and structure

Country Status (1)

Country Link
US (2) US9576917B1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10515827B2 (en) 2017-10-31 2019-12-24 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming chip package with recessed interposer substrate
KR102540829B1 (en) 2018-10-05 2023-06-08 삼성전자주식회사 Semiconductor package, method for semiconductor package and method for re-distribution layer structure
KR102568705B1 (en) 2018-10-05 2023-08-22 삼성전자주식회사 Semiconductor package, method for semiconductor package and method for re-distribution layer structure

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070056766A1 (en) * 2005-09-13 2007-03-15 Shinko Electric Industries Co., Ltd. Electronic component embedded board and its manufacturing method
US7982297B1 (en) * 2007-03-06 2011-07-19 Amkor Technology, Inc. Stackable semiconductor package having partially exposed semiconductor die and method of fabricating the same
US20130292823A1 (en) * 2012-05-07 2013-11-07 Stmicroelectronics (Crolles 2) Sas Stack of semiconductor structures and corresponding manufacturing method

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2006108281A (en) * 2004-10-04 2006-04-20 Matsushita Electric Ind Co Ltd Electronic component pickup method and method and device for mounting electronic component
US7948095B2 (en) * 2008-02-12 2011-05-24 United Test And Assembly Center Ltd. Semiconductor package and method of making the same
US20100052186A1 (en) * 2008-08-27 2010-03-04 Advanced Semiconductor Engineering, Inc. Stacked type chip package structure
US8350381B2 (en) * 2010-04-01 2013-01-08 Infineon Technologies Ag Device and method for manufacturing a device
WO2012122388A2 (en) * 2011-03-08 2012-09-13 Georgia Tech Research Corporation Chip-last embedded interconnect structures and methods of making the same
US20120267782A1 (en) * 2011-04-25 2012-10-25 Yung-Hsiang Chen Package-on-package semiconductor device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070056766A1 (en) * 2005-09-13 2007-03-15 Shinko Electric Industries Co., Ltd. Electronic component embedded board and its manufacturing method
US7982297B1 (en) * 2007-03-06 2011-07-19 Amkor Technology, Inc. Stackable semiconductor package having partially exposed semiconductor die and method of fabricating the same
US20130292823A1 (en) * 2012-05-07 2013-11-07 Stmicroelectronics (Crolles 2) Sas Stack of semiconductor structures and corresponding manufacturing method

Also Published As

Publication number Publication date
US9576917B1 (en) 2017-02-21

Similar Documents

Publication Publication Date Title
US10840218B2 (en) Semiconductor device and method of manufacture
KR101890535B1 (en) Semiconductor device and method of manufacture
US9236348B2 (en) Ultrathin buried die module and method of manufacturing thereof
TWI536519B (en) Semiconductor package structure and manufacturing method thereof
US6972480B2 (en) Methods and apparatus for packaging integrated circuit devices
TWI649845B (en) Semiconductor package structure and method of manufacturing same
US20150137384A1 (en) Semicondutor device with through-silicon via-less deep wells
US20030199121A1 (en) Wafer scale thin film package
KR101831036B1 (en) Semiconductor device and method of manufacturing
JP5942823B2 (en) Electronic component device manufacturing method, electronic component device, and electronic device
TW201611186A (en) Manufacturing method for semiconductor device
CN111883521B (en) Multi-chip 3D packaging structure and manufacturing method thereof
US9859130B2 (en) Manufacturing method of interposed substrate
JP4115326B2 (en) Manufacturing method of semiconductor package
CN110838452A (en) Packaging method, panel assembly, wafer package and chip package
TW201724389A (en) Ultra-thin fan-out chip package and its fabricating method
US20170278810A1 (en) Embedded die in panel method and structure
KR101494414B1 (en) Semiconductor package, semiconductor package unit, and method of manufacturing semiconductor package
US20050258536A1 (en) Chip heat sink device and method
KR101494411B1 (en) Semiconductor package, and method of manufacturing the same
CN113066780A (en) Interposer stacking module, multilayer module and stacking process
TWI512921B (en) Carrier structure, chip package structure and manufacturing method thereof
US20240096811A1 (en) Semiconductor package and method of manufacturing the same
US20060141666A1 (en) Method for producing a module including an integrated circuit on a substrate and an integrated module manufactured thereby
CN115424946A (en) Manufacturing method of three-dimensional heterogeneous packaging structure based on copper bump Frame carrier embedded chip

Legal Events

Date Code Title Description
AS Assignment

Owner name: BANK OF AMERICA, N.A., AS AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:AMKOR TECHNOLOGY, INC.;REEL/FRAME:046683/0139

Effective date: 20180713

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: AMKOR TECHNOLOGY SINGAPORE HOLDING PTE.LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AMKOR TECHNOLOGY, INC.;REEL/FRAME:054046/0673

Effective date: 20191119