TWI447851B - Multilayer connection structure and making method - Google Patents

Multilayer connection structure and making method Download PDF

Info

Publication number
TWI447851B
TWI447851B TW100119885A TW100119885A TWI447851B TW I447851 B TWI447851 B TW I447851B TW 100119885 A TW100119885 A TW 100119885A TW 100119885 A TW100119885 A TW 100119885A TW I447851 B TWI447851 B TW I447851B
Authority
TW
Taiwan
Prior art keywords
contact
layers
mask
layer
opening
Prior art date
Application number
TW100119885A
Other languages
Chinese (zh)
Other versions
TW201232701A (en
Inventor
Shih Hung Chen
Hang Ting Lue
Hong Ji Lee
Chin Cheng Yang
Original Assignee
Macronix Int Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Macronix Int Co Ltd filed Critical Macronix Int Co Ltd
Publication of TW201232701A publication Critical patent/TW201232701A/en
Application granted granted Critical
Publication of TWI447851B publication Critical patent/TWI447851B/en

Links

Landscapes

  • Semiconductor Memories (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Non-Volatile Memory (AREA)

Description

多層連線結構及製造方法Multi-layer connection structure and manufacturing method

本發明大致上是有關於一種高密度積體電路裝置,且特別是有關於一種用於多層三維堆疊裝置之內連線結構。SUMMARY OF THE INVENTION The present invention is generally directed to a high density integrated circuit device, and more particularly to an interconnect structure for a multilayer three dimensional stacked device.

在高密度記憶體裝置之製造中,積體電路上每單位面積之資料量可做為一關鍵的因素。因此,當記憶體裝置之關鍵尺寸達到微影技術之極限時,為了達成更高的儲存密度及較低的每位元之成本,用於堆疊多層記憶胞(memory cell)之技術已被提出。In the manufacture of high-density memory devices, the amount of data per unit area on an integrated circuit can be a key factor. Therefore, when the critical size of the memory device reaches the limit of the lithography technology, a technique for stacking a plurality of memory cells has been proposed in order to achieve higher storage density and lower cost per bit.

舉例而言,於Lai等人之“A Multi-Layer Stackable Thin-Film Transistor(TFT) NAND-Type Flash Memory,”IEEE Int'l Electron Devices Meeting,11-13 Dec. 2006,以及於Jung等人之“Three Dimensionally Stacked NAND Flash Memory Technology Using Stacking Single Crystal Si Layers on ILD and TANOS Structure for Beyond 30nm Node”,IEEE Int'l Electron Devices Meeting,11-13 Dec. 2006之文獻中,薄膜電晶體技術係應用於電荷捕捉記憶體。For example, in Lai et al., "A Multi-Layer Stackable Thin-Film Transistor (TFT) NAND-Type Flash Memory," IEEE Int'l Electron Devices Meeting, 11-13 Dec. 2006, and Jung et al. "Three Dimensionally Stacked NAND Flash Memory Technology Using Stacking Single Crystal Si Layers on ILD and TANOS Structure for Beyond 30nm Node", IEEE Int'l Electron Devices Meeting, 11-13 Dec. 2006, the application of thin film transistor technology Charge trapping memory.

此外,於Johnson等人之“512-Mb PROM With a Three-Dimensional Array of Diode/Anti-fuse Memory Cells”,IEEE J. of Solid-State Circuits,vol. 38,no. 11,Nov. 2003之文獻中,交叉點陣列(cross-point array)技術已應用於反熔絲記憶體(anti-fuse memory)。同時,參照Cleeves之標題為「Three-Dimensional Memory」之美國專利案第7,081,377號案。In addition, in Johnson et al., "512-Mb PROM With a Three-Dimensional Array of Diode/Anti-fuse Memory Cells", IEEE J. of Solid-State Circuits, vol. 38, no. 11, Nov. 2003 Among them, cross-point array technology has been applied to anti-fuse memory. At the same time, reference is made to the case of Cleeves, entitled "Three-Dimensional Memory", U.S. Patent No. 7,081,377.

於電荷捕捉記憶體技術中提供垂直反及(NAND)胞之另一結構係描述於Kim等人之“Novel 3-D Structure for Ultra-High Density Flash Memory with VRAT and PIPE”,2008 Symposium on VLSI Technology Digest of Technical Papers;17-19 June 2008;pages 122-123之文獻中。Another structure that provides a vertical inverse (NAND) cell in charge trapping memory technology is described in Kim et al., "Novel 3-D Structure for Ultra-High Density Flash Memory with VRAT and PIPE", 2008 Symposium on VLSI Technology Digest of Technical Papers; 17-19 June 2008; pages 122-123 in the literature.

在三維堆疊記憶體裝置中,導電內連線穿過記憶胞之較上層,用以將記憶胞之較下層耦合至解碼電路及其相似電路。實行內連線之成本會隨著所需之微影步驟的數量而增加。一種減少微影步驟的數量之方法係描述於Tanaka等人之“Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory”,2007 Symposium on VLSI Technology Digest of Technical Papers;12-14 June 2007,pages:14-15之文獻中。In a three-dimensional stacked memory device, conductive interconnects pass through the upper layer of the memory cell to couple the lower layer of the memory cell to the decoding circuit and its similar circuitry. The cost of implementing interconnects will increase with the number of lithographic steps required. A method for reducing the number of lithography steps is described in Tanaka et al., "Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory", 2007 Symposium on VLSI Technology Digest of Technical Papers; 12-14 June 2007, Pages: 14-15 in the literature.

然而,習知的三維堆疊記憶體裝置之其中一個缺點為,對於各個接觸層通常使用獨立的遮罩。因此,若有例如20個接觸層,通常需要20個不同的遮罩,各個接觸層需要對於此層之遮罩的產生,以及對於此層之蝕刻步驟。However, one of the disadvantages of conventional three-dimensional stacked memory devices is that separate masks are typically used for each contact layer. Thus, if there are, for example, 20 contact layers, typically 20 different masks are required, each of which requires the creation of a mask for this layer, as well as an etching step for this layer.

一種方法之一範例,使用於一內連線區域具有至少四個接觸層之一堆疊的一三維堆疊積體電路裝置,係用以產生複數個內連線接觸區域,該些內連線接觸區域與該些接觸層之複數個降落區域對齊且於該些接觸層露出該些降落區域。各該接觸層包括一導電層及一絕緣層。設置於該內連線區域上的任何一上層之至少一部分係被移除,以暴露出一第一接觸層並產生用於各該接觸層之接觸開口。選擇一組N個蝕刻遮罩,用以於該些接觸層之該堆疊處產生複數個個內連線接觸區域層,N為至少等於2之整數。使用該些N個蝕刻遮罩以蝕刻該些接觸開口至多達且包含2的N次方個該些接觸層。該些N個遮罩使用步驟包括使用一第一遮罩以對於有效地一半的該些接觸開口蝕刻一個該接觸層以及使用一第二遮罩,以對於有效地一半的該些接觸開口蝕刻兩個該些接觸層。該移除、該選擇及該使用步驟係執行以致於該些接觸開口延伸至該些2的N次方個接觸層。形成複數個導電體穿過該些接觸開口以接觸於該些接觸層之該些降落區域。在一些範例中,該移除步驟係使用一額外的遮罩來執行。在一些範例中,該第一遮罩使用步驟包括使用該第一遮罩於每隔一個該接觸開口蝕刻一個該接觸層,以及該第二遮罩使用步驟包括使用該第二遮罩於至少一組第一至第四該些接觸開口中之該第三和該第四接觸開口蝕刻兩個該些接觸層。在一些範例中,該些N個遮罩使用步驟更包括使用一第三遮罩以對於有效地一半的該些接觸開口蝕刻四個該些接觸層,以及使用一第四遮罩以對於有效地一半的該些接觸開口蝕刻八個該些接觸層。在一些範例中,該第三遮罩使用步驟包括使用該第三遮罩於至少一組第一至第八該些接觸開口中之該第五至該第八接觸開口蝕刻四個該些接觸層,以及該第四遮罩使用步驟包括使用該第四遮罩於至少一組第一至第十六該些接觸開口中之該第九至該第十六接觸開口蝕刻八個該些接觸層。在一些範例中,產生一接地接觸開口穿過該些接觸層,以及形成一接地導電體穿過該接地接觸開口,以與該些接觸層之多個該些導電層電性接觸。在一些範例中,該接地接觸開口具有一接地接觸開口側壁,且在該接地導電體形成步驟之前,移除於該接地接觸開口側壁的絕緣層之部分,所以該接地導電體增強該接地導電體與該些接觸層之多個該些導電層之間的電性接觸。An example of a method for a three-dimensional stacked integrated circuit device having a stack of at least four contact layers in an interconnect region for generating a plurality of interconnect contact regions, the interconnect contact regions Aligning with a plurality of landing areas of the contact layers and exposing the landing areas to the contact layers. Each of the contact layers includes a conductive layer and an insulating layer. At least a portion of any of the upper layers disposed on the interconnect region is removed to expose a first contact layer and create contact openings for each of the contact layers. A set of N etch masks are selected to generate a plurality of interconnect contact layer layers at the stack of the contact layers, N being an integer at least equal to two. The N etch masks are used to etch the contact openings up to and including 2 N-th contact layers. The N mask use steps include using a first mask to etch one of the contact layers for the effective half of the contact openings and using a second mask to etch two for the effective half of the contact openings These contact layers. The removing, the selecting, and the using step are performed such that the contact openings extend to the 2 N-th contact layers. A plurality of electrical conductors are formed through the contact openings to contact the landing regions of the contact layers. In some examples, the removal step is performed using an additional mask. In some examples, the first mask using step includes etching the contact layer with every other one of the contact openings using the first mask, and the second mask using step includes using the second mask to at least one The third and fourth contact openings of the first to fourth of the set of contact openings etch two of the contact layers. In some examples, the N masking steps further include using a third mask to etch four of the contact layers for the effective half of the contact openings, and using a fourth mask to effectively Half of the contact openings etch eight of the contact layers. In some examples, the third mask using step includes etching the four contact layers by using the third mask to the fifth to the eighth contact openings of the at least one of the first to eighth contact openings And the fourth mask using step includes etching the eight contact layers using the fourth mask to the ninth to the sixteenth contact openings of the at least one of the first to sixteenth contact openings. In some examples, a ground contact opening is formed through the contact layers, and a ground conductor is formed through the ground contact opening to electrically contact a plurality of the conductive layers of the contact layers. In some examples, the ground contact opening has a ground contact opening sidewall and is removed from a portion of the insulating layer sidewall of the ground contact opening before the ground conductor forming step, so the ground conductor enhances the ground conductor Electrical contact with a plurality of the conductive layers of the contact layers.

一種方法之另一範例,用於一三維堆疊積體電路裝置,該方法提供複數個電性連接至位於該內連線區域之複數個接觸層的一堆疊處之複數個降落區域。該積體電路裝置為包括一內連線區域之一類型。該內連線區域包含一上層,該上層之下具有該些接觸層之堆疊。各該接觸層包括一導電層及一絕緣層。設置於該內連線區域上的任何一上層之至少一部分被移除,以暴露出一第一接觸層並產生用於各該接觸層之接觸開口。選擇一組N個蝕刻遮罩以於該些接觸層之該堆疊處產生複數個內連線接觸區域層,N為至少等於2之整數。使用該些N個蝕刻遮罩以蝕刻該些接觸開口至多達且包含2的N次方個該些接觸層。該些N個遮罩使用步驟包括使用一第一遮罩以對於有效地一半的該些接觸開口蝕刻一個該接觸層,以及使用一第二遮罩以對於有效地一半的該些接觸開口蝕刻兩個該些接觸層。該移除、該選擇及該使用步驟係執行以致於該些接觸開口延伸至該些2的N次方個接觸層。形成一介電層於複數個側壁上。形成複數個導電體穿過該些接觸開口至位於該些接觸層之該些降落區域,該些介電層將該些導電體電性絕緣於該些側壁。在一些範例中,產生一接地接觸開口穿過該些接觸層,以及形成一接地導電體穿過該接地接觸開口,以與該些接觸層之多個該些導電層電性接觸。在一些範例中,該接地接觸開口具有一接地接觸開口側壁,且在該接地導電體形成步驟之前,移除於該接地接觸開口側壁的該些絕緣層之部分,使得相鄰於該接地接觸開口之多個該些導電層之部分係被暴露,使得該接地導電體增強與多個該些導電層的電性接觸。Another example of a method for a three-dimensional stacked integrated circuit device provides a plurality of plurality of landing regions electrically coupled to a stack of a plurality of contact layers located within the interconnect region. The integrated circuit device is of a type including an interconnect region. The interconnect region includes an upper layer having a stack of the contact layers under the upper layer. Each of the contact layers includes a conductive layer and an insulating layer. At least a portion of any of the upper layers disposed on the interconnect region is removed to expose a first contact layer and create contact openings for each of the contact layers. A set of N etch masks are selected to create a plurality of interconnect contact layer layers at the stack of the contact layers, N being an integer at least equal to two. The N etch masks are used to etch the contact openings up to and including 2 N-th contact layers. The N mask use steps include using a first mask to etch one of the contact openings for the effective half of the contact openings, and using a second mask to etch two for the effective half of the contact openings These contact layers. The removing, the selecting, and the using step are performed such that the contact openings extend to the 2 N-th contact layers. A dielectric layer is formed on the plurality of sidewalls. Forming a plurality of electrical conductors through the contact openings to the landing regions of the contact layers, the dielectric layers electrically insulating the electrical conductors to the sidewalls. In some examples, a ground contact opening is formed through the contact layers, and a ground conductor is formed through the ground contact opening to electrically contact a plurality of the conductive layers of the contact layers. In some examples, the ground contact opening has a ground contact opening sidewall, and the portion of the insulating layer removed from the sidewall of the ground contact opening is adjacent to the ground contact opening before the ground conductor forming step Portions of the plurality of conductive layers are exposed such that the ground conductor enhances electrical contact with a plurality of the conductive layers.

一三維堆疊積體電路裝置之第一個範例包括至少第一、第二、第三及第四接觸層之一堆疊,係位於一內連線區域。各該接觸層包括一導電層及一絕緣層。第一、第二、第三及第四導電體穿過該接觸層之堆疊之部分。該第一、第二、第三及第四導電體係分別與該第一、第二、第三及第四導電層電性接觸。一介電側壁間隔物周圍環繞該第二、第三及第四導電體,以致於該第二、第三及第四導電體僅電性接觸各自的該第二、第三及第四導電層。在一些範例中,該第一、第二、第三及第四導電體具有一恆定的間距。在一些範例中,該第一、第二、第三及第四導電體之位置係由一共同的遮罩決定。在一些範例中,該堆疊積體電路裝置更包括一接地導電體穿過該些接觸層之該堆疊之部分,該接地導電體電性接觸各該第一、第二、第三及第四導電層。A first example of a three-dimensional stacked integrated circuit device includes at least one of the first, second, third, and fourth contact layers stacked in an interconnect region. Each of the contact layers includes a conductive layer and an insulating layer. The first, second, third, and fourth electrical conductors pass through a portion of the stack of contact layers. The first, second, third, and fourth conductive systems are in electrical contact with the first, second, third, and fourth conductive layers, respectively. A dielectric sidewall spacer surrounds the second, third, and fourth electrical conductors such that the second, third, and fourth electrical conductors only electrically contact the respective second, third, and fourth conductive layers . In some examples, the first, second, third, and fourth electrical conductors have a constant spacing. In some examples, the locations of the first, second, third, and fourth electrical conductors are determined by a common mask. In some examples, the stacked integrated circuit device further includes a portion of the grounding conductor passing through the stack of the contact layers, the grounding conductor electrically contacting the first, second, third, and fourth conductive portions. Floor.

一三維堆疊積體電路裝置之第二個範例包括至少第一、第二、第三及第四接觸層之一堆疊,係位於一內連線 區域。各該接觸層包括一導電層及一絕緣層。第一、第二、第三及第四導電體穿過該些接觸層之該堆疊之部分。該第一、第二、第三及第四導電體係分別與該第一、第二、第三及第四導電層電性接觸。該第一、第二、第三及第四導電體具有一恆定的間距。在一些範例中,該第一、第二、第三及第四導電體之位置係由一共同的遮罩決定。A second example of a three-dimensional stacked integrated circuit device includes at least one of the first, second, third, and fourth contact layers stacked in an interconnect region. Each of the contact layers includes a conductive layer and an insulating layer. The first, second, third, and fourth electrical conductors pass through portions of the stack of the contact layers. The first, second, third, and fourth conductive systems are in electrical contact with the first, second, third, and fourth conductive layers, respectively. The first, second, third and fourth electrical conductors have a constant spacing. In some examples, the locations of the first, second, third, and fourth electrical conductors are determined by a common mask.

一三維堆疊積體電路裝置之第三個範例包括至少第一、第二、第三及第四接觸層之一堆疊,係位於一內連線區域。各該接觸層包括一導電層及一絕緣層。第一、第二、第三及第四導電體穿過該些接觸層之該堆疊之部分。該第一、第二、第三及第四導電體係分別與該第一、第二、第三及第四導電層電性接觸。一介電側壁間隔物周圍環繞該第二、第三及第四導電體,以致於該第二、第三及第四導電體僅電性接觸各自的該第二、第三及第四導電層。一接地導電體穿過該些接觸層之該堆疊之部分且電性接觸各該第一、第二、第三及第四導電層。該第一、第二、第三及第四導電體具有一恆定的間距。該第一、第二、第三及第四導電體與該接地導電體之位置係由一共同的遮罩決定。A third example of a three-dimensional stacked integrated circuit device includes at least one of the first, second, third, and fourth contact layers stacked in an interconnect region. Each of the contact layers includes a conductive layer and an insulating layer. The first, second, third, and fourth electrical conductors pass through portions of the stack of the contact layers. The first, second, third, and fourth conductive systems are in electrical contact with the first, second, third, and fourth conductive layers, respectively. A dielectric sidewall spacer surrounds the second, third, and fourth electrical conductors such that the second, third, and fourth electrical conductors only electrically contact the respective second, third, and fourth conductive layers . A grounding conductor passes through portions of the stack of the contact layers and electrically contacts the first, second, third, and fourth conductive layers. The first, second, third and fourth electrical conductors have a constant spacing. The positions of the first, second, third, and fourth electrical conductors and the grounding conductor are determined by a common mask.

本發明之其他方面和優點可參考圖式、實施方式以及後附之申請專利範圍之說明。Other aspects and advantages of the present invention are described with reference to the drawings, the embodiments, and the appended claims.

第1圖繪示包含具有內連線結構190之三維結構之裝置的剖面視圖,內連線結構190具有小的底面積(footprint),其中導電體180延伸至裝置中不同的接觸層160-1至160-4。在所示之範例中,表示有四個接觸層160-1至160-4。一般而言,在此描述之小的內連線結構190能以具有接觸層0至N而N至少為2之結構來實行。1 is a cross-sectional view of a device including a three-dimensional structure having an interconnect structure 190 having a small footprint, wherein the electrical conductor 180 extends to different contact layers 160-1 in the device. To 160-4. In the example shown, there are four contact layers 160-1 through 160-4. In general, the small interconnect structure 190 described herein can be implemented with a structure having contact layers 0 through N and N at least 2.

導電體180排列於內連線結構190之內,以接觸在不同的接觸層160-1至160-4上之降落區域。如以下更詳細之描述,用於各個特定層之導電體180延伸穿過設置於上方的層中之開口,以接觸降落區域161-1a、161-1b、161-2a、161-2b、161-3a、161-3b、161-4。於此例中,導電體180是用於將接觸層160-1至160-4耦合至導線層中之內連線185,而導線層設置於接觸層160-1至160-4之上方。Electrical conductors 180 are disposed within interconnect structure 190 to contact landing areas on different contact layers 160-1 through 160-4. As described in more detail below, the electrical conductors 180 for each particular layer extend through openings in the layers disposed above to contact the landing regions 161-1a, 161-1b, 161-2a, 161-2b, 161- 3a, 161-3b, 161-4. In this example, the electrical conductors 180 are interconnects 185 for coupling the contact layers 160-1 through 160-4 into the wire layers, and the wire layers are disposed over the contact layers 160-1 through 160-4.

降落區域為用於與導電體180接觸之接觸層160-1至160-4之部分。降落區域之尺寸大到足以提供空間給導電體180,使導電體180足夠地將在不同的接觸層160-1至160-4之降落區域內的導電降落區域耦合至設置於上方的內連線185,同時解決例如在不同的層中導電體180與用於降落區域之設置於其中一層上方的開口之間的不對齊問題。The landing area is part of the contact layers 160-1 to 160-4 for contact with the electrical conductor 180. The size of the landing zone is large enough to provide space to the electrical conductor 180 such that the electrical conductor 180 adequately couples the electrically conductive landing zone in the landing zone of the different contact layers 160-1 to 160-4 to the interconnecting line disposed above 185, simultaneously solving the problem of misalignment between the conductor 180 and the opening for the landing area disposed above one of the layers, for example, in different layers.

降落區域之尺寸因此取決於數個因素,包含所使用之導電體之尺寸及數量,且隨著各個實施例而將有所改變。此外,對於各個降落區域,導電體180之數量可有所不同。The size of the landing zone therefore depends on several factors, including the size and number of electrical conductors used, and will vary with various embodiments. Moreover, the number of electrical conductors 180 can vary for each landing zone.

於所示之範例中,接觸層160-1至160-4由材料之各自的平面導電層所組成,此材料例如經摻雜的多晶矽,其中還有分隔接觸層160-1至160-4之絕緣材料165。或者是,接觸層160-1至160-4不需要是平面堆疊的材料層,反而是能沿著垂直維度有所改變之材料層。In the illustrated example, contact layers 160-1 through 160-4 are comprised of respective planar conductive layers of material, such as doped polysilicon, with separate contact layers 160-1 through 160-4. Insulating material 165. Alternatively, the contact layers 160-1 through 160-4 need not be a layer of material that is planarly stacked, but rather a layer of material that can vary along the vertical dimension.

接觸不同的接觸層160-1至160-4之導電體180,係以沿著如第1A圖中所示之剖面延伸方向來排列。由接觸不同的接觸層160-1至160-4之導電體180之此排列所定義出的方向,在此稱為「縱向」方向。「橫向」方向係垂直於縱向方向,且為如第1A圖中所示之剖面的進紙面及出紙面方向。縱向及橫向方向二者皆被認為「側向維度(lateral dimensions)」,意指接觸層160-1至160-4之平面視圖的二維區域中之方向。結構之「長度」或特徵為其於縱向方向上之長度,且結構之「寬度」為其於橫向方向上之寬度。The conductors 180 contacting the different contact layers 160-1 to 160-4 are arranged along the direction in which the cross-section extends as shown in FIG. 1A. The direction defined by this arrangement of conductors 180 contacting different contact layers 160-1 through 160-4 is referred to herein as the "longitudinal" direction. The "lateral" direction is perpendicular to the longitudinal direction and is the paper feed surface and the paper exit surface direction of the cross section as shown in Fig. 1A. Both the longitudinal and lateral directions are considered to be "lateral dimensions", meaning the direction in the two-dimensional region of the plan view of the contact layers 160-1 to 160-4. The "length" or characteristic of the structure is its length in the longitudinal direction, and the "width" of the structure is its width in the lateral direction.

接觸層160-1為複數個接觸層160-1至160-1中最低的層。接觸層160-1係位於絕緣層164之上。The contact layer 160-1 is the lowest of the plurality of contact layers 160-1 to 160-1. Contact layer 160-1 is over insulating layer 164.

接觸層160-1包含用以與導電體180接觸之第一及第二降落區域161-1a、161-1b。The contact layer 160-1 includes first and second landing regions 161-1a, 161-1b for contacting the electrical conductor 180.

在第1圖中,接觸層160-1於內連線結構190之相對的末端上包含兩個降落區域161-1a、161-1b。在一些其他的實施例中,降落區域161-1a、161-1b其中之一被省略。In FIG. 1, the contact layer 160-1 includes two landing areas 161-1a, 161-1b on opposite ends of the interconnect structure 190. In some other embodiments, one of the landing zones 161-1a, 161-1b is omitted.

第2A圖繪示一部分的接觸層160-1之平面視圖,於內連線結構190之底面積內包含降落區域161-1a、161-1b。內連線結構190之底面積可接近用於導電體之通孔尺寸的寬度,且具有比此寬度更長之長度。如第2A圖所示,降落區域161-1a沿著橫向方向具有寬度200,且沿著縱向方向具有長度201。降落區域161-1b沿著橫向方向具有寬度202,且沿著縱向方向具有長度203。於第2A圖之實施例中,降落區域161-1a、161-1b各具有矩形剖面。於實施例中,降落區域161-1a、161-1b各可具有圓形、橢圓形、方形、矩形或一些不規則形的剖面。FIG. 2A is a plan view showing a portion of the contact layer 160-1 including the landing regions 161-1a, 161-1b within the bottom area of the interconnect structure 190. The bottom area of the interconnect structure 190 can be close to the width of the via size for the electrical conductor and has a length that is longer than this width. As shown in FIG. 2A, the landing area 161-1a has a width 200 in the lateral direction and a length 201 in the longitudinal direction. The landing area 161-1b has a width 202 along the lateral direction and a length 203 along the longitudinal direction. In the embodiment of Fig. 2A, the landing areas 161-1a, 161-1b each have a rectangular cross section. In an embodiment, the landing areas 161-1a, 161-1b may each have a circular, elliptical, square, rectangular or some irregularly shaped cross section.

因為接觸層160-1為最低的接觸層,導電體180不需穿過接觸層160-1至設置於下方的層。因此,於此例中,接觸層160-1在內連線結構190之內不具有開口。Since the contact layer 160-1 is the lowest contact layer, the conductor 180 does not need to pass through the contact layer 160-1 to the layer disposed below. Thus, in this example, contact layer 160-1 does not have an opening within inner interconnect structure 190.

回頭參照第1圖,接觸層160-2設置於接觸層160-1之上方。接觸層160-2包含設置於接觸層160-1上之降落區域161-1a的上方之開口250。開口250具有遠側的縱向側壁251a及近側的縱向側壁251b,定義出開口250之長度252。開口250之長度252至少與設置於下方之降落區域161-1a之長度201一樣長,使得用於降落區域161-1a之導電體180可穿過接觸層160-2。Referring back to FIG. 1, the contact layer 160-2 is disposed above the contact layer 160-1. The contact layer 160-2 includes an opening 250 disposed above the landing region 161-1a on the contact layer 160-1. The opening 250 has a distal longitudinal side wall 251a and a proximal longitudinal side wall 251b defining a length 252 of the opening 250. The length 252 of the opening 250 is at least as long as the length 201 of the landing region 161-1a disposed below, such that the electrical conductor 180 for the landing region 161-1a can pass through the contact layer 160-2.

接觸層160-2也包含設置於降落區域161-1b的上方之開口255。開口255具有遠側的和近側的縱向側壁256a、256b,定義出開口255之長度257。開口255之長度257至少與設置於下方之降落區域161-1b之長度203一樣長,使得用於降落區域161-1b之導電體180可穿過接觸層160-2。The contact layer 160-2 also includes an opening 255 disposed above the landing region 161-1b. The opening 255 has distal and proximal longitudinal side walls 256a, 256b defining a length 257 of the opening 255. The length 257 of the opening 255 is at least as long as the length 203 of the landing region 161-1b disposed below, such that the electrical conductor 180 for the landing region 161-1b can pass through the contact layer 160-2.

接觸層160-2也包含第一及第二降落區域161-2a、161-2b,其分別相鄰於開口250、255。第一及第二降落區域161-2a、161-2b為用於與導電體180接觸之接觸層160-2之部分。Contact layer 160-2 also includes first and second landing regions 161-2a, 161-2b that are adjacent to openings 250, 255, respectively. The first and second landing regions 161-2a, 161-2b are portions of the contact layer 160-2 for contacting the electrical conductor 180.

第2B圖繪示接觸層160-2之一部分的平面視圖,包括內連線結構190之內的第一及第二降落區域161-2a、161-2b以及開口250、255。2B illustrates a plan view of a portion of contact layer 160-2, including first and second landing regions 161-2a, 161-2b and openings 250, 255 within interconnect structure 190.

如第2B圖所示,開口250具有縱向側壁251a、251b,定義出開口250之長度252,以及具有橫向側壁253a、253b,定義出開口250之寬度254。寬度254至少與設置於下方之降落區域161-1a之寬度200一樣寬,使得導電體180可穿過開口250。As shown in FIG. 2B, the opening 250 has longitudinal side walls 251a, 251b defining a length 252 of the opening 250 and having lateral side walls 253a, 253b defining a width 254 of the opening 250. The width 254 is at least as wide as the width 200 of the landing region 161-1a disposed below, such that the electrical conductor 180 can pass through the opening 250.

開口255具有縱向側壁256a、256b,定義出長度257,以及具有橫向側壁258a、258b,定義出寬度259。寬度259至少與設置於下方之降落區域161-1b之寬度202一樣寬,使得導電體180可穿過開口255。The opening 255 has longitudinal side walls 256a, 256b defining a length 257 and having lateral side walls 258a, 258b defining a width 259. The width 259 is at least as wide as the width 202 of the landing region 161-1b disposed below, such that the electrical conductor 180 can pass through the opening 255.

在第2B圖之平面視圖中,開口250、255各具有矩形剖面。於實施例中,開口250、255取決於用以形成此些開口之遮罩的形狀,開口250、255各可具有圓形、橢圓形、方形、矩形或一些不規則形的剖面。In the plan view of Fig. 2B, the openings 250, 255 each have a rectangular cross section. In an embodiment, the openings 250, 255 may each have a circular, elliptical, square, rectangular or somewhat irregular cross-section depending on the shape of the mask used to form the openings.

如第2B圖所示,降落區域161-2a相鄰於開口250,且於橫向方向上具有寬度204,並於縱向方向上具有長度205。降落區域161-2b相鄰於開口255,且於橫向方向上具有寬度206,並於縱向方向上具有長度207。As shown in FIG. 2B, the landing area 161-2a is adjacent to the opening 250 and has a width 204 in the lateral direction and a length 205 in the longitudinal direction. The landing area 161-2b is adjacent to the opening 255 and has a width 206 in the lateral direction and a length 207 in the longitudinal direction.

回頭參照第1圖,接觸層160-3設置於接觸層160-2之上方。接觸層160-3包含設置於接觸層160-1上之降落區域161-1a及接觸層160-2上之降落區域161-2a的上方之開口260。開口260具有遠側的和近側的縱向側壁261a、261b,定義出開口260之長度262。開口260之長度262至少與設置於下方之降落區域161-1a及161-2a之長度201及205的總和一樣長,使得用於降落區域161-1a及161-2a之導電體180可穿過接觸層160-3。Referring back to Figure 1, contact layer 160-3 is disposed over contact layer 160-2. The contact layer 160-3 includes an opening 260 disposed above the landing region 161-1a on the contact layer 160-1 and the landing region 161-2a on the contact layer 160-2. The opening 260 has distal and proximal longitudinal side walls 261a, 261b defining a length 262 of the opening 260. The length 262 of the opening 260 is at least as long as the sum of the lengths 201 and 205 of the landing regions 161-1a and 161-2a disposed below, such that the conductors 180 for the landing regions 161-1a and 161-2a can pass through the contacts. Layer 160-3.

如第1圖所示,開口260之遠側縱向側壁261a垂直地對齊於設置於下方之開口250之遠側縱向側壁251a。在以下更詳細描述之製造實施例中,能使用單一蝕刻遮罩中之開口及一個形成於此單一蝕刻遮罩中之開口上之額外的遮罩,以及用於蝕刻此額外的遮罩之過程,來形成開口,而不需關鍵的對齊步驟,因而導致具有遠側縱向側壁(261a、251a、…)之開口係沿著經垂直對齊之單一蝕刻遮罩之周邊而形成。As shown in FIG. 1, the distal longitudinal side wall 261a of the opening 260 is vertically aligned with the distal longitudinal side wall 251a of the opening 250 disposed below. In a fabrication embodiment, described in more detail below, the opening in a single etch mask and an additional mask formed in the opening in the single etch mask can be used, as well as the process for etching the additional mask. The openings are formed without critical alignment steps, thereby resulting in openings having distal longitudinal sidewalls (261a, 251a, ...) formed along the perimeter of the vertically aligned single etch mask.

接觸層160-3也包含設置於接觸層160-1上之降落區域161-1b及接觸層160-2上之降落區域161-2b的上方之開口265。開口265具有外側和內側的縱向側壁266a、266b,定義出開口265之長度267。開口265之外側縱向側壁266a垂直地對齊於設置於下方之開口255之外側縱向側壁256a。The contact layer 160-3 also includes an opening 265 disposed above the landing region 161-1b on the contact layer 160-1 and the landing region 161-2b on the contact layer 160-2. The opening 265 has outer and inner longitudinal side walls 266a, 266b defining a length 267 of the opening 265. The outer side longitudinal side wall 266a of the opening 265 is vertically aligned with the outer side longitudinal side wall 256a of the opening 255 provided below.

開口265之長度267至少與設置於下方之降落區域161-1b及161-2b之長度203及207的總和一樣長,使得用於降落區域161-1b及161-2b之導電體180可穿過接觸層160-3。The length 267 of the opening 265 is at least as long as the sum of the lengths 203 and 207 of the landing regions 161-1b and 161-2b disposed below, so that the conductors 180 for the landing regions 161-1b and 161-2b can pass through the contacts. Layer 160-3.

接觸層160-3也包含第一及第二降落區域161-3a、161-3b,其分別相鄰於開口260、265。第一及第二降落區域161-3a、161-3b為用於與導電體180接觸之接觸層160-3之部分。Contact layer 160-3 also includes first and second landing regions 161-3a, 161-3b that are adjacent to openings 260, 265, respectively. The first and second landing areas 161-3a, 161-3b are portions of the contact layer 160-3 for contact with the conductor 180.

第2C圖繪示接觸層160-3之一部分的平面視圖,包括內連線結構190之內的第一及第二降落區域161-3a、161-3b以及開口260、265。2C illustrates a plan view of a portion of contact layer 160-3, including first and second landing regions 161-3a, 161-3b and openings 260, 265 within interconnect structure 190.

如第2C圖所示,開口260具有外側和內側的縱向側壁261a、261b,定義出開口260之長度262,以及具有橫向側壁263a、263b,定義出開口260之寬度264a、264b。寬度264a至少與設置於下方之降落區域161-1a之寬度200一樣寬,且寬度264b至少與設置於下方之降落區域161-2a之寬度204一樣寬,使得導電體180可穿過開口260。As shown in FIG. 2C, the opening 260 has outer and inner longitudinal side walls 261a, 261b defining a length 262 of the opening 260 and having lateral side walls 263a, 263b defining a width 264a, 264b of the opening 260. The width 264a is at least as wide as the width 200 of the landing region 161-1a disposed below, and the width 264b is at least as wide as the width 204 of the landing region 161-2a disposed below, such that the electrical conductor 180 can pass through the opening 260.

在所示之實施例中,寬度264a及264b實質上相同。或者,為了容納具有不同的寬度之降落區域,寬度264a及264b可為不同。In the illustrated embodiment, the widths 264a and 264b are substantially identical. Alternatively, the widths 264a and 264b may be different to accommodate landing areas having different widths.

開口265具有縱向側壁266a、266b,定義出長度267,以及具有橫向側壁268a、268b,定義出寬度269a、269b。寬度269a至少與設置於下方之降落區域161-1b之寬度202一樣寬,且寬度269b至少與設置於下方之降落區域161-2b之寬度206一樣寬,使得導電體180可穿過開口265。The opening 265 has longitudinal side walls 266a, 266b defining a length 267 and having lateral side walls 268a, 268b defining a width 269a, 269b. The width 269a is at least as wide as the width 202 of the landing region 161-1b disposed below, and the width 269b is at least as wide as the width 206 of the landing region 161-2b disposed below, such that the electrical conductor 180 can pass through the opening 265.

如第2C圖所示,降落區域161-3a相鄰於開口260,且於橫向方向上具有寬度214,並於縱向方向上具有長度215。降落區域161-3b相鄰於開口265,且於橫向方向上具有寬度216,並於縱向方向上具有長度217。As shown in FIG. 2C, the landing area 161-3a is adjacent to the opening 260 and has a width 214 in the lateral direction and a length 215 in the longitudinal direction. The landing area 161-3b is adjacent to the opening 265 and has a width 216 in the lateral direction and a length 217 in the longitudinal direction.

回頭參照第1圖,接觸層160-4設置於接觸層160-3之上方。接觸層160-4包含設置於接觸層160-1上之降落區域161-1a、接觸層160-2上之降落區域161-2a以及接觸層160-3上之降落區域161-3a的上方之開口270。開口270具有縱向側壁271a、271b,定義出開口270之長度272。開口270之長度272至少與設置於下方之降落區域161-1a、161-2a以及161-3a之長度201、205以及215的總和一樣長,使得用於降落區域161-1a、161-2a以及161-3a之導電體180可穿過接觸層160-4。如第1圖所示,開口270之縱向側壁271a垂直地對齊於設置於下方之開口260之縱向側壁261a。Referring back to Figure 1, contact layer 160-4 is disposed over contact layer 160-3. The contact layer 160-4 includes a landing region 161-1a disposed on the contact layer 160-1, a landing region 161-2a on the contact layer 160-2, and an opening above the landing region 161-3a on the contact layer 160-3. 270. The opening 270 has longitudinal side walls 271a, 271b defining a length 272 of the opening 270. The length 272 of the opening 270 is at least as long as the sum of the lengths 201, 205, and 215 of the landing areas 161-1a, 161-2a, and 161-3a disposed below, such that the landing areas 161-1a, 161-2a, and 161 are used. Conductor 180 of -3a can pass through contact layer 160-4. As shown in FIG. 1, the longitudinal side wall 271a of the opening 270 is vertically aligned with the longitudinal side wall 261a of the opening 260 provided below.

接觸層160-4也包含設置於接觸層160-1上之降落區域161-1b、接觸層160-2上之降落區域161-2b以及接觸層160-3上之降落區域161-3b的上方之開口275。開口275具有縱向側壁276a、276b,定義出開口275之長度277。開口275之縱向側壁276a垂直地對齊於設置於下方之開口265之縱向側壁266a。The contact layer 160-4 also includes a landing region 161-1b disposed on the contact layer 160-1, a landing region 161-2b on the contact layer 160-2, and a landing region 161-3b on the contact layer 160-3. Opening 275. The opening 275 has longitudinal side walls 276a, 276b defining a length 277 of the opening 275. The longitudinal side wall 276a of the opening 275 is vertically aligned with the longitudinal side wall 266a of the opening 265 disposed below.

開口275之長度277至少與設置於下方之降落區域161-1b、161-2b以及161-3b之長度203、207以及217的總和一樣長,使得用於降落區域161-1b、161-2b以及161-3b之導電體180可穿過接觸層160-4。The length 277 of the opening 275 is at least as long as the sum of the lengths 203, 207, and 217 of the landing areas 161-1b, 161-2b, and 161-3b disposed below, such that the landing areas 161-1b, 161-2b, and 161 are used. Conductor 180 of -3b can pass through contact layer 160-4.

接觸層160-4也包含在開口270、275之間的降落區域161-4。降落區域161-4為用於與導電體180接觸之接觸層160-4之部分。在第1圖中,接觸層160-4具有一個降落區域161-4。或者,接觸層160-4可包含多於一個的降落區域。Contact layer 160-4 also includes landing area 161-4 between openings 270,275. The landing zone 161-4 is part of the contact layer 160-4 for contact with the electrical conductor 180. In Fig. 1, the contact layer 160-4 has a landing area 161-4. Alternatively, contact layer 160-4 can include more than one landing area.

第2D圖繪示接觸層160-4之一部分的平面視圖,包括內連線結構190之內的降落區域161-4a以及開口270、275。2D illustrates a plan view of a portion of contact layer 160-4, including landing regions 161-4a and openings 270, 275 within interconnect structure 190.

如第2D圖所示,開口270具有縱向側壁271a、271b,定義出開口270之長度272,以及具有橫向側壁273a、273b,定義出開口270之寬度274a、274b、274c。寬度274a、274b、274c至少與設置於下方之降落區域161-1a、161-2a及161-3a之寬度200、204及214一樣寬,以使導電體180可穿過開口270。As shown in Fig. 2D, opening 270 has longitudinal side walls 271a, 271b defining a length 272 of opening 270 and having lateral side walls 273a, 273b defining a width 274a, 274b, 274c of opening 270. The widths 274a, 274b, 274c are at least as wide as the widths 200, 204, and 214 of the landing regions 161-1a, 161-2a, and 161-3a disposed below so that the electrical conductor 180 can pass through the opening 270.

開口275具有縱向側壁276a、276b,定義出長度277,以及具有橫向側壁278a、278b,定義出寬度279a、279b、279c。寬度279a、279b、279c至少與設置於下方之降落區域161-1b、161-2b及161-3b之寬度202、206及216一樣寬,以使導電體180可穿過開口275。The opening 275 has longitudinal side walls 276a, 276b defining a length 277 and having lateral side walls 278a, 278b defining a width 279a, 279b, 279c. The widths 279a, 279b, 279c are at least as wide as the widths 202, 206, and 216 of the landing regions 161-1b, 161-2b, and 161-3b disposed below so that the electrical conductor 180 can pass through the opening 275.

如第2D圖所示,降落區域161-4位於開口270、275之間,且於橫向方向上具有寬度224,並於縱向方向上具有長度225。As shown in FIG. 2D, the landing area 161-4 is located between the openings 270, 275 and has a width 224 in the lateral direction and a length 225 in the longitudinal direction.

回頭參照第1圖,開口270、260及250之遠側縱向側壁271a、261a及251a為垂直地對齊,以使開口270、260及250於長度上的相異處係起因於側壁271b、261b及251b之水平偏移。在此所使用,元件或特徵「垂直地對齊」係實質上齊平(flush)於與橫向及縱向方向二者皆垂直之一虛平面。在此所使用的術語「實質上齊平」意圖涵蓋於開口之形成中之製造容許限度(tolerance),其中此開口之形成是使用單一蝕刻遮罩中之開口,以及使用能造成側壁之平面性的變異之多重蝕刻處理。Referring back to FIG. 1, the distal longitudinal sidewalls 271a, 261a, and 251a of the openings 270, 260, and 250 are vertically aligned such that the openings 270, 260, and 250 differ in length due to the sidewalls 271b, 261b and The horizontal offset of 251b. As used herein, a component or feature "vertically aligned" is substantially flush with an imaginary plane that is perpendicular to both the lateral and longitudinal directions. The term "substantially flush" as used herein is intended to encompass manufacturing tolerances in the formation of openings wherein the opening is formed using openings in a single etched mask and the planarity of the sidewalls is utilized. Multiple etching treatment of variations.

如第1圖所示,開口275、265及255之縱向側壁276a、266a及256a為垂直地對齊。As shown in Figure 1, the longitudinal side walls 276a, 266a and 256a of the openings 275, 265 and 255 are vertically aligned.

相似地,於層中之開口之橫向側壁亦垂直地對齊。參照第2A至2D圖,開口270、260及250之橫向側壁273a、263a及253a為垂直地對齊。此外,橫向側壁273b、263b及253b為垂直地對齊。對於開口275、265及255,縱向側壁276a、266a及256a為垂直地對齊,且橫向側壁278b、268b及258b為垂直地對齊。Similarly, the lateral sidewalls of the openings in the layer are also vertically aligned. Referring to Figures 2A through 2D, the lateral sidewalls 273a, 263a, and 253a of the openings 270, 260, and 250 are vertically aligned. Further, the lateral side walls 273b, 263b, and 253b are vertically aligned. For openings 275, 265, and 255, longitudinal sidewalls 276a, 266a, and 256a are vertically aligned, and lateral sidewalls 278b, 268b, and 258b are vertically aligned.

在所示之實施例中,在不同接觸層160-1至160-4中的開口在橫向方向上具有實質上相同的寬度。或者,為了容納具有不同的寬度之降落區域,開口之寬度可沿著縱向方向有所變化,例如以類似階梯狀的形式。In the illustrated embodiment, the openings in the different contact layers 160-1 through 160-4 have substantially the same width in the lateral direction. Alternatively, to accommodate landing areas having different widths, the width of the opening may vary along the longitudinal direction, such as in a step-like fashion.

用於實行如在此所述之內連線結構190之此技術,相較於先前技藝之技術,能顯著地減少用於與複數個接觸層160-1至160-4接觸所需要的面積或底面積(footprint)。因此,在不同的接觸層160-1至160-4中能夠有更多的空間來實行記憶體電路。相較於先前技藝之技術,如此能在上層中允許較高的記憶密度及較小的每位元之成本。This technique for implementing the interconnect structure 190 as described herein can significantly reduce the area required for contact with the plurality of contact layers 160-1 through 160-4 or the prior art techniques The footprint. Therefore, there is more space in the different contact layers 160-1 to 160-4 to implement the memory circuit. This allows for a higher memory density and a lower cost per bit in the upper layer than in prior art techniques.

在第1圖之剖面圖中,內連線結構190內之開口導致諸層於接觸層160-4上之降落區域161-4之兩側上具有類似階梯圖樣。亦即,於各層中之兩個開口,對稱於一皆垂直於縱向方向及橫向方向之軸,且各層之兩個降落區域亦對稱於此軸。如在此所述,術語「對稱」意圖涵蓋於開口之形成中之製造容許限度,其中此開口之形成是使用單一蝕刻遮罩中之開口,以及使用能造成開口之尺度的變異之多重蝕刻處理。In the cross-sectional view of Figure 1, the openings in the interconnect structure 190 result in layers having similar step patterns on both sides of the landing region 161-4 on the contact layer 160-4. That is, the two openings in each layer are symmetrical about an axis perpendicular to the longitudinal direction and the lateral direction, and the two landing areas of the layers are also symmetrical about the axis. As used herein, the term "symmetric" is intended to encompass the manufacturing tolerances in the formation of openings that are formed using a single etched opening in the mask and using multiple etch processes that can cause variations in the dimensions of the opening. .

在其他的實施例中,各層包含單一開口及單一降落區域,此些層僅於單側上具有類似階梯圖樣。In other embodiments, each layer includes a single opening and a single landing zone that has a similar step pattern on only one side.

於所示之範例中,表示四個接觸層160-1至160-4。更一般而言,在此描述之小的內連線結構能實行於層0至N,其中N至少為2。一般而言,層(i)設置於層(i-1)之上方,其中(i)等於1至N,且層(i)於層(i)上具有相鄰於降落區域(i)之開口(i)。開口(i)延伸於層(i-1)上之降落區域(i-1)之上方,且當(i)大於1時,開口(i)延伸於層(i-1)相鄰的開口(i-1)之上方。開口(i)具有與層(i)中的開口(i-1)之遠側縱向側壁對齊之遠側縱向側壁,且具有定義開口(i)之長度的近側縱向側壁。若有的話,開口(i)之長度至少與降落區域(i-1)之長度加上開口(i-1)之長度一樣長。當(i)大於1時,開口(i)具有與層(i-1)中的開口(i-1)之橫向側壁對齊之橫向側壁,且定義開口(i)之寬度至少與降落區域(i-1)之寬度一樣寬。In the example shown, four contact layers 160-1 through 160-4 are shown. More generally, the small interconnect structure described herein can be implemented in layers 0 through N, where N is at least 2. In general, layer (i) is disposed above layer (i-1), wherein (i) is equal to 1 to N, and layer (i) has an opening adjacent to landing region (i) on layer (i) (i). The opening (i) extends above the landing zone (i-1) on the layer (i-1), and when (i) is greater than 1, the opening (i) extends beyond the adjacent opening of the layer (i-1) Above i-1). The opening (i) has a distal longitudinal side wall aligned with the distal longitudinal side wall of the opening (i-1) in layer (i) and has a proximal longitudinal side wall defining the length of the opening (i). The length of the opening (i), if any, is at least as long as the length of the landing zone (i-1) plus the length of the opening (i-1). When (i) is greater than 1, the opening (i) has a lateral side wall aligned with the lateral side wall of the opening (i-1) in the layer (i-1), and defines the width of the opening (i) at least with the landing area (i) -1) The width is the same width.

其他類型的記憶胞及配置可使用於其他的實施例中。可使用的其他類型的記憶胞例如包含介電質電荷捕捉及浮動閘極記憶胞。舉例而言,在另一種裝置的層中可實行為由絕緣材料分隔之平面記憶胞陣列,並於層內使用薄膜電晶體或相關技術來形成存取裝置及存取線。此外,在此描述之內連線結構可以其他類型的三維堆疊積體電路裝置來實行,其中,具有於小的底面積區內延伸至裝置中的不同層之導電體為有利的。Other types of memory cells and configurations can be used in other embodiments. Other types of memory cells that can be used include, for example, dielectric charge trapping and floating gate memory cells. For example, in a layer of another device, a planar memory cell array separated by an insulating material can be implemented, and a thin film transistor or related technology is used within the layer to form an access device and an access line. Moreover, the interconnect structure described herein can be practiced with other types of three-dimensional stacked integrated circuit devices, wherein it is advantageous to have electrical conductors that extend into different layers in the device in a small bottom area.

第3A圖繪示三維堆疊積體電路裝置100之一部分的剖視圖,三維堆疊積體電路裝置100包含記憶體陣列區域110及具有在此描述的內連線結構190之周圍區域120。3A is a cross-sectional view of a portion of a three-dimensional stacked integrated circuit device 100 that includes a memory array region 110 and a surrounding region 120 having an interconnect structure 190 as described herein.

在第3A圖中,記憶體陣列區域110實行為如描述於Lung之美國專利申請案第12/430,290號案中之一次性可程式化多層記憶胞,此案為本申請案之受讓人所共同擁有且在此做為參照。在此描述以作為代表的積體電路結構可實行於描述於此之三維內連線結構。In FIG. 3A, the memory array region 110 is implemented as a one-time programmable multi-layer memory cell as described in U.S. Patent Application Serial No. 12/430,290, the disclosure of which is assigned to Co-owned and used here as a reference. The integrated circuit structure described herein as being representative can be implemented in the three-dimensional interconnect structure described herein.

記憶體陣列區域110包含記憶胞存取層112,記憶胞存取層112包含水平場效電晶體存取裝置131a、131b,水平場效電晶體存取裝置131a、131b於半導體基板130中具有源極區132a、132b及汲極區134a、134b。基板130可包括塊狀矽(bulk silicon)或絕緣層上矽層或其他用於支撐積體電路之習知結構。溝槽隔絕結構135a、135b隔絕基板130中之區域。字元線(WL)140a、140b作用為存取裝置131a、131b之閘極。接觸插塞(contact plug)142a、142b延伸穿過層間介電質144,以將汲極區134a、134b耦合至位元線(BL)150a、150b。The memory array region 110 includes a memory cell access layer 112, and the memory cell access layer 112 includes horizontal field effect transistor access devices 131a, 131b. The horizontal field effect transistor access devices 131a, 131b have a source in the semiconductor substrate 130. Polar regions 132a, 132b and drain regions 134a, 134b. The substrate 130 may include a bulk silicon or a germanium layer on the insulating layer or other conventional structure for supporting the integrated circuit. The trench isolation structures 135a, 135b isolate regions in the substrate 130. The word lines (WL) 140a, 140b function as gates of the access devices 131a, 131b. Contact plugs 142a, 142b extend through the interlayer dielectric 144 to couple the drain regions 134a, 134b to the bit lines (BL) 150a, 150b.

接觸墊152a、152b耦合至設置於下方之接觸窗146a、146b,並提供連接至存取電晶體之源極區132a、132b。接觸墊152a、152b及位元線150a、150b位於層間介電質154之內。Contact pads 152a, 152b are coupled to contact windows 146a, 146b disposed below and provide source regions 132a, 132b that are coupled to the access transistor. Contact pads 152a, 152b and bit lines 150a, 150b are located within interlayer dielectric 154.

於所示之範例中,此些接觸層由材料之各自的平面導電層所組成,此材料例如經摻雜的多晶矽。或者,此些接觸層不需要是平面堆疊的材料層,反而是能沿著垂直維度有所改變之材料層。In the illustrated example, the contact layers are comprised of respective planar conductive layers of material, such as doped polysilicon. Alternatively, such contact layers need not be a layer of material that is planarly stacked, but rather a layer of material that can vary along the vertical dimension.

絕緣層165-1至165-3逐一分隔接觸層160-1至160-4。絕緣層166設置於接觸層160-1至160-4及絕緣層165-1至165-3的上方。The insulating layers 165-1 to 165-3 separate the contact layers 160-1 to 160-4 one by one. The insulating layer 166 is disposed over the contact layers 160-1 to 160-4 and the insulating layers 165-1 to 165-3.

複數個電極柱(electrode pillar)171a、171b排列於記憶胞存取層112之頂部上,且延伸穿過此些接觸層。於此圖中,第一電極柱171a包含中央導電核層170a,此導電核層170a例如由鎢或其他合適的電極材料所製作,且由多晶矽覆蓋層172a所圍繞。反熔絲材料層174a,或其他可程式化記憶體材料層,係形成於多晶矽覆蓋層172a及複數個接觸層160-1至160-4之間。於此範例中,接觸層160-1至160-4包括相對高度摻雜的n型多晶矽,而多晶矽覆蓋層172a則包括相對輕度摻雜的p型多晶矽。較佳地,多晶矽覆蓋層172a之厚度大於由p-n接面所形成之空乏區之深度。空乏區之深度係部分地由用於形成空乏區之n型及p型多晶矽之相對摻雜濃度決定。接觸層160-1至160-4及覆蓋層172a亦能使用非晶矽來實行。另外,亦能使用其他半導電體材料。A plurality of electrode pillars 171a, 171b are arranged on top of the memory cell access layer 112 and extend through the contact layers. In this figure, the first electrode post 171a includes a central conductive core layer 170a made, for example, of tungsten or other suitable electrode material, and surrounded by a polysilicon cap layer 172a. An antifuse material layer 174a, or other layer of programmable memory material, is formed between the polysilicon cap layer 172a and the plurality of contact layers 160-1 through 160-4. In this example, contact layers 160-1 through 160-4 include relatively highly doped n-type polysilicon, while polysilicon cap layer 172a includes relatively lightly doped p-type polysilicon. Preferably, the thickness of the polysilicon cap layer 172a is greater than the depth of the depletion region formed by the p-n junction. The depth of the depletion zone is determined in part by the relative doping concentration of the n-type and p-type polysilicon used to form the depletion zone. Contact layers 160-1 to 160-4 and cover layer 172a can also be implemented using amorphous germanium. In addition, other semiconducting materials can also be used.

第一電極柱171a係耦合至接觸墊152a。第二電極柱171b包含導電核層170b、多晶矽覆蓋層172b及反熔絲材料層174b,係耦合至接觸墊152b。The first electrode post 171a is coupled to the contact pad 152a. The second electrode post 171b includes a conductive core layer 170b, a polysilicon cap layer 172b, and an antifuse material layer 174b coupled to the contact pad 152b.

複數個接觸層160-1至160-4及電極柱171a、171b間之介面區域,包含記憶體元件,此記憶體元件包括與整流器串連之可程式化元件,將於下詳加解釋。The interface region between the plurality of contact layers 160-1 to 160-4 and the electrode posts 171a, 171b includes a memory element including a programmable element in series with the rectifier, as will be explained in more detail below.

於原生狀態中,電極柱171a之反熔絲材料層174a具有高電阻,此反熔絲材料層174a可為二氧化矽、氮氧化矽或其他矽氧化物。可使用其他如氮化矽之反熔絲材料。於藉由施加適當的電壓給字元線140、位元線150及複數個接觸層160-1至160-4來程式化之後,反熔絲材料層174a崩潰,且於相鄰一對應層之反熔絲材料內之主動區域呈現低電阻狀態。In the native state, the antifuse material layer 174a of the electrode post 171a has a high electrical resistance, and the antifuse material layer 174a may be cerium oxide, cerium oxynitride or other cerium oxide. Other antifuse materials such as tantalum nitride can be used. After being programmed by applying appropriate voltages to word line 140, bit line 150, and a plurality of contact layers 160-1 through 160-4, antifuse material layer 174a collapses and is adjacent to a corresponding layer. The active region within the anti-fuse material exhibits a low resistance state.

如第3A圖所示,接觸層160-1至160-4之複數個導電層延伸進入周圍區域120,此處係支援用以連接至複數個接觸層160-1至160-4之電路及導電體180。各種各樣的裝置實行於周圍區域120,以支援積體電路100上之解碼邏輯電路和其他電路。As shown in FIG. 3A, the plurality of conductive layers of the contact layers 160-1 through 160-4 extend into the peripheral region 120, where the circuitry for connecting to the plurality of contact layers 160-1 through 160-4 is supported and conductive. Body 180. Various devices are implemented in the surrounding area 120 to support the decoding logic and other circuits on the integrated circuit 100.

導電體180係排列於內連線結構190之內,以接觸不同接觸層160-1至160-4上之降落區域。如以下更詳細的討論,用於各個特定接觸層160-1至160-4之導電體180延伸穿過設置於上方的層之開口,至包含導電內連線185之導線層。導電內連線185提供為接觸層160-1至160-4與周圍區域120中的解碼電路之間的連線。Electrical conductors 180 are arranged within interconnect structure 190 to contact landing areas on different contact layers 160-1 through 160-4. As discussed in more detail below, the electrical conductors 180 for each of the particular contact layers 160-1 through 160-4 extend through the openings of the layers disposed above to the layers of wires that include the conductive interconnects 185. Conductive interconnects 185 are provided as connections between the contact layers 160-1 through 160-4 and the decoding circuitry in the surrounding region 120.

如第3A圖中用虛線所表示,接觸不同的接觸層160-1至160-4之導電體180係排列為成沿著縱向方向延伸進出於第3A圖中所示之剖面。As indicated by the dashed lines in Fig. 3A, the conductors 180 contacting the different contact layers 160-1 to 160-4 are arranged to extend in the longitudinal direction into the section shown in Fig. 3A.

第3B圖繪示穿過第3A圖之內連線結構190以縱向方向沿著第3B圖一第3B圖線的剖面視圖,表示類似第1圖所示之內連線結構190的視圖。如第3B圖中可見,用於各個特定接觸層之導電體180延伸穿過設置於上方的層之開口,以接觸降落區域。FIG. 3B is a cross-sectional view through the inner connecting structure 190 of FIG. 3A along the 3B and 3B lines in the longitudinal direction, showing a view similar to the interconnecting structure 190 shown in FIG. 1. As can be seen in Figure 3B, the electrical conductors 180 for each particular contact layer extend through the openings of the layers disposed above to contact the landing zone.

於所示之範例中,表示四個接觸層160-1至160-4。更一般而言,在此描述之小的內連線結構能實行於層0至N,其中N至少為2。In the example shown, four contact layers 160-1 through 160-4 are shown. More generally, the small interconnect structure described herein can be implemented in layers 0 through N, where N is at least 2.

其他類型的記憶胞及配置可使用於其他的實施例中。舉例而言,在另一種裝置的層中可實行為由絕緣材料分隔之平面記憶胞陣列,並於層內使用薄膜電晶體或相關技術來形成存取裝置及存取線。此外,在此描述之內連線結構可以其他類型的三維堆疊積體電路裝置來實行,其中,具有於小的底面積區內延伸至裝置中的不同層之導電體為有利的。Other types of memory cells and configurations can be used in other embodiments. For example, in a layer of another device, a planar memory cell array separated by an insulating material can be implemented, and a thin film transistor or related technology is used within the layer to form an access device and an access line. Moreover, the interconnect structure described herein can be practiced with other types of three-dimensional stacked integrated circuit devices, wherein it is advantageous to have electrical conductors that extend into different layers in the device in a small bottom area.

在第3A及3B圖中,表示單一內連線結構190。可於裝置中之不同位置排列複數個內連線結構,例如圍繞記憶體陣列區域110,以提供更平均的電力分配。第4圖繪示裝置100之一實施例之佈局的上視圖,裝置100包含兩個串列的內連線結構,包含在陣列之各自側邊上之周圍區域120中區域190-1和區域190-2之串列。第5圖繪示一實施例之佈局的上視圖,裝置100包含四個串列的內連線結構,包含在陣列之所有四個側邊上之周圍區域120中之串列190-1、190-2、190-3及190-4。舉例而言,陣列尺寸包含1000個行(column)及1000個列(row)胞,且具有10層,特徵尺寸F定義字元線寬度及位元線寬度,且其中層上之降落區域之尺寸約為F,則可知一個內連線結構所佔用之面積的長度約為2F乘上層的數量或者約為20F,而每字元線之間距約為2F或更寬,使陣列之寬度約為2000F。因此,如此範例所示,約100個內連線結構可形成於如沿著陣列寬度之串列190-3的串列中,且也有相似數量可形成於如沿著陣列長度之串列190-1的串列中In Figures 3A and 3B, a single interconnect structure 190 is shown. A plurality of interconnect structures can be arranged at different locations in the device, such as around the memory array region 110 to provide a more even power distribution. 4 is a top plan view of a layout of an embodiment of apparatus 100 that includes two tandem interconnect structures including regions 190-1 and regions 190 in a surrounding region 120 on respective sides of the array. -2 series. 5 is a top view of the layout of an embodiment, the apparatus 100 comprising four serial interconnect structures comprising a series of 190-1, 190 in the surrounding area 120 on all four sides of the array. -2, 190-3 and 190-4. For example, the array size includes 1000 columns and 1000 rows of cells, and has 10 layers. The feature size F defines the word line width and the bit line width, and the size of the landing area on the layer. Approximately F, it can be seen that the length of the area occupied by an interconnect structure is about 2F times the number of layers or about 20F, and the distance between each word line is about 2F or more, so that the width of the array is about 2000F. . Thus, as shown in this example, about 100 interconnect structures can be formed in a string such as tandem 190-3 along the width of the array, and a similar number can be formed, such as in tandem 190 along the length of the array. 1 in the series

在又一另外的其他實施例中,除了於周圍區域120具有內連線結構以外,或是作為取代,一個或多個內連線結構可實行於記憶體陣列區域110內。此外,內連線結構可以對角線方向或以任何其他方向延伸,而非平行於記憶體陣列區域110之一邊緣。In still other embodiments, one or more interconnect structures may be implemented within the memory array region 110, in addition to or in lieu of the surrounding region 120 having an interconnect structure. Moreover, the interconnect structure may extend diagonally or in any other direction than parallel to one of the edges of the memory array region 110.

第6圖繪示包含在此所述內連線結構之記憶體裝置的一部分之示意圖。第一電極柱171a耦合至存取電晶體131a,存取電晶體131a係使用位元線150a及字元線140a所選擇。複數個記憶體元件544-1至544-4連接至電極柱171a。各個記憶體元件包含可程式化元件548與整流器549串聯。即使反熔絲材料層是位於p-n接面,此串聯排列仍代表如第3A及3B圖所示之結構。可程式化元件548藉由通常用於指示反熔絲之符號來代表。然而,將可理解亦可使用其他類型的可程式化電阻材料及結構。Figure 6 is a schematic illustration of a portion of a memory device incorporating the interconnect structure described herein. The first electrode post 171a is coupled to the access transistor 131a, and the access transistor 131a is selected using the bit line 150a and the word line 140a. A plurality of memory elements 544-1 to 544-4 are connected to the electrode column 171a. Each memory element includes a programmable element 548 in series with a rectifier 549. Even if the antifuse material layer is located at the p-n junction, this series arrangement still represents the structure as shown in Figs. 3A and 3B. The programmable element 548 is represented by a symbol commonly used to indicate an antifuse. However, it will be appreciated that other types of programmable resistive materials and structures can be used.

此外,藉由電極柱中之導電平面與多晶矽之間的p-n接面來實行之整流器549,亦可被其他整流器所取代。舉例而言,可使用基於如鍺矽化物或其他合適的材料之固態電解質的整流器,以提供整流器。其他代表性的固態電解質材料請參照美國專利案第7,382,647號案。In addition, the rectifier 549 implemented by the p-n junction between the conductive plane and the polysilicon in the electrode column can also be replaced by other rectifiers. For example, a rectifier based on a solid electrolyte such as a telluride or other suitable material can be used to provide a rectifier. For other representative solid electrolyte materials, please refer to U.S. Patent No. 7,382,647.

各記憶體元件544-1至544-4耦合至對應的導電接觸層160-1至160-4。接觸層160-1至160-4經由導電體180及內連線185耦合至平面解碼器546。平面解碼器546回應於位址以施加一電壓,如接地547,至所選擇的層,以使記憶體元件中之整流器被順向偏壓而導通,並施加一電壓至或浮動非選擇的層,以使記憶體元件中之整流器被逆向偏壓或不導通。Each memory element 544-1 through 544-4 is coupled to a corresponding conductive contact layer 160-1 through 160-4. Contact layers 160-1 through 160-4 are coupled to planar decoder 546 via electrical conductors 180 and interconnects 185. The planar decoder 546 is responsive to the address to apply a voltage, such as ground 547, to the selected layer to cause the rectifier in the memory device to be forward biased to conduct and apply a voltage to or to the floating non-selected layer. So that the rectifier in the memory element is reverse biased or non-conducting.

第7圖繪示積體電路裝置300之簡化方塊圖,積體電路裝置300包含具有在此描述之內連線結構的三維記憶體陣列360。列解碼器361耦合至沿著記憶體陣列360中之列來排列的複數個字元線140。行解碼器363耦合至沿著記憶體陣列360中之行來排列的複數個位元線150,用於讀取及程式化來自陣列360中之記憶胞之資料。平面解碼器546經由導電體180及內連線185耦合至記憶體陣列360中之複數個接觸層160-1至160-4。於匯流排365上,將位址供應至行解碼器363、列解碼器361及平面解碼器546。於此範例中,方塊366中之感測放大器及資料輸入結構,透過資料匯流排367耦合至行解碼器363。從積體電路300上之輸入/輸出埠,透過資料輸入線371,將資料供應至方塊366中之資料輸入結構。於所述之實施例中,積體電路300上包含其他電路374,例如一般目的之處理器或特殊目的之應用電路,或者提供單晶片系統(system-on-a-chip)功能之模組的組合。從方塊366中之感測放大器,透過資料輸出線372,將資料供應至積體電路300上之輸入/輸出埠,或者供應至積體電路300之內部或外部的其他資料目的地。FIG. 7 illustrates a simplified block diagram of an integrated circuit device 300 that includes a three-dimensional memory array 360 having interconnect structures as described herein. Column decoder 361 is coupled to a plurality of word lines 140 arranged along columns in memory array 360. Row decoder 363 is coupled to a plurality of bit lines 150 arranged along rows in memory array 360 for reading and programming data from memory cells in array 360. Planar decoder 546 is coupled to a plurality of contact layers 160-1 through 160-4 in memory array 360 via electrical conductors 180 and interconnects 185. On the bus 365, the address is supplied to the row decoder 363, the column decoder 361, and the plane decoder 546. In this example, the sense amplifier and data input structures in block 366 are coupled to row decoder 363 via data bus 367. From the input/output port on the integrated circuit 300, the data is supplied to the data input structure in block 366 through the data input line 371. In the embodiment, the integrated circuit 300 includes other circuits 374, such as a general purpose processor or a special purpose application circuit, or a module providing a system-on-a-chip function. combination. From the sense amplifier in block 366, the data is supplied to the input/output ports on the integrated circuit 300 through the data output line 372, or to other data destinations internal or external to the integrated circuit 300.

使用偏壓安排狀態機器369而實行於此範例中之控制器,控制經由電壓供應器或於方塊368中之供應器所產生或所提供之偏壓安排供應電壓之施加,例如讀取電壓及程式化電壓。控制器可使用如習知技藝之特殊目的邏輯電路來實行。於另外實施例中,控制器包括一般目的處理器,此處理器可實行於相同的積體電路上,此積體電路執行電腦程式以控制裝置之操作。在又一其他實施例中,特殊目的邏輯電路及一般目的處理器之組合可被利用於此控制器之實行。The controller in this example is implemented using a biasing arrangement state machine 369 that controls the application of a supply voltage, such as a read voltage and a program, via a voltage supply or a bias generated or provided by a supply in block 368. Voltage. The controller can be implemented using special purpose logic circuitry as is known in the art. In other embodiments, the controller includes a general purpose processor that can be implemented on the same integrated circuit that executes a computer program to control the operation of the device. In still other embodiments, a combination of a special purpose logic circuit and a general purpose processor can be utilized with the implementation of the controller.

第8A至8C圖至第15圖繪示用以製造描述於此且具有非常小的底面積區之內連線結構之製造流程之實施例中的步驟。8A through 8C through 15 illustrate steps in an embodiment of a manufacturing process for fabricating an interconnect structure described herein and having a very small area of the bottom region.

第8A及8C圖繪示製造流程之第一步驟的剖面視圖,而第8B圖繪示製造流程之第一步驟的上視圖。對於此應用之目的,第一步驟涉及形成複數個接觸層160-1至160-4設置於所提供之記憶胞存取層112的上方。於所示之實施例中,第8A至8C圖所繪示之結構係使用由Lung所共同擁有之美國專利申請案第12/430,290號案所述之製程來形成,此案做為上述之參照。8A and 8C are cross-sectional views showing the first step of the manufacturing process, and FIG. 8B is a top view showing the first step of the manufacturing process. For the purposes of this application, the first step involves forming a plurality of contact layers 160-1 through 160-4 disposed over the provided memory cell access layer 112. In the illustrated embodiment, the structures illustrated in Figures 8A through 8C are formed using the process described in U.S. Patent Application Serial No. 12/430,290, the entire disclosure of which is incorporated herein by reference. .

在另外的實施例中,接觸層可藉由如習知技藝之標準製程來形成,且可包含存取裝置例如電晶體與二極體、字元線、位元線與源極線、導電插塞以及基板內摻雜區域,取決於此裝置,其中描述於此之內連線結構被實行。In other embodiments, the contact layer can be formed by standard processes as in the prior art, and can include access devices such as transistors and diodes, word lines, bit lines and source lines, and conductive plugs. The plug and the doped regions within the substrate, depending on the device, the interconnect structure described therein is practiced.

如上所述,用於記憶體陣列區域110之其他類型的記憶胞及配置亦可使用於另外的實施例。As noted above, other types of memory cells and configurations for the memory array region 110 can also be used in other embodiments.

接著,具有開口810之第一遮罩800形成於第8A至8C圖中所示之結構上,而產生第9A及9B圖之上視圖及剖面視圖分別繪示之結構。第一遮罩800可藉由沉積用於第一遮罩800之層來形成,並使用微影技術圖案化此層以形成開口810。第一遮罩可包括例如硬遮罩材料,如氮化矽、矽氧化物或氮氧化矽。Next, the first mask 800 having the opening 810 is formed on the structures shown in FIGS. 8A to 8C, and the structures shown in the upper view and the cross-sectional view of the 9A and 9B are respectively produced. The first mask 800 can be formed by depositing a layer for the first mask 800 and patterning the layer using lithography techniques to form the opening 810. The first mask may comprise, for example, a hard mask material such as tantalum nitride, niobium oxide or niobium oxynitride.

於第一遮罩800中之開口810圍繞於接觸層160-1至160-4上之降落區域之組合的周邊。因此,開口810之寬度192至少與接觸層160-1至160-4上的降落區域之寬度一樣寬,以使後續形成之導電體180可穿過接觸層中之開口。開口810之長度194至少與接觸層160-1至160-4上的降落區域之長度的總和一樣長,以使後續形成之導電體180可穿過接觸層中之開口。The opening 810 in the first mask 800 surrounds the perimeter of the combination of landing regions on the contact layers 160-1 through 160-4. Accordingly, the width 192 of the opening 810 is at least as wide as the width of the landing region on the contact layers 160-1 through 160-4 such that the subsequently formed electrical conductor 180 can pass through the opening in the contact layer. The length 194 of the opening 810 is at least as long as the sum of the lengths of the landing regions on the contact layers 160-1 through 160-4 such that the subsequently formed electrical conductor 180 can pass through the opening in the contact layer.

接著,第二蝕刻遮罩900形成於第9A及9B圖中所示之結構上,包含於開口810內,而產生第10A及10B圖之上視圖及剖面視圖分別繪示之結構。如圖中所示,第二蝕刻遮罩900具有長度910小於開口810之長度194,且第二蝕刻遮罩900具有至少與開口810之寬度192一樣寬的寬度。Next, the second etch mask 900 is formed on the structure shown in FIGS. 9A and 9B, and is included in the opening 810 to produce a structure in which the top view and the cross-sectional view of the 10A and 10B are respectively shown. As shown in the figures, the second etch mask 900 has a length 910 that is less than the length 194 of the opening 810, and the second etch mask 900 has a width that is at least as wide as the width 192 of the opening 810.

於所示之實施例中,第二蝕刻遮罩900包括相對於第一遮罩800之材料可選擇性地被蝕刻的材料,以使第二遮罩900於開口810內之長度,可於下述之後續製程步驟中選擇性地減少。換句話說,對於用以減少第二遮罩900之長度的製程,第二遮罩900之材料所具有的蝕刻率大於第一遮罩800之材料的蝕刻率。舉例而言,於此實施例中,第一遮罩800包括硬遮罩材料,第二遮罩可包括光阻材料。In the illustrated embodiment, the second etch mask 900 includes a material that is selectively etchable relative to the material of the first mask 800 such that the length of the second mask 900 within the opening 810 can be The subsequent process steps described are selectively reduced. In other words, for the process for reducing the length of the second mask 900, the material of the second mask 900 has an etch rate greater than the etch rate of the material of the first mask 800. For example, in this embodiment, the first mask 800 includes a hard mask material and the second mask may include a photoresist material.

接著,使用第一及第二遮罩800、900做為蝕刻遮罩,於第10A及10B圖所示之結構上進行蝕刻製程,而產生第11A及11B圖之上視圖及剖面視圖分別繪示之結構。蝕刻製程可使用單一蝕刻化學物來實施,例如時序模式蝕刻(timing mode etching)。或者,蝕刻製程可使用相異的蝕刻化學物來實施,以個別地蝕刻絕緣層166、接觸層160-4、絕緣材料165-3及接觸層160-3。Then, the first and second masks 800 and 900 are used as an etch mask, and the etching process is performed on the structures shown in FIGS. 10A and 10B, and the top view and the cross-sectional view of the 11A and 11B are respectively shown. The structure. The etching process can be performed using a single etch chemistry, such as timing mode etching. Alternatively, the etching process can be performed using a different etch chemistry to individually etch the insulating layer 166, the contact layer 160-4, the insulating material 165-3, and the contact layer 160-3.

此蝕刻形成穿過接觸層160-4之開口1000,以暴露出接觸層160-3之一部分。開口1000設置於接觸層160-1上之降落區域161-1a的上方。開口1000具有至少與降落區域161-1a之長度一樣長的長度1002,且具有至少與降落區域161-1a之寬度一樣寬的寬度1004。This etch forms an opening 1000 through the contact layer 160-4 to expose a portion of the contact layer 160-3. The opening 1000 is disposed above the landing area 161-1a on the contact layer 160-1. The opening 1000 has a length 1002 that is at least as long as the length of the landing area 161-1a, and has a width 1004 that is at least as wide as the width of the landing area 161-1a.

此蝕刻亦形成穿過接觸層160-4之開口1010,以暴露出接觸層160-3之一部分。開口1010設置於接觸層160-1上之降落區域161-1b的上方。開口1010具有至少與降落區域161-1b之長度一樣長的長度1012,且具有至少與降落區域161-1b之寬度一樣寬的寬度1004。This etch also forms an opening 1010 through the contact layer 160-4 to expose a portion of the contact layer 160-3. The opening 1010 is disposed above the landing area 161-1b on the contact layer 160-1. The opening 1010 has a length 1012 that is at least as long as the length of the landing area 161-1b and has a width 1004 that is at least as wide as the width of the landing area 161-1b.

接著,減少遮罩900之長度910以形成經減少長度的遮罩1100,其具有長度1110,而產生第12A及12B圖之上視圖及剖面視圖分別繪示之結構。於所示之實施例中,遮罩900包括光阻材料,並可例如使用具有以CL2 或HBr為基底的化學物之反應離子蝕刻來修剪遮罩900。Next, the length 910 of the mask 900 is reduced to form a reduced length mask 1100 having a length 1110 that produces the structure shown in the top and cross-sectional views of Figures 12A and 12B, respectively. In the illustrated embodiment, the mask 900 comprises a photoresist material, and may for example having CL 2 or HBr as the base chemical reactive ion etching of the trim mask 900.

接著,使用第一遮罩800及經減少長度的遮罩1100做為蝕刻遮罩,於第12A及12B圖所示之結構上進行蝕刻製程,而產生第13A及13B圖之上視圖及剖面視圖分別繪示之結構。Next, using the first mask 800 and the reduced length mask 1100 as an etch mask, the etching process is performed on the structures shown in FIGS. 12A and 12B, and the top view and the cross-sectional view of the 13A and 13B are generated. The structure is shown separately.

蝕刻製程延伸開口1000、1010穿過接觸層160-3,以暴露出設置於接觸層160-2之下方的部分。The etch process extends openings 1000, 1010 through the contact layer 160-3 to expose portions disposed below the contact layer 160-2.

此蝕刻亦形成開口1200、1210穿過接觸層160-4之部分,因遮罩1100之長度的減少,不再被遮罩1100所覆蓋,藉此暴露出接觸層160-3之部分。開口1200係形成相鄰於開口1000,且設置於接觸層160-2上之降落區域161-2a的上方。開口1200具有至少與降落區域161-2a之長度一樣長的長度1202,且具有至少與降落區域161-2a之寬度一樣寬的寬度1204。This etch also forms portions of openings 1200, 1210 through contact layer 160-4 that are no longer covered by mask 1100 due to the reduced length of mask 1100, thereby exposing portions of contact layer 160-3. The opening 1200 is formed adjacent to the opening 1000 and disposed above the landing area 161-2a on the contact layer 160-2. The opening 1200 has a length 1202 that is at least as long as the length of the landing region 161-2a and has a width 1204 that is at least as wide as the width of the landing region 161-2a.

開口1210係形成相鄰於開口1010,且設置於接觸層160-2上之降落區域161-2b的上方。開口1210具有至少與降落區域161-2b之長度一樣長的長度1212,且具有至少與降落區域161-2b之寬度一樣寬的寬度1204。The opening 1210 is formed adjacent to the opening 1010 and disposed above the landing area 161-2b on the contact layer 160-2. The opening 1210 has a length 1212 that is at least as long as the length of the landing region 161-2b and has a width 1204 that is at least as wide as the width of the landing region 161-2b.

接著,減少遮罩1100之長度1110以形成經減少長度的遮罩1300,其具有長度1305。使用第一遮罩800及遮罩1300做為蝕刻遮罩,來進行蝕刻製程而產生第14A及14B圖之上視圖及剖面視圖分別繪示之結構。Next, the length 1110 of the mask 1100 is reduced to form a reduced length mask 1300 having a length 1305. The first mask 800 and the mask 1300 are used as an etch mask to perform an etching process to produce a structure in which the top view and the cross-sectional view of the 14A and 14B are respectively shown.

蝕刻製程延伸開口1000、1010穿過接觸層160-2,以暴露出接觸層160-1上之降落區域161-1a、161-1b。蝕刻製程亦延伸開口1200、1210穿過接觸層160-3,以暴露出接觸層160-2上之降落區域161-2a、161-2b。Etching process extension openings 1000, 1010 pass through contact layer 160-2 to expose landing regions 161-1a, 161-1b on contact layer 160-1. The etch process also extends the openings 1200, 1210 through the contact layer 160-3 to expose the landing regions 161-2a, 161-2b on the contact layer 160-2.

此蝕刻亦形成開口1310、1320穿過接觸層160-4之部分,因遮罩1300之長度的減少,不再被覆蓋,藉此暴露出接觸層160-3上之降落區域161-3a、161-3b。This etching also forms portions of the openings 1310, 1320 through the contact layer 160-4, which are no longer covered by the reduction in the length of the mask 1300, thereby exposing the landing regions 161-3a, 161 on the contact layer 160-3. -3b.

開口1310係形成相鄰於開口1200。開口1310具有至少與降落區域161-3a之長度一樣長的長度1312,且具有至少與降落區域161-3a之寬度一樣寬的寬度1314。Opening 1310 is formed adjacent to opening 1200. The opening 1310 has a length 1312 that is at least as long as the length of the landing region 161-3a and has a width 1314 that is at least as wide as the width of the landing region 161-3a.

開口1320係形成相鄰於開口1210。開口1320具有至少與降落區域161-3b之長度一樣長的長度1322,且具有至少與降落區域161-3b之寬度一樣寬的寬度1324。Opening 1320 is formed adjacent to opening 1210. The opening 1320 has a length 1322 that is at least as long as the length of the landing region 161-3b and has a width 1324 that is at least as wide as the width of the landing region 161-3b.

接著,絕緣填充材料1400係沉積於第14A及14B所示之結構上,並執行平坦化製程,如化學機械研磨(Chemical Mechanical Polishing,CMP),以移除遮罩800、1300,而產生第15圖之剖面視圖中所示的結構。Next, the insulating filling material 1400 is deposited on the structures shown in FIGS. 14A and 14B, and a planarization process such as Chemical Mechanical Polishing (CMP) is performed to remove the masks 800 and 1300 to produce the 15th. The structure shown in the cross-sectional view of the figure.

接著,形成微影圖案,以定義用於導電體180並連接至降落區域之通孔。可應用反應離子蝕刻,以形成高深寬比之通孔穿過絕緣填充材料1400,以提供用於導電體180之通孔。於開設通孔之後,以鎢或其他導電材料填充此通孔,以形成導電體180。然後應用金屬化製程以形成內連線185,以提供導電體180與裝置上之平面解碼電路之間的連線。最後,應用後端製程(back end of line,BEOL)以完成積體電路,而產生第3A及3B圖中所示之結構。Next, a lithographic pattern is formed to define vias for the electrical conductors 180 and connected to the landing zone. Reactive ion etching may be applied to form high aspect ratio vias through the insulating fill material 1400 to provide vias for the electrical conductors 180. After the via hole is opened, the via hole is filled with tungsten or other conductive material to form the electrical conductor 180. A metallization process is then applied to form interconnects 185 to provide a connection between the electrical conductors 180 and the planar decoding circuitry on the device. Finally, the back end of line (BEOL) is applied to complete the integrated circuit, resulting in the structure shown in FIGS. 3A and 3B.

於不同接觸層中用於使導電體穿過至設置於下方之接觸層上之降落區域的開口,係藉由使用於單一蝕刻遮罩800中之開口810而圖案化接觸層來形成,並且使用用於蝕刻額外的遮罩之製程,而不必關鍵對齊步驟。因此,於不同接觸層中具有垂直對齊的側壁之開口,係以自我對準的方式來形成。The opening for passing the electrical conductor through the landing region on the contact layer disposed under the different contact layers is formed by patterning the contact layer using the opening 810 in the single etching mask 800, and is used Process for etching additional masks without critical alignment steps. Thus, openings having vertically aligned sidewalls in different contact layers are formed in a self-aligned manner.

於上所示之範例中,遮罩800中之開口810於平面視角上具有矩形的剖面。因此,於不同接觸層中之開口,沿著橫向方向上具有實質上相同的寬度。或者,取決於不同接觸層之降落區域的形狀,遮罩800中之開口可具有圓形、橢圓形、方形、矩形或一些不規則形的剖面。In the example shown above, the opening 810 in the mask 800 has a rectangular cross-section in a plan view. Thus, the openings in the different contact layers have substantially the same width along the lateral direction. Alternatively, depending on the shape of the landing zone of the different contact layers, the opening in the mask 800 can have a circular, elliptical, square, rectangular or somewhat irregular profile.

舉例而言,為了容納具有不同寬度之降落區域,遮罩800中之開口之寬度能沿著縱向方向而有所變化。第16圖繪示遮罩800中之開口1510的平面視圖,此遮罩800以類似階梯之方式沿著縱向方向具有變化的寬度,而造成接觸層中之開口的寬度因此有所變化。For example, to accommodate landing areas having different widths, the width of the opening in the mask 800 can vary along the longitudinal direction. Figure 16 illustrates a plan view of the opening 1510 in the mask 800, which has a varying width along the longitudinal direction in a step-like manner, thereby causing a variation in the width of the opening in the contact layer.

現在將主要參照第17至34A圖來描述本發明。The invention will now be described primarily with reference to Figures 17 to 34A.

下列描述通常將參照特定結構的實施例及方法。應理解為並非有意於限制發明至特定揭露的實施例及方法,而是可使用其他特徵、元件、方法及實施例來實行。將描述較佳的實施例以說明本發明,而非限制由申請專利範圍所定義之本發明的範疇。此些習知技藝者將承認以下描述之各種均等的變化。於不同實施例中,相同的元件以相同的元件符號共同參照。The following description will generally refer to embodiments and methods of specific structures. It should be understood that the invention is not intended to be limited to the details of the embodiments disclosed herein. The preferred embodiments are described to illustrate the invention and are not intended to limit the scope of the invention as defined by the scope of the claims. Those skilled in the art will recognize the various equivalent variations of the following description. In the different embodiments, the same elements are commonly referred to by the same element symbols.

第17至34A圖繪示製造另一個三維堆疊積體電路裝置之範例的結構及方法,相似的標號相當於相似的結構。第17及17A圖為三維堆疊積體電路裝置之此範例之內連線區域17的簡化側剖面及上視圖。在此範例中,內連線區域17包括四個內連線接觸層18,其標記為18.1至18.4,四個導電體54,其標記為54.1至54.4,以及一個接地導電體55。導電體54具有第一部分57穿過接觸層18,及具有第二部分59穿過層間介電質52及停止層(Stopping Layer)27,以電性連接至接觸層18之導電層34(標記為34.1至34.4)之內連線接觸區域14(標記為14.1至14.4)的其中一個。第一部分57係由介電側壁間隔物61所圍繞,以將導電體54電性隔離於導電層34,使導電體不要電性接觸。此外,接地導電體55電性連接至各接觸層18之各導電層34。17 to 34A are diagrams showing the structure and method of manufacturing an example of another three-dimensional stacked integrated circuit device, and like reference numerals correspond to similar structures. 17 and 17A are simplified side and top views of the interconnect region 17 of this example of the three-dimensional stacked integrated circuit device. In this example, interconnect region 17 includes four interconnect contact layers 18, labeled 18.1 to 18.4, four conductors 54, labeled 54.1 through 54.4, and a ground conductor 55. The electrical conductor 54 has a first portion 57 that passes through the contact layer 18 and has a second portion 59 that passes through the interlayer dielectric 52 and a Stopping Layer 27 to electrically connect to the conductive layer 34 of the contact layer 18 (labeled as One of the line contact areas 14 (labeled 14.1 to 14.4) within 34.1 to 34.4). The first portion 57 is surrounded by dielectric sidewall spacers 61 to electrically isolate the electrical conductors 54 from the conductive layer 34 such that the electrical conductors are not in electrical contact. In addition, the grounding conductor 55 is electrically connected to each of the conductive layers 34 of each of the contact layers 18.

第18及18A圖繪示內連線區域17之製造的初始步驟。使用光阻材料88蝕刻接觸開口33及接地接觸開口35,穿過上層24以暴露出第一接觸層18.1之上層導電層34.1,其中接觸開口33標記為開口33.1至33.4,接地接觸開口35係繪示於第18A圖中。接觸開口33之蝕刻之後,光阻材料88被剝除,並形成第一光阻遮罩89於內連線區域17上,如第19及19A圖所示。第一遮罩89暴露每隔一個開口33,亦即在此例中的開口33.2及33.4。如第19A圖,遮罩89也覆蓋接地接觸開口35。經由比較第17圖與第18圖可知,接觸開口33之位置決定導電體54之位置,接地接觸開口35之位置決定接地導電體55之位置。在此範例中,導電體54以及內連線接觸區域14具有恆定的間距。Figures 18 and 18A illustrate the initial steps in the fabrication of the interconnect region 17. The contact opening 33 and the ground contact opening 35 are etched using the photoresist material 88, passing through the upper layer 24 to expose the conductive layer 34. 1 above the first contact layer 18.1, wherein the contact opening 33 is labeled as openings 33.1 to 33.4, and the ground contact opening 35 is drawn. Shown in Figure 18A. After etching of the contact opening 33, the photoresist material 88 is stripped and a first photoresist mask 89 is formed on the interconnect region 17, as shown in Figures 19 and 19A. The first mask 89 exposes every other opening 33, that is, the openings 33.2 and 33.4 in this example. As shown in Fig. 19A, the mask 89 also covers the ground contact opening 35. As can be seen by comparing FIGS. 17 and 18, the position of the contact opening 33 determines the position of the conductor 54, and the position of the ground contact opening 35 determines the position of the ground conductor 55. In this example, the electrical conductors 54 and the interconnect contact regions 14 have a constant spacing.

第20及20A圖繪示穿過在暴露出的接觸開口33.2及33.4下的單一接觸層18.1之蝕刻結果。第一遮罩89然後被剝除,隨之形成如第21及21A圖所示之第二光阻遮罩90。第二遮罩90用以暴露出接觸開口33.3及33.4,同時覆蓋接觸開口33.1及33.2以及接地接觸開口35。第21圖繪示第一遮罩89之移除及第二遮罩90形成於第20圖之結構上的結果,使得從左邊數來的第一和第二接觸開口33.1及33.2係被第二遮罩所覆蓋,而第三和第四接觸開口33.3及33.4則裸露。Figures 20 and 20A illustrate the etching results through a single contact layer 18.1 under exposed contact openings 33.2 and 33.4. The first mask 89 is then stripped, with the formation of a second photoresist mask 90 as shown in Figures 21 and 21A. The second mask 90 is used to expose the contact openings 33.3 and 33.4 while covering the contact openings 33.1 and 33.2 and the ground contact opening 35. Figure 21 illustrates the removal of the first mask 89 and the second mask 90 formed on the structure of Figure 20 such that the first and second contact openings 33.1 and 33.2 from the left are second. The mask is covered, while the third and fourth contact openings 33.3 and 33.4 are exposed.

第22及22A圖繪示向下穿過第三及第四接觸開口33.3及33.4之兩個接觸層18的蝕刻結果。亦即,接觸層18.1及18.2於接觸開口33.3被蝕刻穿過,而接觸層18.2及18.3於接觸開口33.4被蝕刻穿過。第23及23A圖繪示移除第22圖之第二遮罩90後之結構。可見接觸開口33.1至33.4向下延伸至接觸層18.1至18.4之導電層34.1至34.4。22 and 22A illustrate the etching results of the two contact layers 18 passing through the third and fourth contact openings 33.3 and 33.4. That is, the contact layers 18.1 and 18.2 are etched through the contact opening 33.3, while the contact layers 18.2 and 18.3 are etched through the contact opening 33.4. 23 and 23A illustrate the structure after the second mask 90 of FIG. 22 is removed. It can be seen that the contact openings 33.1 to 33.4 extend down to the conductive layers 34.1 to 34.4 of the contact layers 18.1 to 18.4.

第24及24A圖繪示第23圖在開口33.1至33.4的側壁上形成側壁間隔物61後之結構。側壁間隔物61將接觸開口33.2、33.3及33.4電性絕緣於接觸開口所通過之接觸層18的導電層34。Figures 24 and 24A illustrate the structure of Figure 23 after the sidewall spacers 61 are formed on the sidewalls of the openings 33.1 to 33.4. The sidewall spacers 61 electrically insulate the contact openings 33.2, 33.3, and 33.4 from the conductive layer 34 of the contact layer 18 through which the contact opening passes.

第25及25A圖繪示第24圖之結構加上第25圖所示接地接觸開口35之剖面視圖。所有的接觸開口33被光阻材料92所覆蓋,而接地接觸開口35則暴露。第26及26A圖繪示第25圖於接地接觸開口35蝕刻穿過三個接觸層18後之結構,以暴露出導電層34.1至34.4到接地接觸開口35的內部。第27及27A圖繪示第26圖移除光阻材料92後之結構。25 and 25A are cross-sectional views showing the structure of Fig. 24 plus the ground contact opening 35 shown in Fig. 25. All of the contact openings 33 are covered by the photoresist material 92, and the ground contact openings 35 are exposed. FIGS. 26 and 26A illustrate the structure of FIG. 25 after the ground contact opening 35 is etched through the three contact layers 18 to expose the conductive layers 34.1 to 34.4 to the interior of the ground contact opening 35. 27 and 27A illustrate the structure after the photoresist material 92 is removed in FIG.

第28及28A圖繪示第27圖沉積電性導電材料93後之結構,電性導電材料93通常為多晶矽,藉此填充接觸開口33及接地接觸開口35。在接觸開口33及接地接觸開口35內的此材料93分別形成導電體54與接地導電體55。如果需要的話,於接地接觸開口側壁的絕緣層36之部分可被回蝕刻或是在接地接觸開口35內形成接地導電體55前先移除,以增強接地導電體55與接觸層18之導電層34之間的電性接觸。此於第28圖中圍繞接地導電體55之絕緣層36中係藉由虛線來表示。FIGS. 28 and 28A illustrate the structure after depositing the electrically conductive material 93 in FIG. 27. The electrically conductive material 93 is typically polycrystalline, thereby filling the contact opening 33 and the ground contact opening 35. The material 93 in the contact opening 33 and the ground contact opening 35 respectively form a conductor 54 and a ground conductor 55. If desired, portions of the insulating layer 36 on the sidewalls of the ground contact opening may be etched back or removed prior to forming the ground conductor 55 in the ground contact opening 35 to enhance the conductive layer of the ground conductor 55 and the contact layer 18. Electrical contact between 34. The insulating layer 36 surrounding the ground conductor 55 in Fig. 28 is indicated by a broken line.

電性導電材料93也覆蓋上層24之介電層26。此後,第28圖之結構被蝕刻移除覆蓋介電層26之電性導電材料93。此繪示於第29及29A圖。使第29圖的結構承受例如化學機械研磨(chemical mechanical polishing)向下至停止層27,產生第30圖的結構。Electrically conductive material 93 also covers dielectric layer 26 of upper layer 24. Thereafter, the structure of FIG. 28 is etched away to remove the electrically conductive material 93 covering the dielectric layer 26. This is illustrated in Figures 29 and 29A. The structure of Fig. 29 is subjected to, for example, chemical mechanical polishing down to the stop layer 27, resulting in the structure of Fig. 30.

第31及31A圖繪示第30圖沉積停止層96隨後沉積層間介電質97於停止層上後之結構,停止層96通常為氮化矽。接著第31圖之結構具有接觸開口33及接地接觸開口35之延伸部分,其係穿過層間介電質97及停止層96至導電體54及接地導電體55而形成,導電體54標記為54.1至54.4。見第32及32A圖,隨後以導電材料填充此延伸部分,例如鎢,以產生導電體54及接地導電體55。導電體54具有第一部分57延伸穿越接觸層18,以及第二部分59延伸穿越上層24。31 and 31A illustrate the structure of the deposition stop layer 96 of FIG. 30 after depositing the interlayer dielectric 97 on the stop layer. The stop layer 96 is typically tantalum nitride. Next, the structure of FIG. 31 has an extension portion of the contact opening 33 and the ground contact opening 35, which is formed through the interlayer dielectric 97 and the stop layer 96 to the conductor 54 and the ground conductor 55. The conductor 54 is labeled 54.1. To 54.4. Referring to Figures 32 and 32A, the extension, such as tungsten, is then filled with a conductive material to produce conductor 54 and ground conductor 55. The electrical conductor 54 has a first portion 57 that extends across the contact layer 18 and a second portion 59 that extends through the upper layer 24.

在一些例子中,停止層96為氮化矽,而層間介電質97為二氧化矽。然而,停止層96可為其他介電材料層,如二氧化矽或其他氧化矽及氮化矽之層。側壁間隔物61可為氮化矽但亦可為其他材料,如二氧化矽或氧/矽氮化物的多層。相似地,介電層25通常為氮化矽但也可為例如二氧化矽。導電體54之第一部分57通常為多晶矽但也可為其他導電材料,如N+多晶矽、鎢、氮化鈦(TiN)等。而且,導電體54之整體長度可為相同的材料,如鎢。In some examples, stop layer 96 is tantalum nitride and interlayer dielectric 97 is hafnium oxide. However, the stop layer 96 can be a layer of other dielectric material, such as ruthenium dioxide or other layers of ruthenium oxide and tantalum nitride. The sidewall spacers 61 may be tantalum nitride but may be other materials such as a plurality of layers of cerium oxide or oxygen/germanium nitride. Similarly, dielectric layer 25 is typically tantalum nitride but may also be, for example, hafnium oxide. The first portion 57 of the electrical conductor 54 is typically polycrystalline but may be other electrically conductive materials such as N+ polysilicon, tungsten, titanium nitride (TiN), and the like. Moreover, the overall length of the electrical conductors 54 can be the same material, such as tungsten.

第33圖係以圖形繪示一組十六個接觸開口,表示四組不同的接觸開口33,蝕刻至十六個不同的深度,藉由僅使用四個遮罩來提供通道進入十六個接觸層18。Figure 33 is a graphical representation of a set of sixteen contact openings representing four different sets of contact openings 33, etched to sixteen different depths, using only four masks to provide access to sixteen contacts Layer 18.

第34及34A圖為一三維堆疊積體電路裝置之剖面及平面視圖。第34圖為沿著字元線94繪示,此字元線係藉由層95而電性隔離於例如介電質和半導體層交替之堆疊。層95可為例如氧化矽和氮化矽之交替,作為電荷捕捉層。Figures 34 and 34A are cross-sectional and plan views of a three-dimensional stacked integrated circuit device. Figure 34 is a diagram along line of word lines 94 that is electrically isolated by a layer 95, such as a stack of alternating dielectric and semiconductor layers. Layer 95 can be, for example, an alternating of yttrium oxide and tantalum nitride as a charge trapping layer.

以下的範例討論提供電性連接至內連線接觸區域14之方法,內連線接觸區域14位於用於三維堆疊積體電路裝置之連線區域17之接觸層18的堆疊處。在此範例中連線區域17包括上層24,上層之下具有接觸層18之堆疊,各接觸層包括導電層34及絕緣層36。設置於連線區域17上之任何上層24的至少一部分被移除,以暴露出第一接觸層18.1,並產生對於各接觸層18之接觸開口33。此繪示於第18圖中。The following example discusses a method of providing electrical connection to interconnect contact regions 14 that are located at a stack of contact layers 18 for the three-dimensionally stacked interconnect regions 17 of integrated circuit devices. In this example, the wiring region 17 includes an upper layer 24 having a stack of contact layers 18 underneath, and each of the contact layers includes a conductive layer 34 and an insulating layer 36. At least a portion of any upper layer 24 disposed on the wiring region 17 is removed to expose the first contact layer 18.1 and create contact openings 33 for the respective contact layers 18. This is shown in Figure 18.

使用一組N個蝕刻遮罩,於接觸層18之堆疊處來產生2N 層之內連線接觸區域14,層數多達且包含2N 。雖然大部分的圖示為有四個接觸層18之範例,在此範例中接觸層的數量將增加至16個接觸層,因此N=4。在此的討論將亦參照第33圖,其中包括16個接觸開口33之圖形代表。使用遮罩來蝕刻接觸開口33多達且包含2N 個接觸層,在此例為16個接觸層。步驟如以下所執行。A set of N etch masks is used to create a 2 N layer of interconnect contact regions 14 at the stack of contact layers 18, up to the number of layers and comprising 2 N . Although most of the illustrations are examples of four contact layers 18, the number of contact layers will increase to 16 contact layers in this example, so N=4. The discussion herein will also refer to Figure 33, which includes a graphical representation of the 16 contact openings 33. A mask is used to etch the contact openings 33 up to and including 2 N contact layers, in this case 16 contact layers. The steps are as follows.

參考第19圖,使用第一遮罩89於每隔一個開口來蝕刻一個接觸層18。沒有被第一遮罩89覆蓋之接觸開口視為等同於第33圖所示圍繞接觸開口33.2、33.4等之八個點狀線盒子。接著,參考第21圖,使用第二遮罩90於以一組第一至第四接觸開口的順序之第三和第四接觸開口來蝕刻兩個接觸層18。第二遮罩90視為等同於第33圖所示於一組四個接觸開口當中圍繞兩個相鄰接觸開口33之四組短虛線盒子。在此範例中被蝕刻的第三和第四接觸開口,為第一接觸開口33.1至第四接觸開口33.4該組之接觸開口33.3和33.4、接觸開口33.5至33.8該組之接觸開口33.7和33.8等。由第22圖可見,第一和第二遮罩89、90之使用提供了向下至四個接觸層18.1至18.4各層之接觸開口33。Referring to Figure 19, a contact layer 18 is etched at every other opening using a first mask 89. The contact openings not covered by the first mask 89 are regarded as equivalent to the eight dot-line boxes surrounding the contact openings 33.2, 33.4, etc. as shown in Fig. 33. Next, referring to Fig. 21, the two contact layers 18 are etched using the second mask 90 in the third and fourth contact openings in the order of a set of first to fourth contact openings. The second mask 90 is considered to be equivalent to the four sets of short dashed boxes surrounding the two adjacent contact openings 33 among a set of four contact openings as shown in FIG. The third and fourth contact openings etched in this example are the first contact opening 33.1 to the third contact opening 33.4, the contact openings 33.3 and 33.4 of the group, the contact openings 33.5 to 33.8, the contact openings 33.7 and 33.8 of the group, etc. . As can be seen from Fig. 22, the use of the first and second masks 89, 90 provides contact openings 33 down to the four contact layers 18.1 to 18.4.

接著具有16個接觸層18之此範例,使用第三遮罩(未繪示)於以一組第一至第八接觸開口的順序之第五至第八接觸開口33來蝕刻四個接觸層18。此藉由第33圖中的兩個長虛線盒子來指出。使用第四遮罩(未繪示)於以至少一組第一至第十六接觸開口的順序之第九至第十六接觸開口33來蝕刻八個接觸層18。此藉由第33圖中的一個實線盒子來指出。注意有一半的接觸開口係藉由各第一、第二、第三和第四遮罩來蝕刻。Next, with this example of 16 contact layers 18, four contact layers 18 are etched using a third mask (not shown) in fifth to eighth contact openings 33 in the order of a set of first through eighth contact openings. . This is indicated by the two long dashed boxes in Figure 33. The eight contact layers 18 are etched using a fourth mask (not shown) in the ninth to sixteenth contact openings 33 in the order of at least one set of first to sixteenth contact openings. This is indicated by a solid line box in Figure 33. Note that half of the contact openings are etched by the respective first, second, third and fourth masks.

參考第24圖,介電層61形成於各個接觸開口33之側壁上。導電體54然後形成以穿過接觸開口33至接觸層18之內連線接觸區域14,此介電層沿著側壁將導電體54電性隔離於導電層34Referring to Fig. 24, a dielectric layer 61 is formed on the sidewalls of the respective contact openings 33. The electrical conductor 54 is then formed to pass through the contact opening 33 to the inner contact contact region 14 of the contact layer 18, the dielectric layer electrically isolating the electrical conductor 54 from the conductive layer 34 along the sidewall.

如以上參照第18及19圖的討論,接地接觸開口35通常以與接觸開口33.1相同的方式所形成。然而,參考第24圖,在接觸開口33內形成導電體54之前,接地接觸開口35在上層24內的部分兩旁排列有側壁間隔物,參考第26圖,再被蝕刻穿過接觸層18,然後如第28圖所示填有電性導電材料以產生接地導電體55。接地導電體55電性接觸各導電層34。相反地,因為介電側壁間隔物61之使用,導電體54.1至54.4僅接觸單一導電層34。在一些範例中,接地導電體55可不與各導電層34電性接觸。As discussed above with reference to Figures 18 and 19, the ground contact opening 35 is typically formed in the same manner as the contact opening 33.1. However, referring to FIG. 24, before the formation of the conductor 54 in the contact opening 33, the ground contact opening 35 is arranged with sidewall spacers on both sides of the upper layer 24, and is etched through the contact layer 18, referring to FIG. An electrically conductive material is filled as shown in FIG. 28 to produce a ground conductor 55. The ground conductor 55 electrically contacts each of the conductive layers 34. Conversely, because of the use of the dielectric sidewall spacers 61, the conductors 54.1 through 54.4 contact only the single conductive layer 34. In some examples, the ground conductors 55 may not be in electrical contact with the respective conductive layers 34.

在以上的範例中,接觸開口33係從左數到右。如果需要的話,接觸開口可從左數到右或從右數到左或是依據設計需求以其他順序數數。關鍵點為總是使一半的接觸開口藉由各遮罩來打開。亦即,當有偶數的接觸開口時,各遮罩將打開一半的接觸開口,當有奇數的接觸開口時,例如15個,各遮罩將打開稍為多於或稍微少於一半的接觸開口,例如7或8。一層/兩層/四層/八層之移除也可表示為對於各步驟20 至2(N-1) 層之移除。In the above example, the contact opening 33 is counted from the left to the right. If desired, the contact openings can be counted from left to right or from right to left or in other orders depending on design requirements. The key point is that always half of the contact openings are opened by the masks. That is, when there are even contact openings, each mask will open half of the contact opening, and when there are an odd number of contact openings, for example 15, each mask will open a slightly more or less than half of the contact opening, For example 7 or 8. One / two / four / eight removal of removable also be expressed as (N-1) Step 2 for each of layers 0-2.

第33圖之遮罩和蝕刻程序以不同的形式繪示於第35圖中。在第35圖中,以及後續的第36至39圖中,0表示黑暗,亦即具有光阻材料,且1表示打開,亦即沒有光阻材料,使得對於各遮罩之16個接觸開口有8個為打開。The masking and etching procedures of Figure 33 are shown in different forms in Figure 35. In Fig. 35, and subsequent figures 36 to 39, 0 indicates darkness, that is, has a photoresist material, and 1 indicates opening, that is, no photoresist material, so that there are 16 contact openings for each mask. 8 are open.

若第33及35圖之蝕刻流程範例對於遮罩1-4移除一/二/四/八層,則藉由蝕刻順序定位的接觸層座落處(亦即蝕刻至)可識別為座落層,指定為0-15。在各個位置A至P造成的接觸層座落處(亦即蝕刻至)如圖示為座落層0、1、2、3等。If the example of the etching process in FIGS. 33 and 35 removes one/two/four/eight layers for the mask 1-4, the contact layer seating (ie, etched to) positioned by the etching sequence can be identified as a seat. Layer, specified as 0-15. The contact layer seating (i.e., etched to) caused by the respective positions A to P is as shown in the figure as the seating layer 0, 1, 2, 3, and the like.

可使用其他的蝕刻順序。舉例而言,第36圖繪示蝕刻順序之改變,其中交換被遮罩1及遮罩4所蝕刻的層數,使得遮罩1蝕刻8層,遮罩2蝕刻2層,遮罩3蝕刻4層,遮罩4蝕刻1層。在各個位置A至P造成的接觸層座落處(亦即蝕刻至)如圖示為座落層0、8、2、10等。Other etching sequences can be used. For example, Figure 36 illustrates a change in the etching sequence in which the number of layers etched by the mask 1 and the mask 4 is exchanged such that the mask 1 is etched by 8 layers, the mask 2 is etched by 2 layers, and the mask 3 is etched 4 Layer, mask 4 is etched 1 layer. The contact layer seating (i.e., etched to) caused by the respective positions A to P is as shown in the figure as the seating layer 0, 8, 2, 10 and the like.

非改變蝕刻順序,或是除了改變蝕刻順序以外,亦即如比較第35圖及第36圖所演示的各個遮罩所蝕刻的層數,遮罩順序可改變。此繪示於第37圖,其中遮罩2蝕刻2層及遮罩3蝕刻4層,如第35圖之例子。然而,在第35圖之例子中對於遮罩2的遮罩順序(00110011等)變成第37圖之例子中對於遮罩3的遮罩順序,在第35圖之例子中對於遮罩3的遮罩順序(00001111000等)變成第37圖之對於遮罩2的遮罩順序。在各個位置A至P造成的接觸層座落處(亦即蝕刻至)如圖示為座落層0、1、4、5等。The order of the masks can be changed without changing the etching sequence, or in addition to changing the etching sequence, that is, comparing the number of layers etched by the respective masks as shown in Figs. 35 and 36. This is illustrated in Figure 37, in which mask 2 is etched 2 layers and mask 3 is etched 4 layers, as in the example of Fig. 35. However, in the example of Fig. 35, the mask order for the mask 2 (00110011, etc.) becomes the mask order for the mask 3 in the example of Fig. 37, and the mask 3 is masked in the example of Fig. 35. The mask order (00001111000, etc.) becomes the mask order for the mask 2 in Fig. 37. The contact layer seating (i.e., etched to) caused by the respective positions A to P is as shown in the figure as the seating layers 0, 1, 4, 5 and the like.

參照第38圖繪示之位置改變。在此範例中,對於遮罩1至4所蝕刻的層數相同於第35圖,即使位置A與位置J交換了,對於各個位置A至P的座落層也維持相同,包含對於A位置為層0,對於J位置為層9。然而,對於第35圖及第36圖之兩個例子,對於各個位置A至P的蝕刻皆相同。在各個位置J、B、C等造成的接觸層座落處(亦即蝕刻至)如圖示為座落層9、1、2、3等。Refer to Figure 38 for the position change. In this example, the number of layers etched for masks 1 to 4 is the same as that of Fig. 35. Even if position A is exchanged with position J, the seat layer for each position A to P remains the same, including for position A. Layer 0 is layer 9 for the J position. However, for the two examples of Figs. 35 and 36, the etching for each of the positions A to P is the same. The contact layer seating (i.e., etched to) caused by the respective positions J, B, C, etc. is shown as the seating layer 9, 1, 2, 3, and the like.

第39圖繪示採用第35圖之第一例且做第36圖之蝕刻順序改變、第37圖之遮罩順序改變以及第38圖之位置改變之結果。然而,此造成的結構對於16個不同的位置仍有16個不同的座落層。在各個位置J、B、C等造成的接觸層座落處(亦即蝕刻至)如圖示為座落層9、8、4、12等。Fig. 39 is a view showing the result of using the first example of Fig. 35 and changing the etching order of Fig. 36, changing the mask order of Fig. 37, and changing the position of Fig. 38. However, this resulting structure still has 16 different seating layers for 16 different locations. The contact layer seating (i.e., etched to) caused by the respective positions J, B, C, etc. is illustrated as the seating layers 9, 8, 4, 12, and the like.

如以上參考之任何專利、專利申請案及印刷公開刊物是作為參照而結合於此。Any patents, patent applications, and printed publications, which are hereby incorporated by reference, are incorporated herein by reference.

綜上所述,雖然本發明已以較佳實施例揭露如上,然其並非用以限定本發明。本發明所屬技術領域中具有通常知識者,在不脫離本發明之精神和範圍內,當可作各種之更動與潤飾。因此,本發明之保護範圍當視後附之申請專利範圍所界定者為準。In conclusion, the present invention has been disclosed in the above preferred embodiments, and is not intended to limit the present invention. A person skilled in the art can make various changes and modifications without departing from the spirit and scope of the invention. Therefore, the scope of the invention is defined by the scope of the appended claims.

14、14.1、14.2、14.3、14.4...內連線接觸區域14, 14.1, 14.2, 14.3, 14.4. . . Interconnect contact area

17...內連線區域17. . . Inline area

18.1、18.2、18.3、18.4、160-1、160-2、160-3、160-4...接觸層18.1, 18.2, 18.3, 18.4, 160-1, 160-2, 160-3, 160-4. . . Contact layer

19...矽基板19. . .矽 substrate

24...上層twenty four. . . upper layer

25、26...介電層25, 26. . . Dielectric layer

27、96...停止層27, 96. . . Stop layer

28...上介電層28. . . Upper dielectric layer

29...底介電層29. . . Bottom dielectric layer

33、33.1、33.2、33.3、33.4...接觸開口33, 33.1, 33.2, 33.3, 33.4. . . Contact opening

34、34.1、34.2、34.3、34.4...導電層34, 34.1, 34.2, 34.3, 34.4. . . Conductive layer

35...接地接觸開口35. . . Ground contact opening

36、36.1、36.2、36.3、36.4、164、165-1、165-2、165-3、166...絕緣層36, 36.1, 36.2, 36.3, 36.4, 164, 165-1, 165-2, 165-3, 166. . . Insulation

52、144、154...層間介電質52, 144, 154. . . Interlayer dielectric

54、54.1、54.2、54.3、54.4、180...導電體54, 54.1, 54.2, 54.3, 54.4, 180. . . Electrical conductor

55...接地導電體55. . . Ground conductor

57...導電體54之第一部分57. . . The first part of the electrical conductor 54

59...導電體54之第二部分59. . . The second part of the electrical conductor 54

61...介電側壁間隔物61. . . Dielectric sidewall spacer

88、92...光阻材料88, 92. . . Photoresist material

89...第一遮罩89. . . First mask

90...第二遮罩90. . . Second mask

93...電性導電材料93. . . Electrically conductive material

95...電荷捕捉層95. . . Charge trapping layer

97...層間介電質97. . . Interlayer dielectric

100、300...三維堆疊積體電路裝置100, 300. . . Three-dimensional stacked integrated circuit device

110...記憶體陣列區域110. . . Memory array area

112...記憶胞存取層112. . . Memory cell access layer

120...周圍區域120. . . Surrounding area

130...半導體基板130. . . Semiconductor substrate

131a、131b...水平場效電晶體存取裝置131a, 131b. . . Horizontal field effect transistor access device

132a、132b...源極區132a, 132b. . . Source area

134a、134b...汲極區134a, 134b. . . Bungee area

135a、135b...溝槽隔絕結構135a, 135b. . . Trench isolation structure

140、140a、140b、94...字元線(WL)140, 140a, 140b, 94. . . Word line (WL)

142a、142b...接觸插塞142a, 142b. . . Contact plug

146a、146b...接觸窗146a, 146b. . . Contact window

150、150a、150b...位元線(BL)150, 150a, 150b. . . Bit line (BL)

152a、152b...接觸墊152a, 152b. . . Contact pad

161-1a、161-1b、161-2a、161-2b、161-3a、161-3b、161-4...降落區域161-1a, 161-1b, 161-2a, 161-2b, 161-3a, 161-3b, 161-4. . . Landing area

165...絕緣材料165. . . Insulation Materials

170a、170b...導電核層170a, 170b. . . Conductive core layer

171a...第一電極柱171a. . . First electrode column

171b...第二電極柱171b. . . Second electrode column

172a、172b...多晶矽覆蓋層172a, 172b. . . Polycrystalline germanium overlay

174a、174b...反熔絲材料層174a, 174b. . . Antifuse material layer

185...內連線185. . . Internal connection

190...內連線結構190. . . Inline structure

190-1、190-2、190-3、190-4...串列190-1, 190-2, 190-3, 190-4. . . Serial

192...開口810之寬度192. . . Width of opening 810

194...開口810之長度194. . . Length of opening 810

200...降落區域161-1a之寬度200. . . Width of landing area 161-1a

201...降落區域161-1a之長度201. . . Length of landing area 161-1a

202...降落區域161-1b之寬度202. . . Width of landing area 161-1b

203...降落區域161-1b之長度203. . . Length of landing area 161-1b

204...降落區域161-2a之寬度204. . . Width of landing area 161-2a

205...降落區域161-2a之長度205. . . Length of landing area 161-2a

206...降落區域161-2b之寬度206. . . Width of landing area 161-2b

207...降落區域161-2b之長度207. . . Length of landing area 161-2b

214...降落區域161-3a之寬度214. . . Width of landing area 161-3a

215...降落區域161-3a之長度215. . . Length of landing area 161-3a

216...降落區域161-3b之寬度216. . . Width of landing area 161-3b

217...降落區域161-3b之長度217. . . Length of landing area 161-3b

224...降落區域161-4之寬度224. . . Width of landing area 161-4

225...降落區域161-4之長度225. . . Length of landing area 161-4

250、255、260、265、270、275、810、1000、1010、1200、1210、1310、1320、1510...開口250, 255, 260, 265, 270, 275, 810, 1000, 1010, 1200, 1210, 1310, 1320, 1510. . . Opening

251a、251b、256a、256b、261a、261b、271a、271b、276a、276b...縱向側壁251a, 251b, 256a, 256b, 261a, 261b, 271a, 271b, 276a, 276b. . . Vertical side wall

252...開口250之長度252. . . Length of opening 250

253a、253b、258a、258b、263a、263b、268a、268b、273a、273b、278a、278b...橫向側壁253a, 253b, 258a, 258b, 263a, 263b, 268a, 268b, 273a, 273b, 278a, 278b. . . Lateral side wall

254...開口250之寬度254. . . Width of opening 250

257...開口255之長度257. . . Length of opening 255

259...開口255之寬度259. . . Width of opening 255

262...開口260之長度262. . . Length of opening 260

264a、264b...開口260之寬度264a, 264b. . . Width of opening 260

266a、261a...外側縱向側壁266a, 261a. . . Outer longitudinal side wall

266b、261b...內側縱向側壁266b, 261b. . . Medial longitudinal side wall

267...開口265之長度267. . . Length of opening 265

269a、269b...開口265之寬度269a, 269b. . . Width of opening 265

272...開口270之長度272. . . Length of opening 270

274a、274b、274c...開口270之寬度274a, 274b, 274c. . . Width of opening 270

277...開口275之長度277. . . Length of opening 275

279a、279b、279c...開口275之寬度279a, 279b, 279c. . . Width of opening 275

360...三維記憶體陣列360. . . Three-dimensional memory array

361...列解碼器361. . . Column decoder

363...行解碼器363. . . Row decoder

365、367...匯流排365, 367. . . Busbar

366...感測放大器及資料輸入結構366. . . Sense amplifier and data input structure

368...偏壓安排供應電壓368. . . Biased arrangement supply voltage

369...偏壓安排狀態機器369. . . Biased state machine

371...資料輸入線371. . . Data input line

372...資料輸出線372. . . Data output line

374...其他電路374. . . Other circuit

544-1、544-2、544-3、544-4...記憶體元件544-1, 544-2, 544-3, 544-4. . . Memory component

546...平面解碼器546. . . Planar decoder

547...接地547. . . Ground

548...可程式化元件548. . . Programmable component

549...整流器549. . . Rectifier

800...第一遮罩800. . . First mask

900...第二遮罩900. . . Second mask

910...第二遮罩之長度910. . . Length of the second mask

1002...開口1000之長度1002. . . Length of opening 1000

1004...開口1000、1010之寬度1004. . . Width of opening 1000, 1010

1012...開口1010之長度1012. . . Length of opening 1010

1100、1300...經減少長度的遮罩1100, 1300. . . Reduced length mask

1110...遮罩1100之長度1110. . . The length of the mask 1100

1202...開口1200之長度1202. . . Length of opening 1200

1204...開口1200、1210之寬度1204. . . Width of openings 1200, 1210

1212...開口1210之長度1212. . . Length of opening 1210

1305...遮罩1300之長度1305. . . The length of the mask 1300

1312...開口1310之長度1312. . . Length of opening 1310

1314...開口1310之寬度1314. . . Width of opening 1310

1322...開口1320之長度1322. . . Length of opening 1320

1324...開口1320之寬度1324. . . Width of opening 1320

1400...絕緣填充材料1400. . . Insulating filling material

第1至16圖以及相關的描述取自於2009年10月14日提出申請之美國專利申請案第12/579,192號案,且其標題為「3D Integrated Circuit Layer Interconnect having the same assignee as this application」,做為參照而結合於此揭露內容。Figures 1 through 16 and related descriptions are taken from U.S. Patent Application Serial No. 12/579,192, filed on Oct. 14, 2009, and entitled "3D Integrated Circuit Layer Interconnect having the same assignee as this application" The disclosure is incorporated herein by reference.

第1圖繪示包含具有內連線結構190之三維結構之裝置的剖面視圖,內連線結構190具有小的底面積區,其中導電體180延伸至裝置中之不同的接觸層160-1至160-4。1 is a cross-sectional view of a device including a three-dimensional structure having an interconnect structure 190 having a small bottom area region, wherein the electrical conductors 180 extend to different contact layers 160-1 of the device to 160-4.

第2A圖繪示接觸層160-1之平面視圖,表示降落區域。Fig. 2A is a plan view showing the contact layer 160-1, showing the landing area.

第2B圖繪示接觸層160-2之平面視圖,表示相鄰於降落區域之開口。Figure 2B is a plan view of the contact layer 160-2 showing the opening adjacent to the landing area.

第2C圖繪示接觸層160-3之平面視圖,表示相鄰於降落區域之開口。Figure 2C shows a plan view of the contact layer 160-3 showing the opening adjacent to the landing area.

第2D圖繪示接觸層160-4之平面視圖,表示相鄰於降落區域之開口。Figure 2D shows a plan view of contact layer 160-4 showing the opening adjacent to the landing zone.

第3A圖與第3B圖繪示三維堆疊積體電路裝置之一部分的各個垂直視圖,此三維堆疊積體電路裝置包含具有小的底面積之3維內連線結構。3A and 3B illustrate respective vertical views of a portion of a three-dimensional stacked integrated circuit device including a 3-dimensional interconnect structure having a small bottom area.

第4圖繪示裝置之一實施例之佈局的上視圖,此裝置於記憶體陣列之兩側邊上之周圍中包含內連線結構。Figure 4 is a top plan view showing the layout of one embodiment of the device including an interconnect structure in the periphery of the sides of the memory array.

第5圖繪示裝置之一實施例之佈局的上視圖,此裝置於記憶體陣列之四個側邊上之周圍中包含內連線結構。Figure 5 is a top plan view showing the layout of an embodiment of the device including an interconnect structure in the periphery of the four sides of the memory array.

第6圖繪示包含在此所述內連線結構之記憶體裝置的一部分之示意圖。Figure 6 is a schematic illustration of a portion of a memory device incorporating the interconnect structure described herein.

第7圖繪示積體電路裝置之簡化方塊圖,積體電路裝置包含具有在此描述之內連線結構的三維記憶體陣列。Figure 7 is a simplified block diagram of an integrated circuit device including a three dimensional memory array having the interconnect structure described herein.

第8A至8C圖至第15圖繪示用以製造描述於此之內連線結構之製造流程的步驟。8A through 8C through 15 illustrate steps for fabricating a manufacturing process for the interconnect structure described herein.

第16圖繪示遮罩中之開口的平面視圖,此遮罩以類似階梯之方式沿著縱向方向具有變化的寬度,以容納層上之降落區域之變化的寬度。Figure 16 is a plan view showing the opening in the mask having a varying width along the longitudinal direction in a step-like manner to accommodate varying widths of the landing area on the layer.

第17至34A圖繪示製造另一個三維堆疊積體電路裝置之範例的結構及方法。17 to 34A are diagrams showing the structure and method of manufacturing an example of another three-dimensional stacked integrated circuit device.

第17及17A圖為三維堆疊積體電路裝置之另一個範例之內連線區域的簡化側剖面及上視圖。17 and 17A are simplified side and top views of an interconnect region of another example of a three-dimensional stacked integrated circuit device.

第18及18A圖繪示穿過上層形成接觸開口以暴露出第一接觸層之上層導電層後的內連線區域。The 18th and 18th drawings illustrate the interconnect region after the contact opening is formed through the upper layer to expose the conductive layer above the first contact layer.

第19及19A圖繪示第一遮罩位於第18圖的結構上,第一遮罩暴露出隔開口。19 and 19A illustrate the first mask on the structure of FIG. 18, the first mask exposing the partition opening.

第20及20A圖繪示穿過在暴露出的接觸開口之單一接觸層的蝕刻結果。Figures 20 and 20A illustrate the results of etching through a single contact layer at the exposed contact opening.

第21及21A圖繪示第一遮罩之移除及第二遮罩形成於第20圖之結構上的結果,使得從左邊數來的第一和第二接觸開口係被第二遮罩所覆蓋,而第三和第四接觸開口則裸露。21 and 21A illustrate the removal of the first mask and the result of the second mask being formed on the structure of FIG. 20 such that the first and second contact openings from the left are covered by the second mask. Covered, while the third and fourth contact openings are exposed.

第22及22A圖繪示向下穿過第三及第四接觸開口之兩個接觸層的蝕刻結果。22 and 22A illustrate etching results of the two contact layers passing through the third and fourth contact openings.

第23及23A圖繪示第22圖移除第二遮罩後之結構。23 and 23A illustrate the structure after the second mask is removed in FIG. 22.

第24及24A圖繪示第23圖在開口的側壁形成側壁間隔物後之結構,藉此將接觸層電性絕緣於接觸開口之內部。24 and 24A illustrate a structure in which a sidewall spacer is formed on the sidewall of the opening in FIG. 23, whereby the contact layer is electrically insulated from the inside of the contact opening.

第25及25A圖繪示第24圖之結構加上第25圖所示接地接觸開口之剖面視圖。接觸開口被光阻材料所覆蓋,而接地接觸開口則暴露。25 and 25A are cross-sectional views showing the structure of Fig. 24 plus the ground contact opening shown in Fig. 25. The contact opening is covered by the photoresist material and the ground contact opening is exposed.

第26及26A圖繪示第25圖於蝕刻穿過三個接觸層後之結構,以暴露出接地接觸開口的導電層。Figures 26 and 26A illustrate the structure of Figure 25 after etching through the three contact layers to expose the conductive layer of the ground contact opening.

第27及27A圖繪示第26圖移除光阻材料後之結構。Figures 27 and 27A illustrate the structure after removal of the photoresist material in Figure 26.

第28及28A圖繪示第27圖沉積多晶矽層填充接觸開口及接地接觸開口並覆蓋上層後之結構,在接觸開口及接地接觸開口內的此多晶矽層分別形成導電體與接地導電體。FIGS. 28 and 28A illustrate a structure in which a polycrystalline germanium layer is filled with a contact opening and a ground contact opening and covered with an upper layer, and the polysilicon layer in the contact opening and the ground contact opening respectively form a conductor and a ground conductor.

第29及29A圖繪示第28圖蝕刻掉覆蓋上層之多晶矽層後之結構。29 and 29A illustrate the structure after etching away the polysilicon layer covering the upper layer in FIG.

第30及30A圖繪示上表面向下至上表面之電荷捕捉層之化學機械研磨的結果。Figures 30 and 30A illustrate the results of chemical mechanical polishing of the charge trapping layer from the upper surface down to the upper surface.

第31及31A圖繪示第30圖沉積停止層隨後沉積層間介電質氧化物於停止層上後之結構。31 and 31A illustrate the structure of the deposition stop layer of FIG. 30 after depositing the interlayer dielectric oxide on the stop layer.

第32及32A圖繪示第31圖形成接觸開口延伸部分延伸穿越層間介電質氧化物及停止層至導電體及接地導電體後之結構,隨後以導電體填充此通孔,以產生導電體及接地導電體,其具有第一部分延伸穿越接觸層,以及第二部分延伸穿越上層。32 and 32A illustrate a structure in which the extension portion of the contact opening extends through the interlayer dielectric oxide and the stop layer to the conductor and the ground conductor, and then the via hole is filled with the conductor to generate the conductor. And a grounded conductor having a first portion extending through the contact layer and a second portion extending through the upper layer.

第33圖係以圖形繪示一組十六個接觸開口,表示不同組的接觸開口,蝕刻至四個不同的深度,以產生第17圖之結構。Figure 33 is a graphical representation of a set of sixteen contact openings, representing different sets of contact openings, etched to four different depths to produce the structure of Figure 17.

第34及34A圖為一三維堆疊積體電路裝置之剖面及平面視圖。Figures 34 and 34A are cross-sectional and plan views of a three-dimensional stacked integrated circuit device.

第35圖繪示第33圖之以不同形式的遮罩及蝕刻程序。Figure 35 illustrates a different form of masking and etching procedure in Figure 33.

第36至38圖相似於第35圖,但分別為蝕刻順序改變、遮罩順序改變以及位置順序改變。Figures 36 through 38 are similar to Figure 35, but with changes in etching sequence, mask order changes, and positional order changes, respectively.

第39圖相似於第35圖但結合了第36至38圖之改變。Figure 39 is similar to Figure 35 but incorporates the changes of Figures 36-38.

14.1、14.2、14.3、14.4...內連線接觸區域14.1, 14.2, 14.3, 14.4. . . Interconnect contact area

17...內連線區域17. . . Inline area

18.1、18.2、18.3、18.4...接觸層18.1, 18.2, 18.3, 18.4. . . Contact layer

19...矽基板19. . .矽 substrate

25...介電層25. . . Dielectric layer

27...停止層27. . . Stop layer

28...上介電層28. . . Upper dielectric layer

29...底介電層29. . . Bottom dielectric layer

34.1、34.2、34.3、34.4...導電層34.1, 34.2, 34.3, 34.4. . . Conductive layer

36.1、36.2、36.3、36.4...絕緣層36.1, 36.2, 36.3, 36.4. . . Insulation

52...層間介電質52. . . Interlayer dielectric

54.1、54.2、54.3、54.4...導電體54.1, 54.2, 54.3, 54.4. . . Electrical conductor

55...接地導電體55. . . Ground conductor

57...導電體54之第一部分57. . . The first part of the electrical conductor 54

59...導電體54之第二部分59. . . The second part of the electrical conductor 54

61...介電側壁間隔物61. . . Dielectric sidewall spacer

Claims (23)

一種方法,使用於一內連線區域具有至少四個接觸層之一堆疊的一三維堆疊積體電路裝置,以產生複數個內連線接觸區域,該些內連線接觸區域與該些接觸層之複數個降落區域對齊且露出該些接觸層之該些降落區域,各該接觸層包括一導電層及一絕緣層,該方法包括:移除設置於該內連線區域上的任何一上層之至少一部分,以暴露出一第一接觸層並產生用於各該接觸層之複數個接觸開口;選擇一組N個蝕刻遮罩,用以於該些接觸層之該堆疊處產生複數個內連線接觸區域層,N為至少等於2之整數;使用該些N個蝕刻遮罩以蝕刻該些接觸開口至多達且包含2的N次方個該些接觸層,該些N個遮罩使用步驟包括:使用一第一遮罩,以對於有效地一半的該些接觸開口蝕刻一個該接觸層;使用一第二遮罩,以對於有效地一半的該些接觸開口蝕刻兩個該些接觸層;及該移除、該選擇及該使用步驟係執行以致於該些接觸開口延伸至該些2的N次方個接觸層;以及藉由形成複數個導電體穿過該些接觸開口以接觸於該些接觸層之該些降落區域。A method for using a three-dimensional stacked integrated circuit device having a stack of at least four contact layers in an interconnect region to generate a plurality of interconnect contact regions, the interconnect contact regions and the contact layers The plurality of landing areas are aligned and expose the landing areas of the contact layers, each of the contact layers comprising a conductive layer and an insulating layer, the method comprising: removing any upper layer disposed on the interconnecting area At least a portion to expose a first contact layer and to generate a plurality of contact openings for each of the contact layers; a set of N etch masks for generating a plurality of interconnects at the stack of the contact layers a line contact region layer, N is an integer at least equal to 2; using the N etch masks to etch the contact openings up to and including 2 N-th contact layers, the N mask use steps The method includes: using a first mask to etch one contact layer for the effective half of the contact openings; using a second mask to etch two of the contact layers for the effective half of the contact openings; And the The removing, the selecting, and the using step are performed such that the contact openings extend to the 2 N-th contact layers; and forming a plurality of electrical conductors through the contact openings to contact the contacts These landing areas of the layer. 如申請專利範圍第1項所述之方法,其中該移除步驟係使用一額外的遮罩來執行。The method of claim 1, wherein the removing step is performed using an additional mask. 如申請專利範圍第1項所述之方法,其中:該第一遮罩使用步驟包括使用該第一遮罩於每隔一個該接觸開口蝕刻一個該接觸層;以及該第二遮罩使用步驟包括使用該第二遮罩於至少一組第一至第四該些接觸開口中之該第三和該第四接觸開口蝕刻兩個該些接觸層。The method of claim 1, wherein the first mask using step comprises etching the contact layer with every other one of the contact openings using the first mask; and the second mask using step comprises The two contact layers are etched using the second mask in the third and fourth contact openings of the at least one of the first to fourth contact openings. 如申請專利範圍第1項所述之方法,其中該些N個遮罩使用步驟更包括:使用一第三遮罩,以對於有效地一半的該些接觸開口蝕刻四個該些接觸層;以及使用一第四遮罩,以對於有效地一半的該些接觸開口蝕刻八個該些接觸層。The method of claim 1, wherein the N masking steps further comprise: using a third mask to etch four of the contact layers for the effective half of the contact openings; A fourth mask is used to etch eight of the contact layers for the effective half of the contact openings. 如申請專利範圍第4項所述之方法,其中:該第三遮罩使用步驟包括使用該第三遮罩於至少一組第一至第八該些接觸開口中之該第五至該第八接觸開口蝕刻四個該些接觸層;以及該第四遮罩使用步驟包括使用該第四遮罩於至少一組第一至第十六該些接觸開口中之該第九至該第十六接觸開口蝕刻八個該些接觸層。The method of claim 4, wherein the third mask use step comprises using the third mask to the fifth to the eighth of the at least one of the first to eighth contact openings The contact opening etches the four contact layers; and the fourth mask using step includes using the fourth mask to the ninth to the sixteenth contacts of the at least one of the first to sixteenth of the contact openings The openings etch eight of the contact layers. 如申請專利範圍第4項所述之方法,其中:該第一遮罩使用步驟係執行用來蝕刻位於該些第二、第四、第六、第八、第十、第十二、第十四、第十六開口之一個該接觸層;該第二遮罩使用步驟係執行用來蝕刻位於該些第三、第四、第七、第八、第十一、第十二、第十五、第十六開口之兩個該些接觸層;該第三遮罩使用步驟係執行用來蝕刻位於該些第五至第八、第十三至第十六開口之四個該些接觸層;以及該第四遮罩使用步驟係執行用來蝕刻位於該些第九至第十六開口之八個該些接觸層。The method of claim 4, wherein the first mask use step is performed to etch the second, fourth, sixth, eighth, tenth, twelfth, tenth 4. One of the sixteenth opening of the contact layer; the second mask is used to perform etching for the third, fourth, seventh, eighth, eleventh, twelfth, and fifteenth And the two contact openings of the sixteenth opening; the third mask using step is performed to etch four of the contact layers located in the fifth to eighth, thirteenth to sixteenth openings; And the fourth mask using step is performed to etch the eight contact layers located in the ninth to sixteenth openings. 如申請專利範圍第4項所述之方法,其中:該第一遮罩使用步驟係執行用來蝕刻位於該些第二、第四、第六、第八、第十、第十二、第十四、第十六開口之八個該些接觸層;該第二遮罩使用步驟係執行用來蝕刻位於該些第五、第六、第七、第八、第十三、第十四、第十五、第十六開口之兩個該些接觸層;該第三遮罩使用步驟係執行用來蝕刻位於該些第三、第四、第七、第八、第十一、第十二、第十五、第十六開口之四個該些接觸層;以及該第四遮罩使用步驟係執行用來蝕刻位於該些第九至第十六開口之一個該接觸層。The method of claim 4, wherein the first mask use step is performed to etch the second, fourth, sixth, eighth, tenth, twelfth, tenth 4. The eight contact openings of the sixteenth opening; the second mask using steps are performed for etching at the fifth, sixth, seventh, eighth, thirteenth, fourteenth, 15. The two contact layers of the sixteenth opening; the third mask using steps are performed for etching the third, fourth, seventh, eighth, eleventh, twelfth, Four of the contact layers of the fifteenth and sixteenth openings; and the fourth mask using step is performed to etch one of the contact layers located in the ninth to sixteenth openings. 如申請專利範圍第1項所述之方法,更包括:產生一接地接觸開口穿過該些接觸層;以及形成一接地導電體穿過該接地接觸開口,以與該些接觸層之多個該些導電層電性接觸。The method of claim 1, further comprising: generating a ground contact opening through the contact layers; and forming a ground conductor through the ground contact opening to form a plurality of the contact layers The conductive layers are in electrical contact. 如申請專利範圍第8項所述之方法,其中該接地接觸開口具有一接地接觸開口側壁,且更包括:在該接地導電體形成步驟之前,移除於該接地接觸開口側壁的絕緣層之部分,所以該接地導電體增強該接地導電體與該些接觸層之多個該些導電層之間的電性接觸。The method of claim 8, wherein the ground contact opening has a ground contact opening sidewall, and further comprising: a portion of the insulating layer removed from the sidewall of the ground contact opening before the grounding conductor forming step Therefore, the grounding conductor enhances electrical contact between the grounding conductor and the plurality of conductive layers of the contact layers. 如申請專利範圍第1項所述之方法,其中該使用步驟係以不同於蝕刻的該些接觸層之編號順序來執行。The method of claim 1, wherein the using step is performed in a numbered order of the contact layers different from the etching. 如申請專利範圍第1項所述之方法,其中該些接觸開口具有複數個側壁,且更包括形成一介電層於該些側壁上。The method of claim 1, wherein the contact openings have a plurality of sidewalls, and further comprising forming a dielectric layer on the sidewalls. 一種方法,用於包括一內連線區域之一類型的一三維堆疊積體電路裝置,該方法用以提供複數個電性連接至位於該內連線區域之複數個接觸層的一堆疊處之複數個降落區域,該內連線區域包含一上層,該上層之下具有該些接觸層之該堆疊,各該接觸層包括一導電層及一絕緣層,該方法包括:移除設置於該內連線區域上的任何一上層之至少一部分,以暴露出一第一接觸層並產生用於各該接觸層之複數個接觸開口;選擇一組N個蝕刻遮罩,用於於該些接觸層之該堆疊處產生複數個內連線接觸區域層,N為至少等於2之整數;使用該些N個蝕刻遮罩以蝕刻該些接觸開口至多達且包含2的N次方個該些接觸層,該些N個遮罩使用步驟包括:使用一第一遮罩,以對於有效地一半的該些接觸開口蝕刻一個該接觸層;使用一第二遮罩,以對於有效地一半的該些接觸開口蝕刻兩個該些接觸層;及該移除、該選擇及該使用步驟係執行以致於該些接觸開口定義複數個側壁且延伸至該些2的N次方個接觸層;形成一介電層於該些側壁上;以及形成複數個導電體穿過該些接觸開口至位於該些接觸層之該些降落區域,該些介電層將該些導電體電性絕緣於該些側壁。 A method for a three-dimensional stacked integrated circuit device of the type comprising an interconnect region, the method for providing a plurality of electrical connections to a stack of a plurality of contact layers located in the interconnect region a plurality of landing areas, the interconnecting area comprising an upper layer, the stack having the contact layers under the upper layer, each of the contact layers comprising a conductive layer and an insulating layer, the method comprising: removing the inner layer disposed therein Connecting at least a portion of any of the upper layers on the area to expose a first contact layer and to create a plurality of contact openings for each of the contact layers; selecting a set of N etch masks for the contact layers The stack generates a plurality of interconnecting contact region layers, N being an integer at least equal to 2; using the N etch masks to etch the contact openings up to and including 2 N-th contact layers The N mask use steps include: using a first mask to etch one of the contact layers for the effective half of the contact openings; using a second mask to effectively halve the contacts Open etching Two of the contact layers; and the removing, the selecting, and the using step are performed such that the contact openings define a plurality of sidewalls and extend to the two N-th contact layers; forming a dielectric layer And forming a plurality of electrical conductors through the contact openings to the landing regions of the contact layers, the dielectric layers electrically insulating the electrical conductors to the sidewalls. 如申請專利範圍第12項所述之方法,更包括:產生一接地接觸開口穿過該些接觸層;以及形成一接地導電體穿過該接地接觸開口,以與該些接觸層之多個該些導電層電性接觸。 The method of claim 12, further comprising: generating a ground contact opening through the contact layers; and forming a ground conductor through the ground contact opening to form a plurality of the contact layers The conductive layers are in electrical contact. 如申請專利範圍第13項所述之方法,其中該接地接觸開口具有一接地接觸開口側壁,且更包括:在該接地導電體形成步驟之前,移除於該接地接觸開口側壁的該些絕緣層之部分,使得相鄰於該接地接觸開口之多個該些導電層之部分係被暴露,藉此使該接地導電體增強與多個該些導電層的電性接觸。 The method of claim 13, wherein the ground contact opening has a ground contact opening sidewall, and further comprising: the insulating layer removed from the sidewall of the ground contact opening before the grounding conductor forming step a portion of the plurality of conductive layers adjacent to the ground contact opening being exposed, thereby enhancing the electrical contact of the ground conductor with the plurality of conductive layers. 如申請專利範圍第12項所述之方法,更包括在設置於該內連線區域上的一上層形成複數個接觸開口延伸部分,且其中該些導電體形成步驟係以延伸穿過該些接觸層的該些導電體之一第一部分以及延伸穿過該上層的該些導電體之一第二部分來執行。 The method of claim 12, further comprising forming a plurality of contact opening extensions on an upper layer disposed on the interconnect region, and wherein the electrical conductor forming steps extend through the contacts A first portion of one of the plurality of electrical conductors of the layer and a second portion of one of the electrical conductors extending through the upper layer are performed. 如申請專利範圍第15項所述之方法,其中該些導電體形成步驟係以該第一部分以及該第二部分為不同的導電材料來執行。 The method of claim 15, wherein the electrical conductor forming steps are performed with the first portion and the second portion being different electrically conductive materials. 一三維堆疊積體電路裝置包括:至少第一、第二、第三及第四接觸層之一堆疊,係位於一內連線區域;各該接觸層包括一導電層及一絕緣層;第一、第二、第三及第四導電體穿過該些接觸層之該堆疊之部分,其中該第四導電體貫穿該些接觸層至少其中之一;該第一、第二、第三及第四導電體係分別與該第一、第二、第三及第四導電層電性接觸;以及一介電側壁間隔物周圍環繞該第二、第三及第四導電體,以致於該第二、第三及第四導電體僅電性接觸各自的該第二、第三及第四導電層。 a three-dimensional stacked integrated circuit device includes: at least one of the first, second, third, and fourth contact layers stacked in an interconnect region; each of the contact layers includes a conductive layer and an insulating layer; And the second, third, and fourth electrical conductors pass through the portion of the stack of the contact layers, wherein the fourth electrical conductor penetrates at least one of the contact layers; the first, second, third, and The fourth conductive system is in electrical contact with the first, second, third, and fourth conductive layers, respectively; and a dielectric sidewall spacer surrounds the second, third, and fourth electrical conductors, such that the second, The third and fourth electrical conductors only electrically contact the respective second, third, and fourth conductive layers. 如申請專利範圍第17項所述之堆疊積體電路裝置,其中該第一、第二、第三及第四導電體具有一恆定的間距。 The stacked integrated circuit device of claim 17, wherein the first, second, third, and fourth electrical conductors have a constant pitch. 如申請專利範圍第18項所述之堆疊積體電路裝置,其中該第一、第二、第三及第四導電體之位置係由一共同的遮罩決定。 The stacked integrated circuit device of claim 18, wherein the positions of the first, second, third, and fourth electrical conductors are determined by a common mask. 如申請專利範圍第17項所述之堆疊積體電路裝置,其中該第一、第二、第三及第四導電體之位置係由一共同的遮罩決定。 The stacked integrated circuit device of claim 17, wherein the positions of the first, second, third, and fourth electrical conductors are determined by a common mask. 如申請專利範圍第17項所述之堆疊積體電路裝置,更包括一接地導電體穿過該些接觸層之該堆疊之部分且電性接觸各該第一、第二、第三及第四導電層。 The stacked integrated circuit device of claim 17, further comprising a grounding conductor passing through the portion of the stack of the contact layers and electrically contacting the first, second, third and fourth portions Conductive layer. 如申請專利範圍第21項所述之堆疊積體電路裝 置,其中該第一、第二、第三及第四導電體與該接地導電體之位置係由一共同的遮罩決定。 Stacked integrated circuit package as described in claim 21 The position of the first, second, third, and fourth electrical conductors and the grounding conductor is determined by a common mask. 一三維堆疊積體電路裝置包括:至少第一、第二、第三及第四接觸層之一堆疊,係位於一內連線區域;各該接觸層包括一導電層及一絕緣層;第一、第二、第三及第四導電體穿過該些接觸層之該堆疊之部分;該第一、第二、第三及第四導電體係分別與該第一、第二、第三及第四導電層電性接觸;一介電側壁間隔物周圍環繞該第二、第三及第四導電體,以致於該第二、第三及第四導電體僅電性接觸各自的該第二、第三及第四導電層;一接地導電體穿過該些接觸層之該堆疊之部分且電性接觸各該第一、第二、第三及第四導電層;該第一、第二、第三及第四導電體具有一恆定的間距;以及該第一、第二、第三及第四導電體與該接地導電體之位置係由一共同的遮罩決定。 a three-dimensional stacked integrated circuit device includes: at least one of the first, second, third, and fourth contact layers stacked in an interconnect region; each of the contact layers includes a conductive layer and an insulating layer; And the second, third, and fourth electrical conductors pass through the portion of the stack of the contact layers; the first, second, third, and fourth conductive systems are respectively associated with the first, second, third, and The fourth conductive layer is electrically contacted; a dielectric sidewall spacer surrounds the second, third, and fourth electrical conductors, such that the second, third, and fourth electrical conductors only electrically contact the respective second, a third and fourth conductive layer; a grounding conductor passes through the portion of the stack of the contact layers and electrically contacts the first, second, third, and fourth conductive layers; the first, second, The third and fourth electrical conductors have a constant spacing; and the positions of the first, second, third, and fourth electrical conductors and the ground electrical conductor are determined by a common mask.
TW100119885A 2011-01-19 2011-06-07 Multilayer connection structure and making method TWI447851B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US201161434423P 2011-01-19 2011-01-19

Publications (2)

Publication Number Publication Date
TW201232701A TW201232701A (en) 2012-08-01
TWI447851B true TWI447851B (en) 2014-08-01

Family

ID=46527885

Family Applications (1)

Application Number Title Priority Date Filing Date
TW100119885A TWI447851B (en) 2011-01-19 2011-06-07 Multilayer connection structure and making method

Country Status (2)

Country Link
CN (2) CN102610614B (en)
TW (1) TWI447851B (en)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8643078B2 (en) 2012-04-10 2014-02-04 Macronix International Co., Ltd. Semiconductor structure and manufacturing method of the same
US8704205B2 (en) 2012-08-24 2014-04-22 Macronix International Co., Ltd. Semiconductor structure with improved capacitance of bit line
US9165823B2 (en) 2013-01-08 2015-10-20 Macronix International Co., Ltd. 3D stacking semiconductor device and manufacturing method thereof
US8921225B2 (en) * 2013-02-13 2014-12-30 Globalfoundries Inc. Method for off-grid routing structures utilizing self aligned double patterning (SADP) technology
US8993429B2 (en) * 2013-03-12 2015-03-31 Macronix International Co., Ltd. Interlayer conductor structure and method
CN104637900B (en) * 2013-11-12 2017-07-14 旺宏电子股份有限公司 IC apparatus and its manufacture method
KR102241248B1 (en) * 2014-09-23 2021-04-16 삼성디스플레이 주식회사 Curved display device
CN105590934B (en) * 2014-11-13 2018-12-14 旺宏电子股份有限公司 Three-dimensional storage and its manufacturing method
US9449966B2 (en) 2015-01-14 2016-09-20 Macronix International Co., Ltd. Three-dimensional semiconductor device and method of manufacturing the same
TWI576986B (en) * 2015-09-30 2017-04-01 旺宏電子股份有限公司 Memory structure
US9953993B2 (en) * 2016-07-25 2018-04-24 Toshiba Memory Corporation Semiconductor memory device
US10446437B2 (en) * 2016-10-10 2019-10-15 Macronix International Co., Ltd. Interlevel connectors in multilevel circuitry, and method for forming the same
CN106847822B (en) 2017-03-08 2018-11-16 长江存储科技有限责任公司 3D nand memory part, manufacturing method and step calibration method
US10276497B2 (en) * 2017-09-27 2019-04-30 Taiwan Semiconductor Manufacturing Co., Ltd. Tapering discrete interconnection for an integrated circuit (IC)
US11004726B2 (en) * 2017-10-30 2021-05-11 Macronix International Co., Ltd. Stairstep structures in multilevel circuitry, and method for forming the same
CN107863351B (en) 2017-11-21 2019-03-19 长江存储科技有限责任公司 A kind of production method and 3D nand flash memory of high stacking number 3D nand flash memory
US10304852B1 (en) * 2018-02-15 2019-05-28 Sandisk Technologies Llc Three-dimensional memory device containing through-memory-level contact via structures
KR102624625B1 (en) * 2018-04-20 2024-01-12 삼성전자주식회사 Vertical memory devices and methods of manufacturing the same
WO2020061827A1 (en) * 2018-09-26 2020-04-02 Yangtze Memory Technologies Co., Ltd. 3d memory device and method for forming 3d memory device
KR102663224B1 (en) * 2020-03-13 2024-05-03 양쯔 메모리 테크놀로지스 씨오., 엘티디. Contact structures for three-dimensional memory
KR20220012120A (en) * 2020-07-22 2022-02-03 삼성전자주식회사 Memory device
US11289130B2 (en) 2020-08-20 2022-03-29 Macronix International Co., Ltd. Memory device
TWI747634B (en) * 2020-11-25 2021-11-21 旺宏電子股份有限公司 Memory device

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW201039409A (en) * 2009-04-27 2010-11-01 Macronix Int Co Ltd Integrated circuit 3D memory array and manufacturing method

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5792918B2 (en) * 2000-08-14 2015-10-14 サンディスク・スリー・ディ・リミテッド・ライアビリティ・カンパニーSandisk 3D Llc Highly integrated memory device
US6933224B2 (en) * 2003-03-28 2005-08-23 Micron Technology, Inc. Method of fabricating integrated circuitry
US7528066B2 (en) * 2006-03-01 2009-05-05 International Business Machines Corporation Structure and method for metal integration
CN101303935A (en) * 2007-01-05 2008-11-12 阿维科斯公司 Very low profile multilayer components
US7517737B2 (en) * 2007-02-07 2009-04-14 Macronix International Co., Ltd. Structures for and method of silicide formation on memory array and peripheral logic devices
JP2009016400A (en) * 2007-06-29 2009-01-22 Toshiba Corp Multilayer wiring structure and manufacturing method thereof, and semiconductor device and manufacturing method thereof
US7928577B2 (en) * 2008-07-16 2011-04-19 Micron Technology, Inc. Interconnect structures for integration of multi-layered integrated circuit devices and methods for forming the same

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW201039409A (en) * 2009-04-27 2010-11-01 Macronix Int Co Ltd Integrated circuit 3D memory array and manufacturing method

Also Published As

Publication number Publication date
TW201232701A (en) 2012-08-01
CN102610614B (en) 2015-11-25
CN102610614A (en) 2012-07-25
CN103904084A (en) 2014-07-02

Similar Documents

Publication Publication Date Title
TWI447851B (en) Multilayer connection structure and making method
US9269660B2 (en) Multilayer connection structure
KR101812987B1 (en) Method of reducing number of masks for ic device with stacked contact levels and a set of masks for ic device
US8154128B2 (en) 3D integrated circuit layer interconnect
CN110114881B (en) Through array contact structure for three-dimensional memory device
JP2012244180A (en) Multi-layer structure and manufacturing method for the same
US8829646B2 (en) Integrated circuit 3D memory array and manufacturing method
KR101480286B1 (en) Highly integrated semiconductor device and method for manufacturing the same
US9263674B2 (en) ETCH bias homogenization
US8956968B2 (en) Method for fabricating a metal silicide interconnect in 3D non-volatile memory
US8574992B2 (en) Contact architecture for 3D memory array
KR20220145927A (en) 3-dimensional nor memory array with very fine pitch: device and method
TWI730421B (en) Integrated chip and formation method thereof
US9236346B2 (en) 3-D IC device with enhanced contact area
CN110349966B (en) Manufacturing method of 3D memory device and 3D memory device
US20110241077A1 (en) Integrated circuit 3d memory array and manufacturing method
TWI440137B (en) Reduced number of masks for ic device with stacked contact levels
KR20140117062A (en) 3d nand flash memory
US20220270972A1 (en) Contact structures for three-dimensional memory devices and methods for forming the same
JP5751552B2 (en) Method for reducing the number of masks for integrated circuit devices having stacked connection levels
TWI440167B (en) Memory device and method for manufacturing the same
KR20120131115A (en) Multilayer connection structure and making method
CN102637629B (en) Mask assembly of IC (integrated circuit) device with laminated contact layers for reducing number, as well as method thereof
KR20150059317A (en) Stacked 3d memory