JPH04288783A - Clock generating circuit for video equipment - Google Patents

Clock generating circuit for video equipment

Info

Publication number
JPH04288783A
JPH04288783A JP3052860A JP5286091A JPH04288783A JP H04288783 A JPH04288783 A JP H04288783A JP 3052860 A JP3052860 A JP 3052860A JP 5286091 A JP5286091 A JP 5286091A JP H04288783 A JPH04288783 A JP H04288783A
Authority
JP
Japan
Prior art keywords
signal
frequency
video
clock
horizontal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
JP3052860A
Other languages
Japanese (ja)
Inventor
Toshiyuki Tsurumi
鶴見 利行
Eiji Nameki
行木 英時
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP3052860A priority Critical patent/JPH04288783A/en
Publication of JPH04288783A publication Critical patent/JPH04288783A/en
Withdrawn legal-status Critical Current

Links

Abstract

PURPOSE:To prevent superimposed display from being horizontally shifted by dividing the frequency of an oscillation output from the clock generating circuit of a video equipment, generating a video clock for superimpose and resetting it according to a horizontal synchronizing signal. CONSTITUTION:The frequency of an output signal from a crystal oscillator 21 is divided by frequency dividers 22 and 23, and horizontal and vertical synchronizing signals HD and VD and a field index signal FI are prepared from one of those frequency-divided signals. The horizontal synchronizing signal HD is also used as the reset signal of a timing generating circuit 25 and the frequency divider 23. The other signal is generated into a video clock and further, a timing signal is prepared at a timing generation circuit 25. A character signal generating circuit 27 generates a selection control signal from these signals and generates a display character signal synchronously with the video clock. Thus, since the frequency divider 23 to generate the video clock is reset by the horizontal synchronizing signal HD, a character to be superimposed during each horizontal scanning period is not horizontally shifted and video quality is improved.

Description

【発明の詳細な説明】[Detailed description of the invention]

【0001】0001

【産業上の利用分野】本発明は映像装置のクロック発生
回路に関し、垂直・水平同期信号と同期したクロックを
発生する映像装置のクロック発生回路に関する。
BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a clock generation circuit for a video device, and more particularly to a clock generation circuit for a video device that generates a clock synchronized with vertical and horizontal synchronization signals.

【0002】近年、可視センサ又は赤外センサで得た画
像はディジタル化した多様な信号処理を行ない、キャラ
クター等のスーパーインポーズを行ない、モニタ受像機
に表示することが通常である。このため、映像装置では
映像信号の垂直・水平同期信号とスーパーインポーズ表
示するキャラクタの画素位置を指示する映像クロックを
発生する必要がある。
[0002] In recent years, images obtained by visible or infrared sensors are usually digitized, subjected to various signal processing, superimposed with characters, etc., and displayed on a monitor receiver. Therefore, in the video device, it is necessary to generate vertical and horizontal synchronization signals of the video signal and a video clock that indicates the pixel position of the character to be superimposed.

【0003】0003

【従来の技術】図3は従来のクロック発生回路のブロッ
ク図を示す。
2. Description of the Related Art FIG. 3 shows a block diagram of a conventional clock generation circuit.

【0004】同図中、発振器10の出力する周波数10
数MHzの発振信号は分周器11,12に供給される。 分周器11は発振信号を分周して周波数1〜2MHzの
映像クロックを生成して出力する。分周器12は発振信
号を分周してモノクロームの場合周波数15.75 k
Hzの水平同期信号を生成出力し、また分周器12の出
力は分周器13に供給され、ここで周波数60Hzの垂
直同期信号が生成出力される。
In the figure, the frequency 10 output from the oscillator 10
The oscillation signal of several MHz is supplied to frequency dividers 11 and 12. The frequency divider 11 divides the frequency of the oscillation signal to generate and output a video clock having a frequency of 1 to 2 MHz. The frequency divider 12 divides the oscillation signal to give a frequency of 15.75 k in the case of monochrome.
A horizontal synchronizing signal of Hz is generated and output, and the output of the frequency divider 12 is supplied to a frequency divider 13, which generates and outputs a vertical synchronizing signal of a frequency of 60 Hz.

【0005】[0005]

【発明が解決しようとする課題】従来回路は発振信号か
ら分周回路11,12夫々で映像クロック、水平同期信
号を別々に生成している。このため、発振信号周波数が
映像クロック周波数と水平同期信号周波数との公倍数で
なければ映像クロックと水平同期信号との同期がとれな
い。上記同期がとれていなければ、スーパーインポーズ
を行なう文字、図形等の縦線が図4に示す如くライン毎
に水平方向にずれるという問題があった。
In the conventional circuit, a video clock and a horizontal synchronization signal are separately generated from an oscillation signal by frequency dividing circuits 11 and 12, respectively. Therefore, unless the oscillation signal frequency is a common multiple of the video clock frequency and the horizontal synchronization signal frequency, the video clock and the horizontal synchronization signal cannot be synchronized. If the above-mentioned synchronization was not achieved, there would be a problem that the vertical lines of characters, figures, etc. to be superimposed would shift horizontally from line to line, as shown in FIG.

【0006】また、発振信号周波数を映像クロック周波
数と水平同期信号周波数との最小公倍数とすると上記の
ずれはなくなるが、発振信号周波数は数100MHzと
なり、発振器10及び分周器11,12の回路規模が大
きくなり、実用に適さないという問題があった。
Furthermore, if the oscillation signal frequency is made the least common multiple of the video clock frequency and the horizontal synchronization signal frequency, the above deviation will disappear, but the oscillation signal frequency will be several hundred MHz, and the circuit scale of the oscillator 10 and frequency dividers 11 and 12 will be reduced. There was a problem in that it became large and was not suitable for practical use.

【0007】本発明は上記の点に鑑みなされたもので、
発振信号周波数の上昇を必要とせず、かつスーパーイン
ポーズ表示の水平方向のずれを防止する映像装置のクロ
ック発生回路を提供することを目的とする。
[0007] The present invention has been made in view of the above points.
It is an object of the present invention to provide a clock generation circuit for a video device that does not require an increase in oscillation signal frequency and prevents a horizontal shift in superimposed display.

【0008】[0008]

【課題を解決するための手段】本発明の映像装置のクロ
ック発生回路は、発振器の出力する発振信号を分周して
標準映像信号の水平同期信号及び垂直同期信号を生成す
ると共に、発振信号を別途分周してスーパーインポーズ
用の映像クロックを生成する映像装置のクロック発生回
路において、発振信号を分周して映像クロックを生成す
る分周器を水平同期信号によりリセットする。
[Means for Solving the Problems] A clock generation circuit of a video device of the present invention frequency-divides an oscillation signal output from an oscillator to generate a horizontal synchronization signal and a vertical synchronization signal of a standard video signal, and also generates a horizontal synchronization signal and a vertical synchronization signal of a standard video signal. In a clock generation circuit of a video device that separately divides the frequency to generate a video clock for superimposition, the frequency divider that divides the frequency of an oscillation signal to generate the video clock is reset by a horizontal synchronization signal.

【0009】[0009]

【作用】本発明においては、映像クロックを生成する分
周器が水平同期信号によりリセットされるため、各水平
走査期間での映像クロックの位相が揃い、スーパーイン
ポーズするキャラクタの縦線が揃う。
In the present invention, the frequency divider that generates the video clock is reset by the horizontal synchronization signal, so that the phases of the video clock in each horizontal scanning period are aligned, and the vertical lines of the superimposed characters are aligned.

【0010】0010

【実施例】図1は本発明回路の一実施例のブロック図を
示す。
DESCRIPTION OF THE PREFERRED EMBODIMENTS FIG. 1 shows a block diagram of an embodiment of the circuit of the present invention.

【0011】同図中、水晶発振器21の出力する周波数
10数MHzの発振信号は分周器22,23夫々に供給
される。分周器22は発振信号を略2MHzまで分周し
て同期信号発生回路24に供給する。同期信号発生回路
24は供給される信号を分周してモノクロームの場合周
波数15.75 kHzの水平同期信号(HD)と、周
波数60Hzの垂直同期信号(VD)と、奇数フィール
ド/偶数フィールドを指示する周波数30Hzのフィー
ルド・インデックス信号(FI)とを生成してキャラク
タ信号発生回路27に供給すると共に、水平同期信号と
垂直同期信号とを重畳した複合同期信号をD/A変換器
28に供給する。また、水平同期信号(HD)は分周器
23及びタイミング信号発生回路25夫々にリセット信
号として供給される。
In the figure, an oscillation signal with a frequency of 10-odd MHz outputted from a crystal oscillator 21 is supplied to frequency dividers 22 and 23, respectively. The frequency divider 22 divides the frequency of the oscillation signal to approximately 2 MHz and supplies it to the synchronization signal generation circuit 24. The synchronization signal generation circuit 24 divides the supplied signal and in the case of monochrome, specifies a horizontal synchronization signal (HD) with a frequency of 15.75 kHz, a vertical synchronization signal (VD) with a frequency of 60 Hz, and an odd field/even field. A field index signal (FI) with a frequency of 30 Hz is generated and supplied to the character signal generation circuit 27, and a composite synchronization signal obtained by superimposing a horizontal synchronization signal and a vertical synchronization signal is supplied to the D/A converter 28. . Further, the horizontal synchronization signal (HD) is supplied to each of the frequency divider 23 and the timing signal generation circuit 25 as a reset signal.

【0012】分周器23は水平同期信号の入来毎にリセ
ットされて発振信号を分周し、周波数1〜2MHzの映
像クロックを生成し、タイミング信号発生回路25に供
給する。タイミング信号発生回路25は水平同期信号の
入来毎にリセットされて映像クロックをカウントし水平
表示期間を指示するタイミング信号等を生成し、映像ク
ロックと共に信号処理回路26及びキャラクタ信号発生
回路27及びD/A変換器28夫々に供給する。
The frequency divider 23 is reset each time a horizontal synchronizing signal is received, divides the frequency of the oscillation signal, generates a video clock having a frequency of 1 to 2 MHz, and supplies the video clock to the timing signal generation circuit 25. The timing signal generation circuit 25 is reset each time a horizontal synchronization signal is received, counts the video clock, and generates a timing signal for instructing the horizontal display period. /A converters 28 respectively.

【0013】また、端子30には可視センサ又は赤外セ
ンサで得た画像のディジタル信号が入来し、信号処理回
路26において上記センサの走査方式から通常のテレビ
ジョンのラスタ走査方式への変換、及びフィルタリング
、エッジ強調等の信号処理が行なわれ、処理後のディジ
タル信号はタイミング信号が指示する表示期間に映像ク
ロックに同期して出力され、セレクタ31に供給される
Further, a digital signal of an image obtained by a visible sensor or an infrared sensor is input to the terminal 30, and the signal processing circuit 26 converts the scanning method of the sensor to the raster scanning method of a normal television. Then, signal processing such as filtering and edge emphasis is performed, and the processed digital signal is output in synchronization with the video clock during the display period specified by the timing signal and supplied to the selector 31.

【0014】キャラクタ信号発生回路27は垂直・水平
同期信号及びフィールドインデックス信号を用いてスー
パーインポーズ表示位置を決定して選択制御信号を生成
すると共に映像クロックに同期して表示するキャラクタ
のディジタル信号を出力し、この選択制御信号及びキャ
ラクタのディジタル信号はセレクタ31に供給される。 セレクタ31は選択制御信号の制御により通常は信号処
理回路26からの画像のディジタル信号を選択し、スー
パーインポーズ表示位置でキャラクタのディジタル信号
を選択してD/A変換器28に供給する。
The character signal generation circuit 27 uses vertical and horizontal synchronization signals and field index signals to determine the superimpose display position and generate a selection control signal, and also generates a digital signal of a character to be displayed in synchronization with the video clock. The selection control signal and character digital signal are supplied to the selector 31. The selector 31 normally selects the image digital signal from the signal processing circuit 26 under the control of the selection control signal, selects the character digital signal at the superimposed display position, and supplies it to the D/A converter 28.

【0015】D/A変換器28はセレクタ31からのデ
ィジタル信号をアナログ化し、同期信号発生回路24か
らの複合同期信号と加算して複合映像信号を生成し、端
子32からモニタ受像機に供給する。
The D/A converter 28 converts the digital signal from the selector 31 into an analog signal, adds it to the composite synchronization signal from the synchronization signal generation circuit 24 to generate a composite video signal, and supplies it to the monitor receiver from the terminal 32. .

【0016】このように映像クロックを生成する分周器
23は水平同期信号(HD)でリセットされているため
、各水平走査期間(ライン上)での映像クロックの位相
は揃っており、スーパーインポーズを行なう文字、図形
等のキャラクタの縦線は図2に示す如く水平方向のずれ
が生じることがなく揃っており、映像の品質が向上する
As described above, the frequency divider 23 that generates the video clock is reset by the horizontal synchronizing signal (HD), so the video clocks are in phase in each horizontal scanning period (on the line), and the superinput As shown in FIG. 2, the vertical lines of characters such as letters and figures that pose poses are aligned without horizontal deviation, improving the quality of the image.

【0017】[0017]

【発明の効果】上述の如く、本発明の映像装置のクロッ
ク発生回路によれば、発振信号周波数の上昇を必要とせ
ず、かつスーパーインポーズ表示の水平方向のずれを防
止でき、映像の品質が向上し、実用上きわめて有用であ
る。
As described above, according to the clock generation circuit of the video device of the present invention, it is not necessary to increase the oscillation signal frequency, and horizontal shifts in the superimposed display can be prevented, and the quality of the video can be improved. and is extremely useful in practice.

【図面の簡単な説明】[Brief explanation of the drawing]

【図1】本発明回路の一実施例のブロック図である。FIG. 1 is a block diagram of an embodiment of the circuit of the present invention.

【図2】本発明回路によるスーパーインポーズ表示例を
示す図である。
FIG. 2 is a diagram showing an example of superimposed display by the circuit of the present invention.

【図3】従来回路の一例のブロック図である。FIG. 3 is a block diagram of an example of a conventional circuit.

【図4】従来回路によるスーパーインポーズ表示例を示
す図である。
FIG. 4 is a diagram showing an example of superimposed display by a conventional circuit.

【符号の説明】[Explanation of symbols]

21  水晶発振器 22,23  分周器 24  同期信号発生回路 21 Crystal oscillator 22, 23 Frequency divider 24 Synchronization signal generation circuit

Claims (1)

【特許請求の範囲】[Claims] 【請求項1】  発振器(21)の出力する発振信号を
分周して標準映像信号の水平同期信号及び垂直同期信号
を生成すると共に、該発振信号を別途分周してスーパー
インポーズ用の映像クロックを生成する映像装置のクロ
ック発生回路において、該発振信号を分周して映像クロ
ックを生成する分周器(23)を該水平同期信号により
リセットすることを特徴とする映像装置のクロック発生
回路。
1. An oscillation signal output from an oscillator (21) is frequency-divided to generate a horizontal synchronization signal and a vertical synchronization signal of a standard video signal, and the oscillation signal is separately frequency-divided to generate a superimposed video signal. A clock generation circuit for a video device that generates a clock, wherein a frequency divider (23) that divides the frequency of the oscillation signal to generate a video clock is reset by the horizontal synchronization signal. .
JP3052860A 1991-03-18 1991-03-18 Clock generating circuit for video equipment Withdrawn JPH04288783A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3052860A JPH04288783A (en) 1991-03-18 1991-03-18 Clock generating circuit for video equipment

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3052860A JPH04288783A (en) 1991-03-18 1991-03-18 Clock generating circuit for video equipment

Publications (1)

Publication Number Publication Date
JPH04288783A true JPH04288783A (en) 1992-10-13

Family

ID=12926621

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3052860A Withdrawn JPH04288783A (en) 1991-03-18 1991-03-18 Clock generating circuit for video equipment

Country Status (1)

Country Link
JP (1) JPH04288783A (en)

Similar Documents

Publication Publication Date Title
JP3357028B2 (en) Clock supply device for digital video equipment
US6037994A (en) Sync signal processing device for combined video appliance
JPH10319932A (en) Display device
JP3652009B2 (en) Clock generator
JP2001331141A (en) Video display system, video signal output device, and device and method for displaying video
JPH04288783A (en) Clock generating circuit for video equipment
JP3695861B2 (en) Scan converter
JPS61172484A (en) Video field decoder
JP3052682U (en) Video equipment
KR0182066B1 (en) Image signal transformation apparatus of digital formation
KR100196845B1 (en) Apparatus for interfacing video signals of a computer and a television
JPS6153880A (en) Display and control device of character picture
JP2953170B2 (en) Video display device
KR100266164B1 (en) Method for emboding sync of divided picture and apparatus thereof
JP3638443B2 (en) Television receiver for digital broadcasting
JPS622792A (en) Video converter
JP2877683B2 (en) External synchronization method of video camera
KR0165965B1 (en) Graphic over ay apparatus for different resolution
JPH07134575A (en) Video signal conversion device
JPS6281892A (en) Composite signal generating method
KR100206807B1 (en) Superimpose apparatus of imager
KR200274172Y1 (en) On screen display output apparatus using a digital graphic function
KR100296745B1 (en) Circuit of indicating television display area
JP3381097B2 (en) Superimpose device
JPH02257776A (en) Picture superimposing method

Legal Events

Date Code Title Description
A300 Application deemed to be withdrawn because no request for examination was validly filed

Free format text: JAPANESE INTERMEDIATE CODE: A300

Effective date: 19980514