GB2174519A - Inter-connection network for matrix of microcomputers - Google Patents

Inter-connection network for matrix of microcomputers Download PDF

Info

Publication number
GB2174519A
GB2174519A GB08531498A GB8531498A GB2174519A GB 2174519 A GB2174519 A GB 2174519A GB 08531498 A GB08531498 A GB 08531498A GB 8531498 A GB8531498 A GB 8531498A GB 2174519 A GB2174519 A GB 2174519A
Authority
GB
United Kingdom
Prior art keywords
input
output
gate
inputs
flip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08531498A
Other versions
GB2174519B (en
GB8531498D0 (en
Inventor
Boris Hristov Borovski
Plamenka Ivanova Ilieva
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Vmei Lenin
Original Assignee
Vmei Lenin
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from BG7203885A external-priority patent/BG42975A1/en
Application filed by Vmei Lenin filed Critical Vmei Lenin
Publication of GB8531498D0 publication Critical patent/GB8531498D0/en
Publication of GB2174519A publication Critical patent/GB2174519A/en
Application granted granted Critical
Publication of GB2174519B publication Critical patent/GB2174519B/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
    • G06F15/163Interprocessor communication
    • G06F15/173Interprocessor communication using an interconnection network, e.g. matrix, shuffle, pyramid, star, snowflake
    • G06F15/17356Indirect interconnection networks
    • G06F15/17368Indirect interconnection networks non hierarchical topologies
    • G06F15/17393Indirect interconnection networks non hierarchical topologies having multistage networks, e.g. broadcasting scattering, gathering, hot spot contention, combining/decombining

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Multimedia (AREA)
  • Mathematical Physics (AREA)
  • Software Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Multi Processors (AREA)
  • Bus Control (AREA)

Abstract

A multiprocessor system comprises 32 microcomputer modules between which interprocessor exchange is realized by a four-stage interconnection network with cyclic structure, which comprises 16 communication nodes. Each communication node comprises two inputs and two outputs each of which comprises a data bus and control lines for request and grant of the previous stage, next-following stage, respectively. The system may be used, for example, in computer engineering for the construction of high-performance computers. To each communication node there are connected two microcomputer modules and its structure comprises multiplexers, priority logics, input buffers, commutator elements, local controllers, demultiplexers, address registers and digital comparators. The self- synchronizing interconnection network provides spiral routes for eliminating any deadlock. <IMAGE>

Description

SPECIFICATION Multiprocessor system This invention relates to a multiprocessor system which may be used, for example, in computer engineering for the construction of highperformance computers.
Wong F., to M. in "A Loop-Structured Switching Network" published in IEEE Trans. on Computers, May 1984.
A known multiprocessor system (1) is built-up of 64 standard microprocessor modules in which the interprocessor exchange is realized by a cyclic four-stage interconnection network, where each stage comprises eight communication nodes and to each node there are connected two processor elements. The communication connections between the first and the second stage are distributed in four groups, and each group comprises two adjacent communication nodes of the first stage and two adjacent communication nodes of the second stage.
Within one group, the first output of the first communication node of the first stage is connected to the first input of the first communication node of the second stage, the second output of the first communication node of the first stage is connected to the first input of the second communication node of the second stage, the first output of the second communication node of the first stage is connected to the second input of the first communication node of the second stage, the second output of the second communication node of the first stage is connected to the second input of the second communication node of the second stage. The communication connections between the second and the third stage are separated in two groups, and each group comprises four adjacent communication nodes of the second stage and four adjacent communication nodes of the third stage.Within each group, the first output of the first communication node of the second stage is connected to the first input of the first communication node of the third stage, the second output of the first communication node of the second stage is connected to the first input of the third communication node of the third stage, the first output of the second communication node of the second stage is connected to the first input of the second communication node of the third stage, the second output of the second communication node of the second stage is connected to the first input of the fourth communication node of the third stage.The first output of the third communication node of the second stage is connected to the second input of the first communication node of the third stage, the second output of the third communication node of the second stage is connected to the second input of the third communication node of the third stage. The first output of the fourth communication node of the second stage within one group is connected to the second input of the second communication node of the third stage, the second output of the fourth communication node of the second stage is connected to the second input of the fourth communication node of the third stage.
The outputs of the communication nodes of the third stage are distributed in two groups, and each group comprises the outputs of four adjacent communication nodes of the third stage. The inputs of the communication nodes of the fourth stage are distributed in two groups, and each group comprises the inputs of four adjacent communication nodes of the fourth stage. The first outputs of the communication nodes of the third stage of the first group are connected respectively to the first inputs of the communication nodes of the fourth stage of the first group. The second outputs of the communication nodes of the third stage of the first group are connected respectively to the first inputs of the communication nodes of the fourth stage of the second group.The first outputs of the communication nodes of the second group of the third stage are connected respectively to the second inputs of the communication nodes of the first group of the fourth stage. The second outputs of the communication nodes of the second group of the third stage are connected respectively to the second inputs of the communication nodes of the second group of the fourth stage.
The communication nodes of the first stage are distributed in two groups, and each group comprises four adjacent communication nodes. The first outputs of the communication nodes of the fourth stage are connected respectively to the inputs of the communication nodes of the first group in a first stage, the second outputs of the communication nodes of the fourth stage are connected respectively to the inputs of the communication nodes of the second group in the first stage.
Each communication node comprises six input buffers which are distributed uniformly in two groups, and the output of each of the two input ports is connected to the inputs of the three buffers of one group, as well as four intermediate ports, distributed uniformly in two groups. The outputs of the first bufbers of both groups are connected respectively to the first and the second output port. The outputs of the second buffers of both groups are connected to the input of the first intermediate port of the first group and the input of the second intermediate port of the second group. The outputs of the third buffers of the first and the second group are connected in parallel to the inputs of the second intermediate port of the first group and the first intermediate port of the second group.The outputs of both intermediate ports of the first group are connected to the input of the first output port, the outputs of both intermediate ports of the second group are connected to the input of the second output port. The communication between the processor elements is realized by exchange of messages by means of commutation of packets. The regulation of the traffic in the interconnection network is based on priority discipline in three levels, and when the packets pass via the communication connections between the fourth and the first stage their priority is increased by one. The first input buffers of the first and second group comprise packets with priority 2, the second input buffers of both groups comprise packets with priority 1, the third input buffers of both groups comprise packets with zero priority.In the routing of the packet from the source to the destination, it is commutated through the communication nodes in the different stages, and the following operations are realized: - - when the packet passes through the input port of the communication node, it is loaded in one of the three input buffers depending on its priority; - the packets with priority 2 are commutated by the first input buffer of each group directly to the respective output port; - the packets with priority 0 or 1 are commutated first by the input buffers to the respective intermediate ports, and then to the respective output port; - in the output port there is effected a comparison of the destination address of the packet with the address of the adjacent processor module;; - in the case of coincidence of addresses, the packet is transmitted to the adjacent processor module, or else it is routed to the next-following stage of the interconnection network.
A drawback of the multiprocessor system lies in the complex hardware of the communication nodes, the low adaptibility for implementation in very-largescale-of-integration systems, the complex priority discipline of the packets in the regulation of the traffic in the network, the low coefficient of hardware utilization in the interconnection network, the low reliability, the lack of possibility for fault-tolerance and modular expansion of the system.
It is therefore a general object of the invention to develop a multiprocessor system with efficient and economically expedient interconnection network on the basis of a simple hardware of the communica- tion nodes, a simple priority discipline of the packets for regulating the traffic in the network and avoiding of deadlock, an efficient hardware utilization of the communication resources, a good adaptability for implementation in very-Iarge-scale-of-integration systems, a high reliability, a possibility for faulttolerance and modular expansion of the system.
According to one aspect of the present invention there is provided a multiprocessor system, which is a matrix of 32 standard microcomputer modules in which the interprocessor exchange is realized by an interconnection network of cyclic structure, which comprises 16 communication nodes, distributed uniformly in four stages; each communication node comprises two inputs, each of which comprises a data bus and respective control lines for request and grant of the preceding stage and two outputs, each of which comprises a data bus and respective control lines for request and grant from the nextfollowing stage.
Another aspect of the invention is defined in claim 2.
In a preferred embodiment the first output of the first communication node of the first stage of the interconnection network is connected to the first input of the first communication node of the second stage, the second output of the first communication node of the first stage is connected to the first input of the third communication node of the second stage, the first output of the second communication node of the first stage is connected to the second input of the first communication node of the second stage, the second output of the second communication node of the first stage is connected to the second input of the third communication node of the second stage, the first output of the third communication node of the first stage is connected to the first input of the second communication node of the second stage, the second output of the third communication node of the first stage is connected to the first input of the fourth communication node of the second stage, the first output of the fourth communication node of the first stage is connected to the second input of the second communication node of the second stage, the second output of the fourth communication node of the first stage is connected to the second input of the fourth communication node of the second stage.
The communication connections between the second and the third stage are identical to the communication connections between the first and the second stage.
The outputs of the communication nodes of the third stage are distributed uniformly in two groups.
The outputs of the communication nodes of the first group are connected respectively to the first inputs of the communication nodes of the fourth stage, the outputs of the communication nodes of the second group are connected respectively to the second inputs of the communication nodes of the fourth stage.
The communication connections between the fourth and the first stage are identical to the communication connections between the third and the fourth stage.
Each connection between the communication nodes is a bus comprising data and control lines. To each communication node in the network there are connected two microcomputer modules via direct memory access controllers, the synchronization inputs of which are connected to the network clock generator. Each communication node comprises two identical multiplexers, the first data inputs of which are connected respectively to the data buses of both inputs of the communication node and their second data inputs are connected via buffers to the data buses of the respective memory direct access controllers of the adjacent microcomputer modules.
The communication node comprises a priority logic, the high-priority input of which is connected to the request control line of the preceding stage of the first input of the communication node, its lowpriority input is connected to the request output of the first direct-memory-access controller, its resetting input is connected to the output for end of receiving of the first input buffer of the local controller, its synchronizing input is connected to the network clock generator, its enable input is connected via an OR gate to the data output of the first input buffer, its enable output for high-priority is connected to the grant control line to the precedent stage of the first input of the communication node, its low-priority-grant output is connected to the grant input of the first direct-memory-access controller, its control output is connected to the input of the local controller for start of receiving in the first input buffer.
The communication node comprises a second priority logic which is identical to the first. Its high-priority input is connected to the request control line of the preceding stage of the second input of the communication node, its low-priority input is connected to the request output of the second direct-memory-access controller, its resetting input is connected to the output for end of receiving in the second input buffer of the local controller, its synchronizing input is connected to the network clock generator, its enable input is connected via an OR gate to the data output of the second input buffer, its enable output for high priority is connected to the grant control line to the precedent stage of the second input of the communication node, its grant output for low priority is connected to the grant input of the second directmemory-access controller, its control output is connected to the input of the local controller for start of receiving in the second input buffer.
The communication node comprises an input buffer which is a stack built-up of "master-slave" D-flip-flops, the synchronizing inputs of which are connected in parallel and respresentthe synchronizing input of the input buffer, which is connected to the synchronization output of the first input buffer of the local controller. The data input of the input buffer is connected to the output of the first multiplexer, its data output is connected to the inputs of two digital comparators, to the first data input of the commutator and via an OR gate to the input of the local controller for empty first buffer, and the mostsignificant-digit of its output register is connected to the input of the local request controller of the first input buffer.
The communication node comprises a second input buffer which is identical to the first, but differing from it by that its synchronizing input is connected to the output of the local synchronization controller of the second input buffer, its data input is connected to the output of the second multiplexer, while its data output is connected to the inputs of the third and the fourth digital comparators, to the second data input of the commutator and via an OR gate to the input of the local controller for empty second buffer, and the most-significant digit of its output register is connecjted to the input of the local request controller of the second input buffer.
The communication node comprises an address register, the output of which is connected to the second inputs of the first and the third digital comparators and a second address register, the output of which is connected to the second inputs of the second and the fourth digital comparators. The outputs of the four digital comparators are connected respectively to the four inputs of the local controller for coincidence of the destination address.
Both control inputs of the commutator are connected respectively to both control outputs of the local controller for dynamic reconfiguration. The first data output of the commutator is connected to the data input of a demultiplexer, the address input of which is connected to the output of the local controller for grant of transmission to the first adjacent microcomputer module. The first data output of the demultiplexer is connected to the data bus of the first output of the communication node, and its second data output is connected via a buffer to the data bus of the first direct-memory-access controller. The second data output of the commutator is connected to the data input of a second demultiplexer, the address input of which is connected to the output of the local controller for grant of transmission to the second adjacent microcomputer module.The first data output of the second demultiplexer is connected to the data bus of the second output of the communication node, while its second data output is connected via a buffer to the data bus of the second direct-memory-access controller.
The priority logic comprises a D-flip-flop, the reset input of which represents its resetting input, the synchronizing input of the D-flip-flop is connected via an AND gate to the synchronizing input of the priority logic and the inverse output of the flip-flop, while its data input is connected via an AND gate to the low-priority input of the priority logic, and the second input of the AND gate is connected via an inverter to the high-priority input of the priority logic.
The direct and the inverse outputs of the D-flip-flop are connected respectively via an AND gate, the second inputs of which are connected to the grant input of the priority logic, to the grant outputs of the priority logic for low- and high-priority and also to the inputs of AND gates, the second inputs of which are connected respectively to the low-priority and high-priority inputs of the priority logic. The outputs of the AND gates are connected via an OR gate to the control output of the priority logic.
The communication node comprises a local controller, the input of which for empty first buffer is connected via a differentiating circuit and an inverter to a monostable multivibrator, the output of which is connected to the resetting inputs of the first three D-flip-flops of the local controller and also to the first inputs of the seventh and eigth AND gates. The output of the first differentiating circuit is also connected to a second monostable multivibrator, the output of which is connected to the output of the local controller for end of receiving in the first input buffer, and also via a second inverter to the setting input of the first D-flip-flop. The output of the second inverter is connected via a delay element to the synchronizing inputs of the second and the third D-flip-flops.The input of the local controller for empty second buffer is connected via a second differentiating circuit and a third inverter to the input of a third monostable multivibrator, the output of which is connected to the resetting inputs of the fifth, and sixth and the seventh D-flip-flops in the local controller and also to the first inputs of a ninth and a tenth AND gates. The output of the second differentiating circuit is also connected to a fourth monostable multivibrator, the output of which is connected to the output of the local controller for end of receiving in the second input buffer and also via a fourth inverter to the setting input of the seventh D-flip-flop. The output of the fourth inverter is connected also via a second delay element to the synchronizing inputs of a fifth and a sixth D-flip flops.The data input of the fourth D-flip-flop is connected to the input of the local request controller of the first input buffer, while the data input of the eigth D-flip-flop is connected to the input of the local request controller of the second input buffer. The direct output of the first D-flip-flop is connected in parallel with the first inputs of the eleventh and the twelvth AND gates, to the second inputs of which there are connected respectively the inverse and the direct outputs of the fourth D-flip-flop. The output of the eleventh AND gate is connected to the first inputs of the thirteenth and the fourteenth AND gates, and the second input of the thirteenth AND date is connected via a fifth inverter to the first input of the local controller for coincidence with the destination address and its output is connected to the data input of the second D-flip-flop.The output of the twelveth AND gate is connected to the first inputs of the fifteenth and the sixteenth AND gates, to the first input of the fourth OR gate and also to the first input of the seventeenth AND gate, the second input of which is connected via a sixth inverter to the second input of the local controller for coincidence with the destination address and the output of which is connected to the data input of the third D-flop4lop.
The direct output of the seventh D-flip-flop is connected to the first inputs of the eighteenth and the nineteenth AND gates, the second inputs of which are connected respectively to the inverse and direct outputs of the eighth D-flip-flop, while the output of the eighteenth AND gate is connected via a twentieth AND gate to the data input of the fifth D-flip-flop, and the second input of the twentieth AND gate is connected via a seventh inverterto the third input of the local controllerfor coincidence with the destination address.The output of the eighteenth AND gate is also connected to the first inputs of the twentyfirst and twentysecond AND gates and to the first input of a fifth OR gate, the second input of which is connected to the inverse output of the seventh D-flip-flop, and the output of which is connected via the second input of the sixteenth AND gate and the eight inverterto the data input of the ninth D-flip-flop. The output of the nineteeth AND gate is connected to the first inputs of the twentythird and the twentyfourth AND gates, while the second input of the latter is connected via a ninth inverterto the fourth input of the local controller for coincidence of the destination address and its output is connected to the data input of the sixth D-flip-flop.
The direct outputs of the second and the fifth D-flip-flops are combined in a sixth OR gate, the output of which is connected to the output of the local controller for grant of transmission to the first adjacent microcomputer module and also to the second input of the seventh OR gate, the first input of which is connected to the input of the local controller for grant of transmission from the first output of the communication node to the nextfollowing stage, and the output of the seventh OR gate is connected to the data input of the tenth D-flip-flop. The output of the sixth OR gate is connected also via a tenth inverter to the second inputs of the fourteenth and the twentyfirst AND gates.The direct outputs of the third and the sixth D-flip-flops are combined in an eight OR gate, the output of which is connected to the output of the local controller for grant of transmission to the second adjacent microcomputer module and also to the second input of the ninth OR gate, the first input of which is connected to the input of the local controller for grant of transmission from the second output of the communication node to the nextfollowing stage and the output of which is connected to the information input of the eleventh D-flip-flop.
The output of the eight OR gate is also connected via an eleventh inverter to the second inputs of the fifteenth and the twentythird AND gates, the outputs of which are combined in a tenth OR gate, the output of which is connected to the second output of the local controller for request to the next-following stage. The third inputs of the fourteenth and the fifteenth AND gates are connected to the input of the local controller for empty first buffer, while the third inputs of the twentyfirst and the twentythird AND gates are connected to the input of the local controller for empty second buffer. The outputs of the fourteenth and the twentyfirst AND gates are combined in an eleventh OR gate, the output of which is connected to the first output of the local controller for request to the next-following stage.
The synchronizing inputs of the tenth and the twelfth D-flip-flops are connected via a twentyfourth AND gate to the network clock generator and the inverse output of the tenth D-flip-flop. The synchronizing inputs of the ninth and the eleventh D-flip-flops are connected via a twentyfifth AND gate to the network clock generator and the inverse output of the eleventh D-flip-flop. The direct output of the eleventh D-flip-flop is connected to the inputs of the twentysixth and the twentyseventh AND gates. The inverse output of the twelvth D-flip-flop is connected to the input of the twentyeight AND gate and to the second input of the seventh AND gate, the output of which is combined with the output of the ninth AND gate into a NOR gate, the output of which is connected to the reset input of the tenth D-flip-flop.The inverse output of the ninth D-flip-flop is connected to the second input of the twentysixth AND gate and also to the second input of the eight AND gate, the output of which is combined with the output of the tenth AND gate into a second NOR gate, the output of which is connected to the reset input of the eleventh D-flip-flop. The direct output of the twelvth D-flipflop is connected to the second inputs of the ninth and the twentyninth AND gates and is also connected to the first output of the local controller for dynamic reconfiguration. The direct output of the ninth D-flip-flop is connected to the second inputs of the tenth and the twenty seventh AND gates and also to the second output of the local controller for dynamic reconfiguration. The first inputs of the twentyeight and the twentyninth AND gates are connected to the direct output of the tenth D-flipflop. The outputs of the twentyeight and the twentysixth AND gates are combined together with the input of the local controller for start of receiving in the first input buffer into a twelvth OR gate, the output of which is connected via a thirteeth AND gate to the output of the local controller for synchro nization of the first input buffer. The outputs of the twentyseventh and the twentyninth AND gates are combined together with the input of the local controller for start of receiving in the second input buffer into a thirteenth OR gate, which is connected via the thirtyfirst AND gate to the output of the local controller for synchronization of the second input buffer. The second inputs of the thirteeth and the thirtyfirst AND gates are connected to the network clock generator.The inverse output of the first D-flip-flop is connected to the input of the fourth OR gate, the output of which is connected via the twentysecond AND gate to the data input of the twelvth D-flip-flop. The outputs of the second and the fourth monostable multivibrators are connected respectively via a third and a fourth delay elements to the synchronizing inputs of the fourth and the eight D-flip-flop.
Advantages of a preferred embodiment of multiprocessor system according to the invention lie in the simple hardware realization of the communication nodes, the good adaptability for implementation in very-large-scale-of-integration systems, the simple priority discipline of the packets for regulating the traffic in the interconnection network and the avoiding of deadlock, the high efficiency of hardware utilization in the network, the high reliability, the reservation of routes, which determine good possibilities for fault-tolerance, the possibility for modular expansion of the system.
For a better understanding of the invention, reference should be made to the accompanying drawings in which there is illustrated and described a preferred embodiment of the invention and in which: Figure 1 shows a structural diagram of a multiprocessor system; Figure 2 shows a structural diagram of the communication node; Figure 3 shows a structural diagram of the priority logic within the communication node; and Figure 4 shows a structural diagram of the local controller within the communication node.
The multiprocessor system comprises a matrix of 32 standard microcomputer modules 1 to 32, the interprocessor exchange between which is realized by an interconnection network with cyclic structure, comprising 16 communication nodes 33 to 48 distributed uniformly in four stages. Each communication node comprises two inputs, each of which comprises a data bus NO and IN1 and respective control lines for request and for grant of the previous stage REQIN and GRANTIN, and two outputs each of which comprises a data bus OUTO and OUT1 and respective control lines for request and for grant of the next-following stage REQouT and GRANTouT.
The first output of the first communication node of the first stage of the interconnection network 33 is connected to the first input of the first communication node of the second stage 37, the second output of the first communication node of the first stage 33 is connected to the first input of the third communication node of the second stage 39, the first output of the second communication node of the first stage 34 is connected to the second input of the first communication node of the second stage 37, the second output of the second communication node of the first stage 34 is connected to the second input of the third communication node of the second stage 39, the first output of the third communication node of the first stage 35 is connected to the first input of the second communication node of the second stage 38, the second output of the third communication node of the first stage 35 is connected to the first input of the fourth communication node of the second stage 40. The first output of the fourth communication node of the first stage 36 is connected to the second input of the second communication node of the second stage 38, the second output of the fourth communication node of the first stage 36 is connected to the second input of the fourth communication node of the second stage 40. The communication connections between the second and the third stage are identical to the communication connections between the first and the second stage.
The outputs of the communication nodes of the third stage are distributed uniformly in two groups.
The outputs of the communication nodes of the first group 41 and 42 are connected respectively to the first inputs of the communication nodes of the fourth stage 43,46,47, 48 the outputs of the communication nodes of the second group 43 and 44 are connected respectively to the second inputs of the communication nodes of the fourth stage.
The communication connections between the fourth and the first stage are identical to the communication connections between the third and the fourth stage.
Each connection between the communication nodes is a bus which comprises data and control lines. To each communication node in the network there are connected two microcomputer modules via direct memory access controllers 49 and 50, the synchronization inputs of which are connected to the clock generator of the intercommunication network.
Each communication node comprises two identical multiplexors 51 and 52, the first data inputs of which are connected respectively to the information buses in both inputs of the communication node IN1 and NO, the second data inputs of which are connected via buffers to the data buses of the respective direct memory access controllers 49 and 50 of the adjacent microcomputer modules.
The communication node comprises a priority logic 53, the high-priority input HPR of which is connected to the control line for request from the preceding stage of the first input of the communication node REQIN, its low-priority input LPR is connected to the request output of the first direct memory access controller REQpEo, its resetting input RESET is connected to the output for end of receiving in the first input buffer of the local controller ENDRC0, its synchronizing input SYNC is connected to the clock generator of the network NC, its enabling input ENABLE is connected via an OR gate 54 to the data output of the first input buffer 55, its granting output for high priority GRANTHpR is connected to the control line for granting of the preceding stage of the first input of the communication node GRANTXN, its low-priority granting output GRANTLPR is connected to the granting input of the first direct memory access controller GRANTpEo, its control output CONTRC is connected to the input of the local controller for start of receiving in the first input buffer RCENA1.
The communication node comprises a second priority logic 56 which is identic to the first 53. Its high-priority input HPR is connected to the control request line of the preceeding stage of the second input of the communication node REIN, its lowpriority input LPR is connected to the request output of the second direct memory access controller REPEL, its resetting input RESET is connected to the output for end of receiving in the second input buffer of the local controller ENDRC1, its synchronizing input SYNC is connected to the clock generator of the network NC, its enabling input ENABLE is connected via an OR gate 57 to the data output of the second input buffer 58, its high-priority granting output GRANTHFR is connected to the grant control line of the preceding stage of the second input of the communication node GRANTIN1, its low-priority granting output GRANTLFR is connected to the grant input of the second direct memory access controller GRANTpE" its control output CONTRC is connected to the input of the local controller for start of receiving in the second input buffer RCENA1.
The communication node comprises an input buffer 55, which is a stack of "master-slave" D-flipflops, the synchronizing inputs of which are connected in parallel and representthesynchronizing input of the input buffer, which is connected to the synchronizing output of the first input buffer of the local controller SYNBO. The data input of the input buffer 55 is connected to the output of the first multiplexor 51, its data output is connected to the inputs of the digital comparators 59 and 60, to the first data input of commutator 61 or, via an OR gate 54,tothe inputofthe local controllerfor empty first buffer EMB0, the most significant digit of its output register being connected to the input of the local request controller of the first input buffer BUFO.
The communication node comprises a second input buffer 58 which is identic to the first 55, but differing in that its synchronizing input is connected to the output of the local synchronization controller of the second input buffer SYNB1, its data input is connected to the output of the second multiplexor 52, while its data output is connected to the inputs of the digital comparators 62,63 of the second data input of commutator 61 or, via an OR gate 57, to the inputofthe local controller for empty second buffer EMB1, and the most significant digit of its output register is connected to the input of the local controller for request of the second input buffer BUF1.
The communication node comprises an address register 64, the output of which is connected to the second inputs of the digital comparators 59 and 60 and a second address register 65, the output of which is connected to the second inputs of the digital comparators 60 and 63. The outputs of the four digital comparators are connected respectively to the four inputs of the local controller for coincidence of the destination address COMP1, COMP2, COMP3 and COMP4.Both control inputs of the commutator 61 are connected respectively to both control outputs of the local controller for dynamic reconfiguration IEo and lE1. The first data output of the commutator 61 is connected to the information input of demultiplexor 66, the address input of which is connected to the output of the local grant controller for transmission to the first adjacent microcomputer module TOPE0. The first data output of the demultiplexor 66 is connected to the data bus of the first input of the communication node OUTO, while its second data output is connected via a bus driver 67 to the data bus of the first controller for direct memory access.The second data output of the commutator is connected to the data input of a second demultiplexor 68, the address input of which is connected to the output of the local grant controller for grant of transmission to the second adjacent microcomputer module TOPE1. The first data output of the second demultiplexor 68 is connected to the data bus of the second output of communication node OUT1, while ots second data output is connected via a bus driver 69 to the data bus of the second controller for direct memory access.
The priority logic 53 and 56 comprises a D-flip-flop 70, the resetting input of which is its resetting input RESET, the synchronizing input of the D-flip-flop is connected via the AND gate 71 to the synchronizing input of the priority logic SYNC and the inverse output of the flip-flop, while its data input is connected via an AND gate 72 to the low-priority input of the priority logic LPR and the second input of the AND gate 79 is connected via an invertor 73 to the high-priority input of the priority logic HPR.The direct and the inverse outputs of the D-flip-flop are connected respectively via AND gates 74 and 75, the second inputs of which are connected to the enabling input of the priority logic ENABLE, to the grant outputs of the priority logic for low and high priority GRANTLP# and GRANTHPR and also to the inputs of AND gates 76 and 77, the second inputs of which are connected respectively to the low-priority and the high-priority inputs of the priority logic LPR and HPR.
The outputs of the AND gates 76 and 77 are connected via an OR gate 78 to the control output of the priority logic CONTRC.
The communication node comprises a local controller 79, the input of which for empty first buffer EMBO is connected via a differentiating circuit 80 and an inverter 81 to a monostable multivibrator 82, the output of which is connected to the resetting inputs of the first D-flip-flops 83,84,85 of the local controller 79 and also to the first inputs of the AND gates 86 and 87. The output of the first differentiating circuit 80 is also connected to a monostable multivibrator 88, the output of which is connected to the output of the local controller for end of receiving in the first input buffer ENDRCO and also via 91 inverter 89 to the setting input of D-flip-flop 83. The output of inverter 89 is connected via delay elements 90 to the synchronizing inputs of D-flip-flops 84 and 85. The input of the local controller for empty second buffer EMB1 is connected via the differentiating circuit 92 and the inverter 93 to the input of the monostable multivibrator 94, the output of which is connected to the resetting inputs of D-flip-flops 95, 96 and 97 in the local controller 79 and also to the first inputs of the AND gates 98 and 99. The output of the differentiating circuit 92 is also connected to the monostable multivibrator 100, the output of which is connected to the output of the local controller 79 for end of receiving in the second input buffer ENDRC1 and also via the inverter 101 to the setting input of of D-flip-flop 97. The output of inverter 101 is also connected via a second delay element 102 to the synchronizing inputs of the D-flip-flops 95 and 96.
The data input of D-flip-flop 91 is connected to the input of the local controller for request of the first input buffer BUF0, while the data input of D-flip-flop 103 is connected to the input of the local controller for request of the second input buffer BUF1. The first output of the D-flip-flop 83 is connected in parallel with the first inputs of the AND gates 104 and 105, to the second inputs of which there are connected respectively the inverse and the direct outputs of D-flip-flop 91. The output of AND gate 104 is connected to the first inputs of the AND gates 106 and 107, while the second input of AND gate 106 is connected via inverter 108 to the first input of the local controller for coincidence with the destination address COMP1 and its output is connected to the data input of D-flip-flop 84.The output of AND gate 105 is connected to the first inputs of AND gates 109 and 110, to the first input of OR gate 111 and also to the first input of AND gate 112, the second input of which is connected via inverter 113 to the second input of the local controller for coicidence with the destination address COMP2, the output of which is connected to the data input of D-flip-flop 85.The direct output of D-flip-flop 97 is connected to the first inputs of AND gates 114 and 115, the second inputs of which are connected respectively to the inverse and the direct outputs of D-flip-flop 103, while the output of AND gate 114 is connected via AND gate 1 to the data input of D-flip-flop 95, while the second input of AND gate 116 is connected via inverter 118 to the third input of the local controller for coincidence with the destination address COMP3.
The output of AND gate 114 is also connected to the first inputs of the two AND gates 118 and 119 and to the first input of OR gate 120, the second input of which is connected to the inverse output of D-flipflop 98 and the output of which is connected via a second input to the AND gate 110 and the inverter 121 to the data input of D-flip-flop 122. The output of AND gate 115 is connected to the first inputs of two AND gates 123 and 124, while the second input of the latter is connected via inverter 125 to the fourth input of the local controller for coincidence of the address of destination COMP4 and its output is connected to the data input of D-flip-flop 96.The direct outputs of both D-flip-flops 84 and 95 are combined in an OR gate 126, the output of which is connected to the output of the local controller for granting ttransmission to the first adjacent microcomputer module TOPE0 and also to the second input of OR gate 127, the first input of which is connected to the input of the local controller for granting transmission from the first output of the communication node the next-following stage GRANT#u#, while the output of OR gate 127 is connected to the data input of D-flip-flop 128. The output of OR gate 126 is connected also via inverter 129 to the second inputs of two And gates 107 and 118.The direct outputs of both D-flip-flops 85 and 96 are combined in an OR gate 130, the output of which is connected to the output of the local controller for granting transmission to the second adjacent microcomputer module TOPE1 and also the second input of OR gate 131, the first input of which is connected to the input of the local controller for granting transmission from the second output of the communication node to the next-following stage GRANTS,, and the output of which is connected to the data input of D-flip-flop 132.The output of OR gate 130 is also connected via inverter 133 to the second inputs of the two AND gates 109 and 123, the outputs of which are combined in OR gate 134, the output of which is connected to the second output of the local controller for request to the next-following stage REQ%T. The third inputs of both AND gates 107 and 109 are connected to the input ofthe local controller for empty first buffer EMB0, while the third inputs of both AND gates 118 and 123 are connected to the input of the local controller for empty second buffer EMB1.The outputs of both AND gates 107 and 118 are combined in an OR gate 135, the output of which is connected to the first output of the local controller for request to the next-following stage REQCUT. The synchronizing inputs of both D-flip-flops 128 and 136 are connected via an AND gate 137 to the clock generator of the network NC and the inverse output of D-flip-flop 128. The synchronizing inputs of D-flip-flops 122 and 132 are connected via AND gate 138 to the clock generator of the network NC and the inverse output of D-flip-flop 132. The direct output of D-flip-flop 132 is connected to the inputs of two AND gates 139 and 140.The inverse output of D-flip-flop 136 is connected to the input of AnD gate 141 and to the second input of AND gate 86, the output of which is combined with output of another AND gate 98 into a NOR gate 142, the output of which is connected to the resetting input of D-flip-flop 128. The inverse output of D-flip-flop 122 is connected to the second input of AND gate 139 and also to the second input of another AND gate 87, the output of which is combined with the output of AND gate 99 into a NOR gate 143, the output of which is connected to the resetting input of D-flipflop 132. The direct output of D-flip-flop 136 is connected to the second inputs of the two AND gates 144 and 98 and is also connected to the first output of the local controller for dynamic reconfiguration IEo. The direct output of the D-flip-flop 122 is connected to the second inputs of two AND gates 140 and 99 and also to the second output of the local controller for dynamic reconfiguration IEl. The first inputs of both AND gates 141 and 144 are connected to the direct output of D-flip-flop 128.The outputs of both AND gates 141 and 139 are combined together with the input of the local controller for start of receiving in a first input buffer RCENA0 into an OR gate 145, the output of which is connected via an AND gate 146 to the output of the local controller for synchronization of the first input buffer SYNB0. The outputs of AND gates 140 and 144 are combined togetherwith the inputofthe local controllerforstart of receiving in a second input buffer RCENA1 into an OR gate 147, which is connected via an AND gate 148 to the output of the local controller for synchroniza tion of the second input buffer SYNB1. The second inputs of the AND gates 146 and 148 are connected to the clock generator of the network NC.The inverse input of the D-flip-flop are connected to the input of OR gate 161,the output of which is connected via AND gate 119 to the data input of D-flip-flop 136.
The outputs of the monostable multivibrators 88 and 100 are connected respectively via delay ele ments to the synchronizing inputs of the fourth and the eight D-flip-flops 91 and 103.
The operation of the multiprocessor system is as follows: For realizing an interprocessor data exchange with the object of synchronization and distributed balanc ing of the load in the supersystem, the processors in the microcomputer modules generate a packet, the first byte of which contains the destination address of the packet. The first adjacent microcomputer module passes a request to the communication node via the request line REOPEN of the respective controllerfor direct memory access 49 to the low-priority input LPR of the priority logic 53 of the communication node.In the case of no request from the preceding stage REQ ,N and empty input buffer EMBO, the priority logic 53 grants the receiving of the packet by the first adjacent microcomputer module GRANTpEo via the second data input of multiplexer 51 in the first input buffer 55. In the case of request passed from the preceding stage to the first input of communication node REQI N via the high-priority input HPR of priority logic 53 and an empty first input buffer EMBO, there is granted the receiving of the packet from the preceding stage GRANT01 Nvia the data bus of the first input of communication node INO and the first data input of multiplexer 51.The receiving is started by a signal of the control output CONTRC of priority logic 53, which is passed to the input of the local controller 79 for start of the receiving in the first input buffer RCENA0, enabling the synchronizing input of the stack of the first input buffer SYNBO via OR gate 145 and AND gate 146 of local controller 79.
The receiving of the first byte of the packet in the output register of the first input buffer 55 is fixed by the differentiating circuit in local controller 80, the output signal of which activates the monostable multivibrator 88. The output signal of the monost able multivibrator 88 is the output signal of the local controller for end of receiving in the first input buffer ENDRC0, which resets the D-flip-flop in the priority logic 70, enables via delay element 146 the synchro nizing input of the request flip-flop of the first input buffer 91 of the local controller, which is loaded with the most significant digit value of the output register of the first input buffer BUF0.The signal for end of receiving in the first input buffer ENDRC0 sets via invertor 89 the flip-flop for request validity of the first input buffer 83, and via delay element 90 it is passed to the synchronizing inputs of two of the coincidence flip-flops 84 and 85.
The second adjacent microcomputer module passes a request to the communication node via the request line REPP51 of the respective controller for direct memory access 50 to the low-priority input LPR of priority logic 56 of the communication node.
In the case of no request from the preceding stage REQIN1 and empty second input buffer EMB1, the priority logic 56 grants the receiving of the packet by the second adjacent microcomputer module GRANTpE, via the second information input of multiplexer 52 in the second input buffer 58. In the case of request passed from the preceding stage to the second input of communication node REQ1 via the high-priority input HPR of priority logic 56 and of an empty second input buffer EMB1, there is granted the receiving of the packet from the preceding stage GRANT1 via the data bus of the second input of communication node I N 1 and the first data input of multiplexer 52.The receiving is started by a signal of the control input CONTRC of priority logic 56, which is passed to the input of the local controller 79 for the start of receiving in the second input buffer RCENA1, enabling the synchronizing input of the stack of the second input buffer SYNB1 via OR gate 147 and AND gate 148 of the local controller 79. The receiving of the first byte of the packet in the output register of the second input buffer 58 is fixed by a differentiating circuit in local controller 92, the output signal of which activates the monostable multivibrator 100.
The output signal of the monostable multivibrator 100 is the output signal of the local controller 79 for end of receiving in the second input buffer ENDRC1, which resets the D-flip-flop in the priority logic 56, enables the synchronizing input via the delay element 150 of the request flip-flop of the second input buffer 103 of the local controller 79, which is loaded with the most significant digit value of the output register of the second input buffer BUF1. The signal for end of receiving in the second input buffer ENDRC1 sets via inverter 101 the flip-flop for request validity of the second input buffer 97, and via a delay element 102 it is passed to the synchronizing inputs of two of the coincidence triggers 95 and 96.
In the case of coincidence of the packet address in the first buffer 55 with the address of the first adjacent microcomputer module 64, the output signal COMP1 of digital comparator 59 sets via inverter 108 and OR gate 106 the respective coincidence flip-flop 84. In the case of coincidence of the packet address in the second input buffer 58 with the address of the first adjacent microcomputer module 64, the output signal COMP3 of digital comparator 62 sets via inverter 117 and OR gate 116 the respective coincidence flip-flop 95. One of the signals of the direct outputs of the coincidence flip-flops 84 and 95 sets via OR gates 126 and 127 at free first output port the occupied flip-flop of the first output port 128.
In the case of coincidence of the packet address in the first input buffer 55 with the address of the second adjacent microcomputer module 65, the output signal COMP2 of digital comparator 60 sets via inverter 113 and OR gate 112 the respective coincidence flip-flop 85. In the case of coincidence of the packet address in the second input buffer 58 with the address of the second adjacent microcomputer module 65, the output signal COMP4 of digital comparator 63 sets via inverter 125 and OR gate 124 the respective coincidence flip-flop 96. One of the signals of the direct outputs of the coincidence flip-flops 85 and 96 sets via OR gates 130 and 131 at free second output port the occupied flip-flop of the second output port 132.
In the case of non-coincidence of the destination address of of the packet inthe first input buffer with addresses of both adjacent microcomputer modules at reset request flip-flop of the first input buffer 91 and set flip-flop for request validity 83, the signals of their respective outputs via AND gates 104 and 107 and OR gate 135 form the request signal for the next-following stage of the first output of communication node REQoUT until, at set request flip-flop of the first input buffer 91 and set request validity flip-flop 83, the signals of their respective outputs via AND gates 105 and 109 and OR gate 134 form the request for the next-following stage of the second output of communication node REQoUT.
In the case of non-coincidence of the packet address in the second input buffer with the addresses of both adjacent microcomputer modules at rest request flip-flop of the second input buffer 103 and set request validity flip-flop 97, the signals of their respective outputs via AND gates 114 and 118 and OR gate 135 form a request for the next-following stage of the first output of communication node REQoUTl while at set request flip-flop 103 and set request validity flip-flop 97 the signals of their respective outputs via AND gates 115 and 123 and OR gate 134 form a request for the next-following stage of the second output of communication node REQ1uT.
In the case of a request passed from the first output of the communication node REQoUTl the signal in the line for grant by the respective communication node of the preceding stage GRANTc0#r sets, in the case of free first output port, via the OR gate 127 the occupied flip-flop of the first output port 128.
In the case of a request passed from the second output of the communication node REQo1ur the signal in the line for grant by the respective communi cation node of the preceding stage GRANT01 sets, in the case of free second output port, via the OR gate 131 the occupied flip-flop of the second output port 132.
The synchronizing inputs of the occupied flip-flop 128 and the flip-flop for control of the dynamic reconfiguration 136 are granted simultaneously as valid request from the first input buffer 55 to the first output port via OR gate 111, and AND gate 119 resets the flip-flop for control of the dynamic reconfiguration 136, the inverse output of which IE, grants the transmission from the first input buffer 55 via the first output port of the commutator 61.
In the case of invalid request from the first input buffer of valid request from the first input buffer for the second output port 111, the valid request from the second input buffer 115 sets via AND gate 119 the flip-flop for control of the dynamic reconfiguration 136, and the high potential of its direct output IE, grants the transmission from the second input buffer 58 via the first output port of commutator 61.
The synchronizing inputs of the flip-flop for occupation of the second output port 132 and the flip-flop for control of the dynamic reconfiguration of the second output port 122 are granted simultaneously as valid request from the first input buffer 55 to the second output port if there is no identical request or in case of invalidity of the request of the second input buffer via AND gate 110 and inverter 121, it resets the flip-flop for control of the dynamic reconfiguration of the second output port 122, and the low potential of its direct output IEl grants the transmission from the first input buffer 55 via the second output port of commutator 61.
The valid request of the second input buffer for the second output port sets the flip-flop for control of the dynamic reconfiguration 122 via AND gate 114, OR gate 120, AND gate 110 and inverter 121, and the high potential of its direct output IEl grants the transmission from the second input buffer 58 via the second output port of commutator 61.
The start of transmission from the first input buffer 55 is realized by the high potential of the inverse output of one of the flip-flops for control of the dynamic reconfiguration 132, 122, which respective- ly via AND gates 141, 139, OR gate 145 and AND gate 146 enables the synchronizing inputs of the flip-flops in the stack of the first input buffer SYNB0. The start of transmission from the second input buffer 58 is realized by the high potential of the direct output of one of the flip-flops for control of the dynamic reconfiguration 132, 122, which respectively via AND gates 144,140, OR gate 147 and AND gate 148 enables the synchronizing inputs of the flip-flops in the stack of the second input buffer SYNB1.
When during transmission via the first output port there is a coincidence of the packet address with the address of the first adjacent microcomputer module, the respective signal of the local coincidence control ler TOPEO grants via the address input of demultiplexer 66 the transmission of the packet via demultiplexer 66 and bus driver 67 to the direct-memoryaccess controller 49. When a request is confirmed by the next-following stage GRANTOuTthe packet is transmitted via demultiplexer 66 and the data bus of the first output of the communication node OUT0 to the next-following stage.
When during transmission via the second output port there is a coincidence of the packet address with the address of the second adjacent microcomputer module, the respective signal of the local coincidence controller TOPE1 grants via the address input of demultiplexer 68 the transmission of the packet via demultiplexer 68 and bus driver 69 to the direct-memory-access controller 50. When a request is confirmed by the next-following stage GRANToUT the packet is transmitted via demultiplexer 68 and the data bus of the second output OUT1 to the next-following stage.
At the end of transmission from the first input buffer 55, depending on the dynamic reconfiguration of the commutator IEo, IEl, the output signal of the monostable multivibrator 82 sets the respective occupation flip-flop 128 or 132, and the signal from its direct output blocks by means of the output signal of the synchronization controller SYNB0 the syn chronizing inputs in the flip-flops of the first input buffer 55, resets the flip-flop for request validity 83 and the respective flip-flops for coincidence 84,85 until the signal for empty input buffer EMB0 via AND gate 107,109 resets the request to the next-following stage REQoUT, REQoUT if there has been such a T' OUT request.
At the end of transmission from the second input buffer 58, the output signal of the monostable multivibrator 94 resets the respective flip-flop for occupation 128 or 132, resets the flip-flop for request validity 97 the respective coincidence flip-flops 94, 95, and blocks by means of the output signal of the local synchronization controller SYNB1 the synchronizing input of the second input buffer 58, while the signal for empty buffer EMB1 resets via AND gate 118,123 the request to the preceding stage, if there has been such a request.
The invention relates to a multiprocessor system which may be used, for example, in computer engineering for the construction of highperformance computers.
An embodiment of the invention may provide a multiprocessor system which is featured by an effective and economically appropriate interconnection network, an adaptability for implementation in very-large-scale-of-integration systems, a high reliability and a possibility for fault-tolerance and modu iar expansion.
This is achieved by a multiprocessor system in which the base module comprises 32 microcomputer modules and provides a possibility for expansion. The interprocessor exchange is realized by a four-stage interconnection network with cyclic structure, which comprises 16 communication nodes. To each communication node there are connected two microcomputer modules and its structure comprises multiplexers, priority logics, input buffers, commutator elements, local controllers, demultiplexers, address registers and digital comparators. The selfsynchronizing interconnection network provides spiral routes for eliminating any deadlock, as well as their reservation, which determines the high reliability and good possibilities for fault4olerance.

Claims (5)

1. A multiprocessor system, which is a matrix of 32 standard microcomputer modules in which the interprocessor exchange is realized by an interconnection network of cyclic structure, which comprises 16 communication nodes, distributed uniformly in four stages; each communication node comprises two inputs, each of which comprises a data bus and respective control lines for request and grant of the preceding stage and two outputs, each of which comprises a data bus and respective control lines for request and grant from the next-following stage.
2. A multiprocessor system representing a matrix of 32 standard microcomputer modules, in which the microprocessor exchange is realized by an interconnection network with cyclic structure, which are distributed uniformly in four stages, and each connection between the communication nodes is a bus which comprises data and control lines, wherein the first output of the first communication node of the first stage of the interconnection network (33) is connected to the first input of the first communication node of the second stage (37), the second input of the first communication node of the first stage (33) is connected to the first input of the third communucation node of the second stage (39), the first output of the second communication node of the first stage (34) is connected to the second input of the first communication node of the second stage (37), the second output of the second communication node of the first stage (34) is connected to the second input of the third communication node of the second stage (39), the first output of the third communication node of the first stage (35) is connected to the first input of the second communication node of the second stage (38), the second output of the third communication node of the first stage (35) is connected to the first input of the fourth communication node of the second stage (40), the first output of the fourth communication node of the first stage (36) is connected to the second input of the second communication node of the second stage (38), the second output of the fourth communication node of the first stage (36) is connected to the second input of the fourth communication node of the second stage (40), the communication nodes between the second and the third stage are identical to the communication connections between the first and the second stage, the outputs of the communication nodes of the third stage are distributed uniformly in two groups and the outputs of the communication nodes of the first groupr (41 and 42) are connected respectively to the first inputs of the communication nodes of the fourth stage (45,46,47,48), the outputs of the communication nodes of the second group (43 and 44) are connected respectively to the second inputs of the communication nodes of the fourth stage, and the communication connections between the fourth and the first stage are identical to the communication connections between the third and the fourth stage.
3. A multiprocessor system according to claim 2, in which each communication node comprises two inputs, each of which comprises a data bus (lN0 and IN1) and respective control lines for request and grant for the preceding stage (RESIN and GRANT), and two outputs, each of which comprises a data bus (OUT0 and OUT1) and respective control lines for request and grant from the next-following stage (REQouT and GRANToUT), and to each communication node of the network there are connected two microcomputer modules by means of directmemory-access controllers (49 and 50), the synchronizing inputs of which are connected to the clock generator of the interconnection network, wherein each communication node contains two identical multiplexers (51 and 52), the first data inputs of which are connected respectively to the data buses of both inputs of the communication node (I NO) and IN1) and the second data inputs of which are connected via buffers to the data buses of the respective direct-memory-access controllers (49 and 50) of the adjacent microcomputer modules: it contains also a priority logic (53), the high-priority input of which (HPR) is connected to the control line for request from the preceding stage of the first input of communication node REQI N, its low-priority input (LPR) is connected to the output for request of the first direct-memory-access controller (REQPEo), its resetting input (RESET) is connected to the output for end of receiving in the first input buffer of the local controller (ENDRC0), its synchronizing input (SYNC) is connected to the network clock generator (NC), its enabling input (ENABLE) is connected via an OR gate (54) to the data output of the first input buffer (55), its high-priority grant output (GRANTHpR) is connected to the control line for grant from the preceding stage of the first input of the communication node (GRANTI N), its low-priority grant output (GRANT,,,) is connected to the grant input of the first direct-memory-access controller (GRANTpEo), its control output (CONTRC) is connected to the input of the local controller for start of receiving in the first input buffer (RCRNA0), and a second priority logic (56) which is identical to the first (53), the highpriority input (HPR) of which is connected to the control line for request from the preceding stage of the second input of communication node (REQ1lN), its low-priority input (LPR) is connected to the request output of the second direct-memory-access controller (REQpE,), its resetting input (RESET) is connected to the output for end of receiving in the second input buffer of the local controller (ENDRC1 ), its synchronizing input (SYNC) is connected to the network clock generator (NC), its enabling input (ENABLE) is connected via an OR gate (57) to the data output of the second input buffer (58), its grant output for high-priority (GRANTHpR) is connected to the control line for grant from the preceding stage of the second input of the communication node (GRANTl1N), its low-priority output (GRANT,,,) is connected to the grant input of the second directmemory-access controller (GRANT,,,), its control output (CONTRC) is connected to the input of the local controller for start of receiving in the second input buffer (RCENA1), and the communication node comprises an input buffer (55) which is a stack built-up of "master-slave" D-flip-flops, the synchronizing inputs of which are connected in parallel and represent the synchronizing input of the input buffer, which is connected to the synchronization output of the first input buffer of the local controller (SYNB0), and the data input of the input buffer (55) is connected to the output of the first multiplexer (51), its data output is connected to the inputs of a first and a second digital comparators (59 and 60), to the first data input of commutator (61) and via an OR gate (54) to the input of the local controller for empty first buffer (EMBO), while the most-significant-digit of its output register is connected to the input of the local request controller of the first input buffer (BUF0), and the communication node comprises a second input buffer (58) which is identical to the first (55), however differing in that its synchronizing input is connected to the output of the local synchronization controller of the second input buffer SYNB1), its data input is connected to the output of the second multiplexer (52), while its data output is connected to the inputs of a third and a fourth digital comparators (62,63), to the second data input of commutator (61) and via a second OR gate (57) to the input of the local controller for empty second buffer (EMB1), while the most-significant-digit of its output register is connected to the input of the local request controller of the second input buffer (BUF1), and the communication node comprises an address register (64), the output of which is connected to the second inputs of the first and the third digital comparators (59 and 62) and a second address register (65), the output of which is connected to the second inputs of the second and the fourth digital comparators (60 and 63), and the outputs of the four digital comparators are connected respectively to the four inputs of the local for coincidence of the address of destination (COMP1, COMP2, COMP3, COMP4), while both control inputs of the commutator (61) are connected respectively to both control outputs of the local controller for dynamic reconfiguration (IEo, Ill), and at that the first data output of commutator (61) is connected to the data input of demultiplexer (66), the address input of which is connected to the output of the local controller for grant of transmission to the first adjacent microcomputer module (TOPE0), the first data output of demultiplexer (66) is connected to the data bus of the first output of the communication node (OUT0) and its second data output is connected via bus driver (67) to the data bus of the first direct-memory-access controller, the second data output of commutator (61) is connected to the information input of a second demultiplexer (68), the address input of which is connected to the output of the local controller for grant of transmission to the second adjacent microcomputer module (TOPE1), and at that the first data output of the second demultiplexer (68) is connected to the data bus of the second output of communication node (OUT1), while its second data output is connected via bus driver (69) to the data bus of the second directmemory-access controller (50).
4. A multiprocessor system according to claim 3, wherein the priority logic (53 and 56) comprises a D-flip-flop (70), the resetting input of which represents its resetting input (RESET), the synchronizing input of the D-flip-flop is connected via an AND gate (71) to the synchronizing input of priority logic (SYNC) and the inverse output of the flip-flop, while its data input is connected via a second AND gate (72) to the low-priority input of the priority logic (LPR), and the second input of the second AND gate (79) is connected via an inverter (73) to the highpriority input of the priority logic (HPR), the direct and the inverse outputs of the D-flip-flop are connected respectively by means of a third and a fourth AND gate (74 and 75), the second inputs of which are connected to the enabling input of the priority logic (ENABLE), to the grant outputs of the priority logic for low and high priority (GRANTLpR and GRANTHPR) and also to the inputs of a fifth and a sixth AND gates (76 and 77), the second inputs of which are connected respectively to the low-priority and the high-priority inputs of the priority logic (LPR and HPR), the outputs of the fifth and sixth AND gates (76 and 77) are connected via a third OR gate (78) to the control output of the priority logic (CONTRC).
5. A multiprocessor sbustantially as hereinbefore described with reference to the accompanying drawings.
5. A multiprocessor system according to claim 4, in which each communication node comprises a local controller, wherein there is an input for empty first buffer (EMBO), which is connected via a differentiating circuit (80) and an inverter (81) to a monosatble multivibrator (82), the output of which is connected to the resetting inputs of the first three D-flip-flops (83,84,86) of the local controller (79) and also to the first inputs of a seventh and an eight AND gates (86 and 87), and the output of the first differentiating circuit (80) is also connected to a second monostable multivibrator (88), the output of which is connected to the output of the local controller for end of receiving in the first input buffer (ENDRCO) and also via a second inverter (89) to the setting input of the first D-flip-flop (83), and the output of the second inverter (89) is connected via a delay element (90) to the synchronizing inputs of the second and third D-flip-flop (84 and 85), the input of the local controller for empty second buffer (EMB1) is connected via a second differentiating circuit (92) and a third inverter (93) to the input of a third monostable multivibrator (94), the output of which is connected to the resetting inputs of the fifth, the sixth and the seventh D-flip-flops (95,96, 97) in the local controller (79) and also to the first inputs of the ninth and the tenth AND gates (98 and 99), and the output of the second differentiating circuit (92) is also connected to a fourth monostable multivibrator (100), the output of which is connected to the output of the local controller (79) for end of receiving in the second input buffer (ENDRC1) and also via a fourth inverter(101)tothesetting inputofthe seventh D-flip-flop (97), the output of the fourth inverter (101) is also connected via a second delay element (102) to the synchronizing inputs of a fifth and a sixth D-flip-flops (95 and 96), while the data input of the fourth D-flip-flop (91) is connected to the input of the local request controller of the first input buffer (BUF0), while the data input of the eight D-flip-flop (103) is connected to the input of the local request controller of the second input buffer (BUF1 ), the direct output of the first D-flip-flop (83) is connected in parallel to the first inputs of an eleventh and a twelvth AND gates (104 and 105), to the second inputs of which there are connected respectively the inverse and the direct outputs of the fourth D-flipflop (91 ), the output of the eleventh AND gate (104) is connected to the first inputs of the thirteenth and the fourteenth AND gates (106 and 107), and the second input of the thirteenth AND gate (106) is connected via a fifth inverter (108) to the first input of the local controller for coincidence with the address of destination (COMP1) and its output is connected to the data input of the second D-flip-flop (84), while the output of the twelvth AND gate (105) is connected to the first inputs of the fifteenth and sixteenth AND gates (109 and 110), to the first input of a fourth OR gate (111) and also the the first input of a seventeeth AND gate (112), the second input of which is connected via a sixth inverter (113) to the second input of the local controller for coincidence of the address of destination (COMP2) and its output is connected to the data input of the third D-flip-flop (85), the direct output of the seventh D-flip-flop (97) is connected to the first inputs of the eighteenth and the nineteenth AND gates (114 and 115),the second inputs of which are connected respectively to the inverse and the direct outputs of the eight D-flip-flop (103), and the output of the eighteeth AND gate (114) is connected via a twelvth AND gate (116) to the data input of the fifth D-flip-flop (95), while the second input of the twentieth AND gate (116) is connected via a seventh inverter (118) to the third input of the local controller for coincidence with the address of destination (COMP3), the output of the eighteenth AND gate (114) is also connected to the first inputs of the twentyfirst and the twentysecond AND gates (118 and 119) and to the first input of the fifth OR gate (120), the second input of which is connected to the inverse output of the seventh D-flip-flop (98) and the output of which is connected via the second input of the sixteenth AND gate (110) and the eight inverter (121) to the data input of the ninth D-flip-flop (122), the output ofthe nineteenth AND gate (115) is connected to the first inputs of the twentythird and the twentyfourth AND gates (123 and 124), and the second input of the latter is connected via a ninth inverter (125) to the fourth input of the local controller for coincidence of the address of destination (COMP4) and its output is connected to the data input of the sixth D-flip-flop (96), while the direct outputs of the second and the fifth D-flip-flops (84 and 95) are combined into a sixth OR gate (126), the output of which is connected to the output of the local controller for grant of transmission to the first adjacent microcomputer module (TOPE0) and also to the second input of the seventh OR gate (127), the first inout of which is connected to the input of the local controller for grant of transmission from the first output communication node to the nextfollowing stage (GRANT0ouT), and the output of the seventh OR gate (127) is connected to the data input of the tenth D-flip-flop (128), and the output of the sixth OR gate (126) is also connected via a tenth inverter (129) to the second inputs of the fourteenth and the twentyfirst AND gates (107 and 118), the direct outputs of the third and the sixth D-flip-flops (85 and 96) are combined into an eight OR gate (130), the output of which is connected to the output of the local controller for grant of transmission to the second adjacent microcomputer module (TOPE1) and also to the second input of the ninth OR gate (131), the first input of which is connected to the input of the local controller for grant of transmission from the second output of the communication node to the next-following stage (GRANTo1uT) and the output of which is connected to the data input of the eleventh D-flip-flop (132), and the output of the eight OR gate (130) is connected also via the eleventh inverter (133) to the second inputs of the fifteenth and the twentythird AND gates (109 and 123), the outputs of which are combined into a tenth OR gate (134), the output of which is connected to the second output of the local controllerfor request to the next-following stage (REQ8UT), and at that the third inputs of the fourteenth and the fifteenth AND gates (107 and 109) are connected to the input of the local controller for empty first buffer (EMB0), while the third inputs of the twentyfirst and the twentythird AND gates (118 and 123) are connected to the input of the local controller for empty second buffer (EMB1 ), the outputs of the fourteenth and the twentyfirst AND gates (1) and 118) are combined into an eleventh OR gate (135), the output of which is connected to the first output of the local controller for request to the next-following stage (REQ0ouT), the synchronizing inputs of the tenth and the twelvth D-flip-flops (128 and 136) are connected via the twentyfourth AND gate (137) to the network clock generator (NC) and the inverse output of the tenth D-flip-flop (128), the synchronizing inputs of the ninth and the eleventh D-flip-flops (122 and 132) are connected via the twentyfifth AND gate (138) to the network clock generator (NC) and the inverse output of the eleventh D-flip-flop (132), the direct output of which is connected to the inputs of the twentysixth and the twentyseventh AND gates (139 and 140), the inverse output of the twelvth D-flip-flop (136) is connected to the input of the twentyeight AND gate (141) and to the second input of the seventh AND gate (86), the output of which is combined with the output of the ninth AND gate (98) into a NOR gate (142), the output of which is connected to the reset input of the tenth D-flip-flop (128), the inverse output of the ninth D-flip-flop (122) is connected to the second input of the twentysixth AND gate (139) and also to the second input of the eight AND gate (87), the output of which is combined with the output of the tenth AND gate (99) into a second NOR gate (143), the output of which is connected to the reset input of the eleventh D-flip-flop (132), the direct output of the twelvth D-flip-flop (136) is connected to the second inputs of the ninth and the twentyninth AND gates (198, 144) and is also connected to the first output of the local controller for dynamic reconfiguration (IEo), the direct output of the ninth D-flip-flop (122) is connected to the second inputs of the tenth and the twenryseventh AND gates (199, 140) and also to the second output of the local controller for dynamic reconfiguration IEl), and at that the first inputs of the twentyeight and the twentyninth AND gates (141 and 144) are connected to the direct output of the tenth D-flip-flop (128), the outputs of the twentyeight and the twentysixth AND gates (141 and 139) together with the input of the local controller for start of receiving in the first input buffer (RCENA0) are combined into a twelvth OR gate (145), the output of which is connected via a thirteeth AND gate (146) to the output of the local synchronization controller of the first input buffer (SYN B0), the outputs of the twentyseventh and the twentyninth AND gates (140 and 144) are combined together with the input of the local controller for start of receiving in the second input buffer (RCENA1) into a thirteenth OR gate (147), which is connected via a thirtyfirst AND gate (148) to the output of the local synchronization controller of the second input buffer (SYNB1), and at that the second inputs of the thirteeth and the thirtyfirst AND gate (146 and 148) are connected to the network clock generator (NC), the inverse output of the first D-flip-flop is connected to the input of the fourth OR gate (161), the output of which is connected via the twentysecond AND gate (119) to the data input of the twelvth D-flip-flop (136), the outputs of the second and the fourth monostable multivibrators (88 and 100) are connected respectively via a third and and fourth delay elements to the synchronizing inputs of the fourth and the eight D-flip-flop (91 and 103).
6. A multiprocessor substantially as hereinbefore described with reference to the accompanying drawings.
Amendments to the claims have been filed, and have the following effect: (a) Claims 1-6 above have been deleted or textually amended.
(b) New or textually amended claims have been filed as follows: CLAIMS
1. A multiprocessor system representing a matrix of 32 standard microcomputer modules, in which the microprocessor exchange is realized by an interconnection network with cyclic structure, comprising 16 Communication modes which are distributed uniformly in four stages, and each connection between the communication nodes is a bus which comprises data and control lines, wherein the first output of the first communication node of the first stage of the interconnection network (33) is connected to the first input of the first communication node of the second stage (37), the second input of the first communication node of the first stage (33) is connected to the first input of the third communication node of the second stage (39), the first output of the second communication node of the first stage (34) is connected to the second input of the first communication node of the second stage (37), the second output of the second communication node of the first stage (34) is connected to the second input of the third communication node of the second stage (39), the first output of the third communication node of the first stage (35) is connected to the first input of the second communication node of the second stage (38), the second output of the third communication node of the first stage (35) is connected to the first input of the fourth communication node of the second stage (40), the first output of the fourth communication node of the first stage (36) is connected to the second input of the second communication node of the second stage (38), the second output of the fourth communication node of the first stage (36) is connected to the second input of the fourth communication node of the second stage (40), the communication nodes between the second and the third stage are identical to the communication connections between the first and the second stage, the outputs of the communication nodes of the third stage are distributed uniformly in two groups and the outputs of the communication nodes of the first groupr (41 and 42) are connected respectively to the first inputs of the communication nodes of the fourth stage (45,46,47,48), the outputs of the communication nodes of the second group (43 and 44) are connected respectively to the second inputs of the communication nodes of the fourth stage, and the communication connections between the fourth and the first stage are identical to the communication connections between the third and the fourth stage.
2. A multiprocessor system according to claim 1, in which each communication node comprises two inputs, each of which comprises a data bus (lN0 and IN1) and respective control lines for request and grant from the preceding stage REQIN and GRANTIN), and two outputs, each of which comprises a data bus (OUT0 and OUT1) and respective control lines for request and grant from the next-following stage (REQouT and GRANToUT), and to each communication node of the network there are connected two microcomputer modules by means of directmemory-access controllers (49 and 50), the synchronizing inputs of which are connected to the clock generator of the interconnection network, wherein each communication node contains two identical multiplexers (51 and 52), the first data inputs of which are connected respectively to the data buses of both inputs of the communication node (I NO) and IN1) and the second data inputs of which are connected via buffers to the data buses of the respective direct-memory-access controllers (49 and 50) of the adjacent microcomputer modules; it contains also a priority logic (53), the high-priority input of which (HPR) is connected to the control line for request from the preceding stage of the first input of communication node (REQ?N), its low-priority input (LPR) is connected to the output for request of the first direct-memory-access controller (REQpEo), its resetting input (RESET) is connected to the output for end of receiving in the first input buffer of the local controller (ENDRCO), its synchronizing input (SYNC) is connected to the network clock generator (NC), its enabling input (ENABLE) is connected via an OR gate (54), to the data output of the first input buffer (55), its high-priority grant output (GRANT#pn) is connected to the control line for grant from the preceding stage of the first input of the communication node (GRANTS,), its low-priority grant output (GRANTLpR) is connected to the grant input of the first direct-memory-access controller (GRANTpEo), its control output (CONTRC) is connected to the input of the local controller for start of receiving in the first input buffer (RCENA0), and a second priority logic (56) which is identical to the first (53), the high-priority input (HPR) of which is connected to the control line for request from the preceding stage of the second input of communication node (REQ1 IN), its low-priority input (LPR) is connected to the request output of the second direct-memory access controller REQp51), its resetting input (RESET) is connected to the output for end of receiving in the second input buffer of the local controller (ENDRC1), its synchronizing input (SYNC) is connected to the network clock generator (NC), its enabling input (ENABLE) is connected via an OR gate (57) to the data output of the second input buffer (58), its grant output for high-priorty (GRANTHpR) is connected to the control line for grant from the preceding stage of the second input of the communication node (GRANT1IN), its low-priority output (GRANTLpR) is connected to the grant input of the second direct memory-access controller (GRANTpE1), its control output (CONTRC) is connected to the input of the local controller for start of receiving in the second input buffer (RCENA1), and the communication node comprises an input buffer (55) which is a stack built-up of "master-slave" D-flip-flops, the synchronizing inputs of which are connected in parallel and represent the synchronizing input of the input buffer, which is connected to the synchronization output of the first input buffer of the local controller (SYNB0), and the data input of the input buffer (55) is connected to the output of the first multiplexer (51), its data output is connected to the inputs of a first and a second digital comparators (59 and 60), to the first data input of commutator (61) and via an OR gate (54) to the input of the local controller for empty first buffer (EMBO), while the most-significant-digit of its output register is connected to the input of the local request controller of the first input buffer (BUF0), and the communication node comprises a second input buffer (58) which is identical to the first (55), however differing in that its synchronizing input is connected to the output of the local synchronization controller of the second input buffer SYNB1), its data input is connected to the output of the second multiplexer (52), while its data output is connected to the inputs of a third and a fourth digital comparators (62,63), to the second data input of commutator (61) and via a second OR gate (57) to the input of the local controller for empty second buffer (EMB1), while the most-significant-digit of its output register is connected to the input of the local request controller of the second input buffer (BUF1), and the communication node comprises an address register (64), the output of which is connected to the second inputs of the first and the third digital comparators (59 and 62) and a second address register (65), the output of which is connected to the second inputs of the second and the fourth digital comparators (60 and 63), and the outputs of the four digital comparators are connected respectively to the four inputs of the local for coincidence of the address of destination (COMP1, COMP2, COMP3, COMP4), while both control inputs of the commutator (61) are connected respectively to both control outputs of the local controllerfordynamic reconfiguration (IEo, Ill), and at that the first data output of commutator (61) is connected to the data input of demultiplexer (66), the address input of which is connected to the output of the local controller for grant of transmission to the first adjacent microcomputer module (TOPE0), the first data output of demultiplexer (66) is connected to the data bus of the first output of the communication node (OUT0) and its second data output is connected via bus driver (67) to the data bus of the first direct-memory-access controller, the second data output of commutator (61) is connected to the information input of a second demultiplexer (68), the address input of which is connected to the output of the local controller for grant of transmission to the second adjacent microcomputer module (TOPE1), and at that the first data output of the second demultiplexer (68) is connected to the data bus of the second output of communication node (OUT1), while its second data output is connected via bus driver (69) to the data bus of the second direct memory-access controller (59).
3. A multiprocessor system according to claim 2 wherein the priority logic (53 and 56) comprises a D-flip-flop (70), the resetting input of which represents its resetting input (RESET), the synchronizing input of the D-flip-flop is connected via an AND gate (71) to the synchronizing input of priority logic (SYNC) and the inverse output of the flip-flop, while its data input is connected via a second AND gate (72) to the low-priority input of the priority logic (LPR), and the second input of the second AND gate (79) is connected via an inverter (73) to the highpriority input of the priority logic (HPR), the direct and the inverse outputs of the D-flip-flop are connected respectively by means of a third and a fourth AND gate (74 and 75), the second inputs of which are connected to the enabling input of the priority logic (ENABLE), to the grant outputs of the priority logic for low and high priority (GRANTLFR and GRANTHpR) and also to the inputs of a fifth and a sixth AND gates (76 and 77), the second inputs of which are connected respectively to the low-priority and the high-priority inputs of the priority logic (LPR and HPR), the outputs of the fifth and sixth AND gates (76 and 77) are connected via a third OR gate (78) to the control output of the priority logic (CONTRC).
4. A multiprocessor system according to claim 3, in which each communication node comprises a local controller, wherein there is an input for empty first buffer (EMBO), which is connected via a differentiating circuit (80) and an inverter (81) to a monosatble multivibrator (82), the output of which is connected to the resetting inputs of the first three D-flip-flops (83,84,86) of the local controller (79) and also to the first inputs of a seventh and an eight and gates (86 and 87), and the output of the first differentiating circuit (80) is also connected to a second monostable multivibrator (88), the output of which is connected to the output of the local controller for end of receiving in the first input buffer (ENDRC0) and also via a second inverter (89) to the setting input of the first D-flip-flop (83), and the output of the second inverter (89) is connected via a delay element (90) to the synchronizing inputs of the second and third D-flip-flop (84 and 85), the input of the local controller for empty second buffer (EMB1) is connected via a second differentiating circuit (92) and a third inverter (93) to the input of a third monostable multivibrator (94), the output of which is connected to the resetting inputs of the fifth, the sixth and the seventh D-flip-flops (95, 96, 97) in the local controller (79) and also to the first inputs of the ninth and the tenth AND gates (98 and 99), and the output of the second differentiating circuit (92) is also connected to a fourth monostable multivibrator (100), the output of which is connected to the output of the local controller (79) for end of receiving in the second input buffer (ENDRC1) and also via a fourth inverter (101) to the setting input of the seventh D-flip-flop (97), the output of the fourth inverter (101) is also connected via a second delay element (102) to the synchronizing inputs of a fifth and a sixth D-flip-flops (95 and 96), while the data input of the fourth D-flip-flop (91) is connected to the input of the local request controller of the first input buffer (BUF0), while the data input of the eight D-flip-flop (103) is connected to the input of the local request controller of the second input buffer (BUF1), the direct output of the first D-flip-flop (83) is connected in parallel to the first inputs of an eleventh and a twelvth AND gates (104 and 105), to the second inputs of which there are connected respectively the inverse and the direct outputs of the fourth D-flipflop (91) the output of the eleventh AND gate (104) is connected to the first inputs of the thirteeth and the fourteenth AND gates (106 and 107), and the second input of the thirteenth AND gate (106) is connected via a fifth inverter (108) ot the first input of the local controller for coincidence with the address of destination (COMP1) and its output is connected to the data input of the second D-flip-flop (84), while the output of the twelvth AND gate (105) is connected to the first inputs of the fifteenth and sixteenth AND gates (109 and 110), the the first input of a fourth OR gate (111) and also to the first input of a seventeeth AND gate (112), the second input of which is connected via a sixth inverter (113) to the second input of the local controller for coincidence of the address of destination (COMP2) and its output is connected to the data input of the third D-flip-flop (85), the direct output of the seventh D-flip-flop (97) is connected to the first inputs of the eighteenth and the nineteenth AND gates (114 and 115), the second inputs of which are connected respectively to the inverse and the direct outputs of the eight D-flip-flop (103), and the output of the eighteeth AND gate (114) is connected via a twelvth AND gate (116) to the data input of the fifth D-flip-flop (95), while the second input of the twentieth AND gate (116) is connected via a seventh inverter (118) to the third input of the local controller for coincidence with the address of destination (COMP3), the output of the eighteenth AND gate (114) is also connected to the first inputs of the twentyfirst and the twentysecond AND gates (118and 119) and to the first input of the fifth OR gate (120), the second input of which is connected to the inverse output of the seventh D-flip-flop (98) and the output of which is connected via the second input of the sixteenth AND gate (110) and the eight inverter (121) to the data input of the ninth D-flip-flop (122), the output of the nineteenth AND gate (15) is connected to the first inputs of the twentythird and the twentyfourth AND gates (123 and 124), and the second input of the latter is connected via a ninth inverter (125) to the fourth input of the local controller for coincidence of the address of destination (COMP4) and its output is connected to the data input of the sixth D-flip-flop (96), while the direct outputs of the second and the fifth D-flip-flops (84 and 95) are combined into a sixth OR gate (126), the output of which is connected to the output of the local controller for grant of transmission to the first adjacent microcomputer module (TOPE0) and also to the second input of the seventh OR gate (127), the first inout of which is connected to the input of the local controller for grant of transmission from the first output communication node to the nextfollowing stage (GRANT0oUT), and the output of the seventh OR gate (127) is connected to the data input of the tenth D-flip-flop (128), and the output of the sixth OR gate (126) is also connected via a tenth inverter (129) to the second inputs of the fourteenth and the twentyfirst AND gates (107 and 118), the direct outputs of the third and the sixth D-flip-flops (85 and 96) are combined into an eight OR gate (130), the output of which is connected to the output of the local controller for grant of transmission to the second adjacent microcomputer module (TOPE1) and also to the second input of the ninth OR gate (131), to first input of which is connected to the input of the local controller for grant of transmission from the second output of the communication node to the next-following stage (GRANT & T) and the output of which is connected to the data input of the eleventh D-flip-flop (132), and the output of the eight OR gate (130) is connected also via the eleventh inverter (133) to the second inputs of the fifteenth and the twentythird AND gates (109 and 123), the outputs of which are combined into a tenth OR gate (134), the output of which is connected to the second output of the local controller for request to the next-following stage (REQ8UT) and the output of which is connected to the data input of the eleventh D-flip-flop (132), and the output of the eight OR gate (130) is connected ~also via the eleventh inverter (133) to the second inputs of the fifteenth and the twentythird AND gates (109 and 123), the outputs of which are combined into a tenth OR gate (134), the output of which is connected to the second output of the local control ler for request to the next-following stage REQ8UT, and atthatthethird inputsofthefourteenth and the fifteenth AND gates (107 and 109) are connected to the input of the local controller for empty first buffer (EMBO), while the third inputs of the twentyfirst and the twentythird AND gates (118 and 123) are con nected to the input of the local controllerforempty second buffer (EMB1 ), the outputs of the fourteenth and the twentyfirst AND gates (1) and 118) are combined into an eleventh OR gate (135), the output of which is connected to the first output of the local controller for request to the next-following stage (REQOuT),the synchronizing inputs of the tenth and the twelvth D-flip-flops (128 and 136) are connected via the twentyfourth AND gate (137) to the network clock generator (NC) and the inverse output of the tenth D-flip-flop (128), the synchronizing inputs of the ninth and the eleventh D-flip-flops (122 and 132) are connected via the twentyfifth AND gate (138) to the network clock generator (NC) and the inverse output of the eleventh D-flip-flop (132), the direct output of which is connected to the inputs of the twentysixth and the twentyseventh AND gates (139 and 140), the inverse output of the twelvth D-flip-flop (136) is connected to the input of the twentyeight AND gate (141) and to the second input of the seventh AND gate (86), the output of which is combined with the output of the ninth AND gate (98) into a NOR gate (142), the output of which is connected to the reset input of the tenth D-flip-flop (128),the inverse output of the ninth D-flip-flop (122) is connected to the second input of the twentysixth AND gate (139) and also to the second input of the eight AND gate (87), the output of which is combined with the output of the tenth AND gate (99) into a second NOR gate (143), the output of which is connected to the reset input of the eleventh D-flipflop (132), the direct output of the twelvth D-flip-flop (136) is connected to the second inputs of the ninth and the twentyninth AND gates (198,144) and is also connected to the first output of the local controller for dynamic reconfiguration (IEo), the direct output of the ninth D-flip-flop (122) is connected to the second inputs of the tenth and the twenryseventh AND gates (199, 140) and also to the second output of the local controller for dynamic reconfiguration Ill ), and at that the first inputs of the twentyeight and the twentyninth AND gates (141 and 144) are connected to the direct output of the tenth D-flip-flop (128), the outputs of the twentyeight and the twentysixth AND gates (141 and 139) together with the input of the local controller for start of receiving in the first input buffer (ROENA0) are combined into a twelvth OR gate (145), the output of which is connected via a thirteeth AND gate (146) to the output of the local synchronization controller of the first input buffer (SYNB0), the outputs of the twentyseventh and the twentyninth AND gates (140 and 144) are combined together with the input of the local controller for start of receiving in the second input buffer (RCENA1) into a thirteenth OR gate (147), which is connected via a thirtyfirst AND gate (148) to the output of the local synchronization controller of the second input buffer (SYNB1), and at that the second inputs of the thirteeth and the thirtyfirstAND gate (146 and 148) are connected to the network clock generator (NC), the inverse output of the first D-flip-flop is connected to the input of the fourth OR gate (161 ), the output of which is connected via the twentysecond AND gate (119) to the data input of the twelvth D-flip-flop (136), the outputs of the second and the fourth monostable multivibrators (88 and 100) are connected respectively via a third and a fourth delay elements to the synchronizing inputs of the fourth and the eight D-flip-flop (91 and 103).
GB08531498A 1984-12-26 1985-12-20 Multiprocessor system Expired GB2174519B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
BG6810784 1984-12-26
BG7203885A BG42975A1 (en) 1985-10-15 1985-10-15 Multiprocessor system

Publications (3)

Publication Number Publication Date
GB8531498D0 GB8531498D0 (en) 1986-02-05
GB2174519A true GB2174519A (en) 1986-11-05
GB2174519B GB2174519B (en) 1988-09-01

Family

ID=25663334

Family Applications (1)

Application Number Title Priority Date Filing Date
GB08531498A Expired GB2174519B (en) 1984-12-26 1985-12-20 Multiprocessor system

Country Status (2)

Country Link
DE (1) DE3545923A1 (en)
GB (1) GB2174519B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2203574A (en) * 1987-04-03 1988-10-19 Univ Southampton Parallel processor arrays
GB2214672A (en) * 1988-01-28 1989-09-06 Interactive Eng Pty Ltd Network connection mechanism
GB2223867A (en) * 1988-09-09 1990-04-18 Univ City Multiprocessor data processing system
GB2232512A (en) * 1989-05-31 1990-12-12 Plessey Telecomm Processor unit networks

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9037898B2 (en) 2012-12-18 2015-05-19 International Business Machines Corporation Communication channel failover in a high performance computing (HPC) network

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2133188A (en) * 1982-10-28 1984-07-18 Tandem Computers Inc Multiprocessor multisystem communications network

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL154023B (en) * 1969-02-01 1977-07-15 Philips Nv PRIORITY CIRCUIT.

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2133188A (en) * 1982-10-28 1984-07-18 Tandem Computers Inc Multiprocessor multisystem communications network

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
IEE TRANSACTIONS ON COMPUTERS, VOL. C-33, NO 5, MAY 1984, PAGES 450-455. *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2203574A (en) * 1987-04-03 1988-10-19 Univ Southampton Parallel processor arrays
GB2214672A (en) * 1988-01-28 1989-09-06 Interactive Eng Pty Ltd Network connection mechanism
GB2223867A (en) * 1988-09-09 1990-04-18 Univ City Multiprocessor data processing system
GB2232512A (en) * 1989-05-31 1990-12-12 Plessey Telecomm Processor unit networks

Also Published As

Publication number Publication date
DE3545923A1 (en) 1986-07-17
GB2174519B (en) 1988-09-01
GB8531498D0 (en) 1986-02-05

Similar Documents

Publication Publication Date Title
Bainbridge et al. Chain: a delay-insensitive chip area interconnect
KR100250437B1 (en) Path control device for round robin arbitration and adaptation
Leiserson et al. The network architecture of the Connection Machine CM-5
CA1252549A (en) Queueing protocol
Melham et al. Space multiplexing of waveguides in optically interconnected multiprocessor systems
FI76439C (en) SYSTEM FOER ATT GE TILLGAONG AOT FLERA PROCESSORER TILL GEMENSAMMA INFORMATIONSKAELLOR.
EP0200780B1 (en) Packet switched multiple queue nxm switch node and processing method
US7957381B2 (en) Globally asynchronous communication architecture for system on chip
JPS61141065A (en) Bus system
US4763247A (en) Multiprocessor system formed by microprocessor matrix
EP1468372B1 (en) Asynchronous crossbar with deterministic or arbitrated control
US8675681B2 (en) Communication within an integrated circuit including an array of interconnected programmable logic elements
Ahuja S/Net: A high-speed interconnect for multiple computers
GB2174519A (en) Inter-connection network for matrix of microcomputers
CN108694146B (en) Asynchronous/synchronous interface circuit
KR102549085B1 (en) Bus control circuit
Zheng et al. Pipelined asynchronous time-division multiplexing optical bus
US5282210A (en) Time-division-multiplexed data transmission system
US6298430B1 (en) User configurable ultra-scalar multiprocessor and method
Seceleanu Communication on a segmented bus
JP2833801B2 (en) Data multiplex transfer method
EP0087266B1 (en) Priority resolver circuit
KR940009703B1 (en) Bus arbitration apparatus for multiprocessor system
Del Corso et al. An integrated controller for modified inter-integrated circuit protocol
JPS60198662A (en) Deciding system for bus using right

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee