CN102931188A - Layout structure of temperature compensation clock chip - Google Patents

Layout structure of temperature compensation clock chip Download PDF

Info

Publication number
CN102931188A
CN102931188A CN2012104119773A CN201210411977A CN102931188A CN 102931188 A CN102931188 A CN 102931188A CN 2012104119773 A CN2012104119773 A CN 2012104119773A CN 201210411977 A CN201210411977 A CN 201210411977A CN 102931188 A CN102931188 A CN 102931188A
Authority
CN
China
Prior art keywords
domain
district
layout
clock chip
domain district
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN2012104119773A
Other languages
Chinese (zh)
Inventor
不公告发明人
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BEIJING 7Q TECHNOLOGY Co Ltd
Original Assignee
BEIJING 7Q TECHNOLOGY Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BEIJING 7Q TECHNOLOGY Co Ltd filed Critical BEIJING 7Q TECHNOLOGY Co Ltd
Priority to CN2012104119773A priority Critical patent/CN102931188A/en
Publication of CN102931188A publication Critical patent/CN102931188A/en
Pending legal-status Critical Current

Links

Images

Landscapes

  • Oscillators With Electromechanical Resonators (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

The invention discloses a layout structure of a temperature compensation clock chip, and belongs to the technical field of integrated circuit designs. A clock chip layout comprises a first layout area, a second layout area, a third layout area, a fourth layout area, a fifth layout area, a sixth layout area, a seventh layout area, an eighth layout area and a ninth layout area, wherein the first layout area is connected with all the other layout areas; the second layout area is connected with the first, fourth, eighth and ninth layout areas; the third layout area is connected with the first, fourth, fifth, sixth, eighth and ninth layout areas; the fourth layout area is connected with all the other layout areas; the fifth layout area is connected with the first, third, fourth, sixth, eighth and ninth layout areas; the sixth layout area is connected with the first, third, fourth, fifth, eighth and ninth layout areas; the seventh layout area is connected with the first, second, fourth, sixth, eighth and ninth layout areas; the eighth layout area is connected with all the other layout areas; and the ninth layout area is distributed along the three directions which are respectively at the upper part, lower part and right side of the layout. According to the temperature compensation clock chip, the positions of all the layout areas are fixed, so that the layout design of the temperature compensation clock chip is optimized, and the interference of digital noise to a temperature detection/analog circuit can be reduced.

Description

A kind of domain structure of temperature compensated clock chip
Technical field
The present invention relates to the integrated circuit (IC) design technical field, particularly a kind of temperature compensation clock chip domain structure
Background technology
For some TT﹠C system or portable equipment, often need to show and setting-up time.At present, there is multiple real-time timepiece chip that this class function is provided on the market.This programmable real-time timepiece chip is built-in programmable calendar clock and certain RAM memory, be used for setting and the holding time, the other general built-in leap year bucking-out system of clock chip, timing is very accurate, because crystal oscillator can be subject to the impact of temperature, in order to guarantee that clock is in the different zone of temperature, the areal Various Seasonal has an accurately timing, the clock chip that has also extra design temperature test and treatment circuit, be used for feeding back to crystal oscillator, realize temperature compensation function.The temperature compensation clock is low in energy consumption, adopts the reserce cell power supply, can work former of system's end points.These advantages of real-time clock so that its extensive use with need the time showing occasion.
Summary of the invention
In order to solve owing to layout design is unreasonable, the problem that causes the temperature compensated clock chip design, the invention provides a kind of temperature compensation clock chip domain structure,, described temperature compensated clock chip layout is comprised of the 1st domain district, the 2nd domain district, the 3rd domain district, the 4th domain district, the 5th domain district, the 6th domain district, the 7th domain district, the 8th domain district and the 9th domain district;
Described the 1st domain district is EEPROM domain district, and described EEPROM domain district is driven by 2 EEPROM IP and EEPROM and forms.
Described the 2nd domain district is automatic control figure temperature compensating crystal oscillator domain district; described automatic control figure temperature compensating crystal oscillator domain district is comprised of control circuit, capacitor array, switch arrays and amplifier, and each part has independently guard ring.
Described the 3rd domain district is 4 bit DAC domain districts, and described DAC domain district is comprised of electric resistance array and switch arrays, has designed guard ring.
Described the 4th domain district is temperature detection domain district, described be temperature detection domain district by, temperature measurement circuit domain, amplifier domain, voltage buffering domain and resistance trim domain and form temperature measurement circuit domain common centroid.
Described the 5th domain district is comparator domain district, has specifically comprised comparator domain and an offset compensation circuit layout, has designed independently guard ring.
Described the 6th domain district is benchmark domain district, specifically comprises current reference domain and voltage reference domain, and triode common centroid in the described benchmark domain has independently guard ring.
Described the 7th domain district is 8 ADC domain districts, specifically comprises 8 domains and reference voltage buffering.
Described the 8th domain district is digital control domain district, specifically comprises and external communication module domain, test mode control circuit domain, RAM domain.
Described the 8th domain district is input/output interface domain district, specifically comprises 12 parallel input/output interfaces.
Description of drawings
Fig. 1 is embodiment of the invention temperature compensation clock chip domain structure schematic diagram.

Claims (5)

1. the domain structure of a temperature compensated clock chip, it is characterized in that described temperature compensated clock chip layout is comprised of the 1st domain district, the 2nd domain district, the 3rd domain district, the 4th domain district, the 5th domain district, the 6th domain district, the 7th domain district, the 8th domain district and the 9th domain district; All domain districts, the 1st domain district and other all link to each other, the 2nd domain district all links to each other with 1,4,8,9 domain districts, the 3rd domain district all links to each other with 1,4,5,6,8,9 domain districts, all domain districts, the 4th domain district and other all link to each other, the 5th domain district all links to each other with 1,3,4,6,8,9 domain districts, the 6th domain district all links to each other with 1,3,4,5,8,9 domain districts, the 7th domain district all links to each other with 1,2,4,6,8,9 domain districts, the 8th domain district all links to each other with all domain districts, and the 9th domain district is distributed in upper and lower, right three directions of domain.
2. temperature compensated clock chip layout structure as claimed in claim 1 is characterized in that, described the 1st domain district is EEPROM domain district.
3. temperature compensated clock chip layout structure as claimed in claim 1 is characterized in that, described the 3rd domain district is 4 bit DAC, is close to the 5th domain district that it need to be controlled, and has reduced parasitic effects.
4. temperature compensated clock chip layout structure as claimed in claim 1 is characterized in that, described the 5th domain district is temperature sensing circuit, places away from digital circuit, thereby has reduced the interference of clock signal.
5. temperature compensated clock chip layout structure as claimed in claim 1 is characterized in that, described the 8th domain is divided into and external communication module domain, test mode control circuit domain, RAM domain.
CN2012104119773A 2012-10-25 2012-10-25 Layout structure of temperature compensation clock chip Pending CN102931188A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2012104119773A CN102931188A (en) 2012-10-25 2012-10-25 Layout structure of temperature compensation clock chip

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN2012104119773A CN102931188A (en) 2012-10-25 2012-10-25 Layout structure of temperature compensation clock chip

Publications (1)

Publication Number Publication Date
CN102931188A true CN102931188A (en) 2013-02-13

Family

ID=47645955

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2012104119773A Pending CN102931188A (en) 2012-10-25 2012-10-25 Layout structure of temperature compensation clock chip

Country Status (1)

Country Link
CN (1) CN102931188A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104485330A (en) * 2014-11-18 2015-04-01 北京七芯中创科技有限公司 Layout structure of high-precision temperature-measuring chip with ultra-high ESD (Electronic Static Discharge) circuit

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104485330A (en) * 2014-11-18 2015-04-01 北京七芯中创科技有限公司 Layout structure of high-precision temperature-measuring chip with ultra-high ESD (Electronic Static Discharge) circuit

Similar Documents

Publication Publication Date Title
CN102931187A (en) Layout structure of temperature compensation clock chip
IN2015DN01923A (en)
WO2015013023A3 (en) Sense amplifier offset voltage reduction using test code stored in latches
WO2007029257A3 (en) Displays and information input devices
MX2013013032A (en) Switching circuit and semiconductor module.
TW200632813A (en) Driver for bidirectional shift register
EP1884917A3 (en) Gate-on voltage generation circuit, gate-off voltage generation circuit, and liquid crystal display device having the same
TW201129923A (en) Capacitance offset compensation for electronic device
WO2015097657A3 (en) Apparatus and method for reacting to a change in supply voltage
CN102930094A (en) High-precision clock chip territory structure with temperature compensation function
CN101753119A (en) Electrify restoration circuit
CN103716051A (en) High-precision analog-to-digital conversion circuit system
CN102722209B (en) Constant current source circuit
CN104634499A (en) Intelligent pressure transmitter
CN102931188A (en) Layout structure of temperature compensation clock chip
CN103825552A (en) Crystal-oscillator circuit shared by multiple chips
CN102103824B (en) Display device
CN202735882U (en) Multi-gear constant current source circuit
TW200701610A (en) System and method for configuring direct current converter
CN103776554A (en) Temperature data acquisition device
Kang et al. Time-domain temperature sensor using two stage vernier type time to digital converter for mobile application
CN206379936U (en) Multi signal change-over circuit
CN102263543B (en) Charge pump clock generation circuit
CN110398519B (en) Three-array NOx sensor measuring circuit
CN205647495U (en) Analog -digital conversion circuit

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
DD01 Delivery of document by public notice

Addressee: Beijing 7Q Technology Co., Ltd.

Document name: the First Notification of an Office Action

C02 Deemed withdrawal of patent application after publication (patent law 2001)
WD01 Invention patent application deemed withdrawn after publication

Application publication date: 20130213