CA2112452C - Enhanced data formats and machine operations for enabling error correction - Google Patents

Enhanced data formats and machine operations for enabling error correction

Info

Publication number
CA2112452C
CA2112452C CA 2112452 CA2112452A CA2112452C CA 2112452 C CA2112452 C CA 2112452C CA 2112452 CA2112452 CA 2112452 CA 2112452 A CA2112452 A CA 2112452A CA 2112452 C CA2112452 C CA 2112452C
Authority
CA
Canada
Prior art keywords
machine
data
signals
error
sensible indicia
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA 2112452
Other languages
French (fr)
Other versions
CA2112452A1 (en
Inventor
James Mitchell Karp
Steven Wayne Roach
Richard Crane Schneider
Stephen Charles West
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/343,551 external-priority patent/US5109385A/en
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of CA2112452A1 publication Critical patent/CA2112452A1/en
Application granted granted Critical
Publication of CA2112452C publication Critical patent/CA2112452C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Landscapes

  • Error Detection And Correction (AREA)
  • Detection And Correction Of Errors (AREA)
  • Signal Processing For Digital Recording And Reproducing (AREA)

Abstract

A record medium, such as a magnetic tape, optical disk, magnetic disk, and the like stores data signals and error redundancy signals. Resynchronization signals are inter-leaved between the recorded signals such that the error redundancy signals are usable to correct signals recorded between such interposed resynchronization signals wherein no error redundancy signals are recorded. Error pointing redundancy signals are recorded between all of the resynchro-nization signals for pointing to signals in error for enhancing the error correction. Such error pointing signals can be cyclic redundancy check (CRC) signals. Controls for taking advantage of the above-described arrangement are also described. Reframing and clock synchronization controls are also disclosed.

Description

~. 21i24~2 4 Field of the Invention ~
;
6 The present invention relates to recording and readback 7 systems of the magnetic or optical type, for example, and 8 more particularly to error controls by a signal recording 9 format and during readback for enabling enhanced error detection and corrections.

12 Background of the Invention 14 Integrity of data signals recorded on a record-bearing medium is of utmost importance. Because most record media 16 are prone to defects which induce errors in the recording 17 and re~h~ck processes, error detection and correction 18 8y8tems have been employed for many years for maintaining 19 correctness of the readback data. Included in such readback are resynchronization procedures which enable a readback 21 clock which is synchronized to the data signals coming from 22 the record medium to be reset to a referenced timed position 23 such that the data byte boundaries and word boundaries can 24 be faithfully identified. It has been the practice to limit the error detection and correction systems to data signals 26 recorded between such resynchronizing signals recorded on 27 record media. In accordance with the present invention, 28 this limitation has been removed while maintaining faithful 29 signal reproduction including expanded utilization of the , TU989010B 1 ., . ~:
error correction functions for signals sensed or read from an error-prone record medium.
Discussion of the Pr~or Art Devore et al, in USP 3,821,703, shows multitrack magnetic tape recorder in which resynchronization signals are interposed between data signals of a block of data signals recorded on the tape. Additionally, preamble and postamble synchronization signals occur at the longitudinal extremities of the record block. In the Devore et al system, the error correction occurred in subgroups of data signals always lying in between adjacent ones of the resynchronization signals; that is, between two adjacent resynchronization signals where a plurality of error detecting and correcting groups of signals, each group having its own individual error re~l-nd~ncy signals for error correction. At one longitudinal end of each data block were appended a cyclic redundancy check (CRC) re~n~ncy which had a different generator polynomial than the error correction system for the ~ubgroups and was used for detecting uncorrected or miscorrected errors in the subgroups. No error correcting capability was provided.
The resynchronization and reframing of the clocking controls for the Devore et al system is shown by the Irwin U.S. reissue patent 28265. Devore et al in USP 4,081,844 shows utilization of the three framing or marker signals in a preamble or postamble of a multitrack magnetic tape recorder. It should be noted that the resynchronization signals used by DeVore et al and and shown in USP 3,821,703 includes a marker signal for indicating TU989010~3 2 '' , " ', .". ~:

1 beginning of data at each extremity of the resynchronization 2 signals.
4 Molstad et al., in USP 4,791,643, show a single-track magnetic tape recorder in which the error correction coding 6 redundancies are run-length limited (RLL) encoded with the 7 data signals for recording on the magnetic tape. Such RLL
8 'encoding was also used by Devore et al., in the patent '703.
9 Such RLL encoding produces a constrained recording modula-tion which facilitates high-density recording with more 11 reliable readback than without such constrained recording 12 modulation code.

14 Optical storage disks are quite often hard sectored. Such hard sectoring comprises a synchronization burst of signals 16 and a data marking signal embossed into the surface of the 17 record disk. Access to the space between the circumfer-18 entially-spaced apart sector signals is by an address 19 embossed in the respective sector signals. Error detection and correction is limited to the signals and the redundancy 21 being entirely stored between circumferentially adjacent 22 ones of such sector signals.

24 Summary of the Invention 26 It is an object of the present invention to enhance the 27 faithful recovery of recorded data by inserting resynchro-28 nization signals within an error correcting field.

TU989010~3 3 -' 21~ ~4~2 . ~ -1 It is another object of the invention to provide enhanced 2 recorder operation which facilitates error correction across 3 a plurality of resynchronization signals.
5 In accordance with the invention, transducer means are -:~
6 disposed in operative relationship to a record medium for 7 transferring signals therewith. The data handling unit 8 channels data in a non-record format and is operatively 9 connected to ECC means for transferring signals therewith such that the ECC means can process error detection correc-11 tion signals with data signals recorded on and read from the 12 record medium for effecting error detection and correction. ~-13 Interleaving means are operatively connected to the ECC ~
14 means for transferring signals therewith in groups of ;
lS signals of predetermined number of data signals each with a 16 predetermined number of error redundancy signals. The 17 groups of signals are logically and error correctingly 18 independent. Error pointing means are operatively connected 19 to the interleaving means for transferring signals therewith and which include a plurality of groups of signals which are 21 interleaved for recording on the record medium. Error -~
22 pointing signals are processed within each of the segments 23 of signals to be disposed between two or more adjacent 24 resynchronization signals. There is one error pointing ~ ' signal for each segment of the group of signals which 26 corresponds to a correctable segment by a single error 27 redl-n~ncy-generated syndrome signal. Resynchronization -~
28 signals are interposed between the recorded data signals and 29 error redundancy signals at the boundaries of such error correcting syndrome signals or segments sets of the data TU9890l0B 4 - 21 ~ 2J1~2 1 signals. The error pointing signals recorded with each of 2 the segments is preferably a cyclic redundancy check having 3 a given generator polynomial. The error correcting means 4 has a generator polynomial different from the CRC or EP
(error pointer) generator polynomial.

7 Error pointers are generated by detecting loss of a failure 8 of a clock synchronization with the recorded data being read 9 back and the actuation of resynchronization upon the detec-tion of such error in the clock recovery. Resynchronization 11 signals are spaced apart a distance greater than the longest 12 expected defect in the media which would result in an 13 extended burst of errors in the recorded signals. In 14 another aspect of the invention, the resynchronization activity is generated only when the clock synchronization to 16 the data is in error. Operation of the recorders is 17 enhanced by the selection of a run-length limited code which 18 eliminates the all ones data synchronizing burst character l9 as well as an all zero~ character such that an all ones and an all zeros byte are outside of the constrained set of 21 symbols used to represent information.

23 The foregoing and other objects, features, and advantages of 24 the invention will be apparent from the following more ~
25 particular description of preferred embodiments of the ~;
26 invention, as illustrated in the accompanying drawings.

29 ~: ~' ,?t 2~12 1~2 t ~ .
1 Description of the Drawing 3 Fig. 1 diagrammatically illustrates a magnetic tape having 4 one track with data signals recorded in accordance with the practice of the present invention.

7 Fig. 2 is a simplified logic diagram of circuits usable to 8 read the signals from the Fig. l-illustrated magnetic tape 9 and for effecting the practice of invention with the such 10 readback signals. ~-12 Fig. 3 is a simplified showing of the resync logic portion 13 of Fig. 2.

Fig. 4 is a simplified showing of the Fig. 3 error detection 16 circuit for detecting loss of clock synchronization.

18 Fig. 5 is a simplified ~howing of the burst detector used in 19 the Fig. 3 illustration.

21 Fig. 6 is a diagrammatic showing of the Fig. 1-utilized 22 symbol detector for indicating beginning of data at a 23 longitudinal extremity of a resynchronization burst or of 24 the inner extremity of a terminal synchronization burst.

26 Fig. 7 is a simplified logic diagram of the selection logic 27 for selecting the data indicating mark signal of the Fig.
28 6-illustrated selection logic.

TU989010~ 6 2 1 1 2 ~ 5 2 1 Fig. 8 is a diagrammatic showing of data recorded on the 2 Fig. l-illustrated magnetic tape, using an interleaved set 3 of groups of data signals each separately error corrected 4 and the placement of resynchronization signals for effecting the practice of the present invention.

7 Fig. 9 is a simplified logic diagram of a recorder in which 8 the present invention is advantageously embodied.
9 ;
Figs. 10, 11 and 12 are simplified machine-operation flow-11 charts showing operations of the invention. ~-13 Fig. 13 illustrates an optical disk using the present 14 invention. ~
', "' 16 Detailed Description 18 Referring now more particularly to the appended drawings, 19 like numerals indicate like parts of structural features in the various figures. A portion of a magnetic tape 10 shown 21 in Fig. 1 illustrates a format of a block of data signals 22 recorded in the single track of tape 10. At the left ~;
23 longitudinal end of the illustrated record block (also 24 termed a sector herein), there is a preamble or outer burst 25 signals OB 11. Typically, OB 11 is an all ones pattern for ~
26 synchronizing a well-known readback data clock 32 (Fig. 2).; -27 Data begin mark MKS (mark start data) signal, which includes 28 a long wave length (zeros) for indicating the phase and the ;
29 location of the first data signal in adjacent data portion'~
13. Data signals recorded in portion 13 are preferably Tu989oloB 7 2~ 2 1 run-length limited encoded as will become more apparent.
2 The illustrated record block includes a large plurality of 3 data portions 13, each portion storing a fixed number of 4 data signals as will become apparent. Next described control portions separate data portions for increasing 6 reliability of the recording system. Abutting the first 7 data portion 13 is an internal reframing set of signals 14, -8 'also termed RS. This pattern is 100010001 where the ones 9 are signal transitions and the zeros are transition posi-tions having no signal transitions. The pattern RS is used 11 in all of the control portions for indicating the phase of 12 the data transitions and their respective locations. All of 13 the control patterns are later described.

In the rare event that MKS is not detected such that the 16 onset of data is not indicated, a second start of data ;
17 pattern MKS2 is embedded into the data block as MKS2 15.
18 Two data portions 13 and one reframing portion are located ~;-19 between MKS 12 and MKS2 15, no limitation to this arrange-20 ment i8 intended. MKS 12 and MKS2 15 are both unique signal ~
21 patterns which include the RS pattern. Data is represented ;-22 in d,k coding which has a limited number of legal or valid 23 signal patterns for representing data, as is well known.
24 The RS pattern 100010001 is a pattern that is not a data representing pattern. In constructing the unique control 26 portion patterns the following byte patterns are established 27 for use in the control portions, each pattern has a label 28 for easy reference.

Tu989oloB 8 ~-' ~ ';' 21-~ 2'1~2 3 Rl 010001000 7 R5 000100010 ~.
8 R6 001000101 ' .

In the above table, note that the patterns Rl and R5;
11 patterns R2 and R6 and patterns R3 and X7 are symmetrical, 12 respectively. Such symmetry is used for enabling reading 13 the data block in either direction of scanning, left to 14 right or right to left. Patterns RS and R4 are individually symmetrical. Pattern R4 signifies a direction toward the 16 middle of the data block while pattern RS signifies begin- ~
17 ning of data as will become apparent. The beginning of data~;
18 marker MKS has the four bytes RlR2RSR3 while the second or 19 backup data beginning data marker has the four bytes R7RSRlR4. Rl indicates that both patterns are at the 21 beginning of the data block (as measured in a so-called 22 forward direction of tape motion with respect to a trans-23 ducer), R4 indicates the pattern end which is toward the 24 center of the data block and R7 indicates that it is not the first control pattern. Later-described control portions use 26 the control bytes in different combinations. Other non-used 27 patterns could also be selected rather than the illustrated '~
28 patterns.

~

:. ,, .

TU989010~ 9 ".
:' '. ' --' 21:~2~2 1 Following MKS2 15 are three data portions 13 separated by 2 two reframing portions 14 (each reframing portion has a -~
3 single byte RS). The next major control portion is IB 16 4 which consists of a string of binary ones (signal transi-tions) bracketed by a pair of RS bytes creating the pattern 6 "RSllllll...llllRS". This pattern is symmetrical for 7 enabling resynchronization of the data clock in either 8 direction of reading with the RS bytes respectively indicat-9 ing the onset of data in the forward and reverse directions of tape motions. A plurality of control portions IB 16 are 11 provided in each data block, each of the control portions 12 being separated by a series of data portions 13 and re- --13 framing portions 14, as shown. The number of data portions 14 between MKS 12 and the first IB 16, between the IB 16s and between the last IB 16 and the later-described control 16 portion MKE are the same and preferably a fixed number of 17 data portions. The end of the data block is marked by a 18 control portion MKE 21 followed by OB 11 which is the 19 trailinq burst of binary one signals for enabling data clock ~ynchronization when reading in the reverse direction, from 21 right to left as seen in Fig. 1. MKE has the bytes R7RSR6R5 22 which is symmetrical to MKS. Therefore, the initializing 23 patterns in either direction of reading are identical.
24 Control portion MXE2 20 is disposed toward the center of the data block from the control portion MKE 21 by two data 26 portions 13 which are separated by a reframing portion 14.
27 In the event that MKE 21 is not detected while reading in 28 the reverse direction, MKE2 becomes the backup data initial-29 izing pattern. The MKE2 pattern R4R5RSR3 is symmetrical to the MKS2 pattern.

-- 2i~2~52 1 From the above, it can be seen that data reading can be 2 initiated if one and only one of the four patterns MKS, 3 MKS2, MKE or MKE2 are readable. Later-described error 4 detection and correction enables recovery of the data located between MKES and MSK2 when MKS cannot be read and 6 MKE and MKE2 or between MKE and MKE2 when MKE cannot be read 7 in addition to not reading MKS and MKS2.

9 Fig. 2 illustrates in simplified form a portion of a recor-der in which the control of data readback enhances error 11 detection and correction and reliable readback which uses 12 the internal control portions RS 14 and IB 16 is described.
13 A sensing transducer 30 is in operative position with 14 respect to the record track on magnetic tape 10. Bit ;
indicating signals are supplied through a set of read 16 circuits 31 of known design to supply a set of digital 17 signals representative of the signal sensed by transducer 18 30, A data detector and clock 32, herein referred to as 19 data clock, receives the digitized signals and detects the data contained in such digitized signals for supply data 21 signals to a shift register 33 via signal line 34. The 22 clocking circuits in the data clock 32 generate a timing 23 signal slaved to the readback signal and which is called a 24 clock. The clock is supplied over line 35 to shift register 33 and to other circuits (as is shown) for synchronously 26 operating same with respect to the data signals on line 34.
27 Shift register 33 has a sufficient number of bit positions 28 to store a complete control portion MKE, MKE2, MKS, MKS2 or 29 IB. Shift register 33 is an open-ended register with the ~ '"

TU989010~

~112~52 , 1 signals shifted out the shift-register end traveling over 2 line 3g to data decoder 42.

4 A cable or bus 38 extends from shift register 33 to symbol detector 40, also described with respect to Fig. 6. Symbol 6 detector 40 detects the control portion patterns. Line 41 7 carries a signal from detector 40 signifying that an expected 8 control portion pattern has been detected and the next data 9 signal coming is arriving as an RLL code group to be decoded by decoder 42 and stored in at a predetermined storage ll location in buffer 43. The operation of RLL decoders 42 and 12 signal buffers and recorders is well known and not described 13 for that reason. Additionally, a cable or bus 45, extending 14 from cable 38, carries predetermined signals as will become apparent to resync logic circuits 46 which analyze the 16 synchronization of clock 32 to the data being read and for 17 reestablishing synchronization by responding to a control 18 portion IB. Line 47, extending from resync lo~ic 46, 19 carries a signal indicating that a control pattern has been detected and alerts the other circuit portions of the 21 playback system that a clock synchronization is to occur.
22 As will become apparent, clock synchronization occurs ~
23 when the data clock 32 has lost synchronization with the 24 data being read. This signal travels to ECC circuits 44 as well as to other circuit portions, including decoder 42.
26 Line 48 also exten~ing from resync logic 46 carries an 27 end-of-burst signal to ECC circuits 44 which is in time 28 coincident with the signal on line 41, for example. A line 29 48 signal also extends to buffer 43 for assuring correct addressing and to decoder 42 for providing timed control of 2 ~ 5 2 1 decoding RLL groups. Line 49 also extending from resync 2 logic 46 carries a frequency error indicating slgnal signi-3 fying that the data clock 32 is no longer in phase or 4 frequency synchronization with readback signals. The line 49 signal disables the data clock 32 from detecting any 6 additional data signals, therefore, no data signals are 7 supplied over line 34 to shift register 33 nor to decoder 8 42. Data clock 32 continues to emit clock signals over line ' 9 35 for maintaining circuit operations until synchronization with the data is reestablished. This action, in effect, 11 dead tracks the signal track of tape 10, i.e., dead tracking 12 means that no data signals are being supplied from the ~
13 detector because of the clocking error situation. Clock ;
14 resynchronization is known. The signals from read circuits 31 not only travel to data clock 32 but are supplied over 16 line 50 to resync logic 46, later described with respect to . . ., ::, 17 Fig. 3. In addition, a crystal-controlled oscillator 51 18 operates at a much higher frequency than the data frequency 19 used to record signals on tape 10. This high-frequency signal travels over line 52 for timing the operation of 21 resync logic 46 as will become apparent. Line 53 extends ~;

22 from decoder 42 to ECC 44 for supplying an error pointing 23 signal indicating that a decoded RLL group has violated the 24 constrzined set of symbols and therefore is in error. Such -signal is an error pointer usable by ECC 44 for correcting 26 errors as is known.

28 Shift register 33 operation and construction is best seen in 29 Fig. 3. Shift register 33 has four single-byte portions 55-58 which serially receive the readback signals from line ' TU989010~ 13 ;

5 2 :~

1 34 and shifts same through the shift register in synchronism 2 with the line 35 clock signal as an open-ended shift regis-3 ter, i.e., the data signals leaving single-byte portion 58 4 then travel over line 39. When shiit register 33 is filled with signals whether resynchronization bursts, or control ;
6 symbols, or symbols within the constrained set of RLL data 7 representing signals, the first received byte is in portion 8 58, the second received byte is in portion 57, the third g received byte is in portion 56 and the fourth and last received byte is in portion 55. The timing of the circuit ;;
11 is such that the byte boundaries could be identified by the 12 above-referred to data mark portion of the resynchronization 13 signals and the terminal synchronizing signal portions.
14 When data clock synchronization is to be established, then the next described circuits respond to all or selected ones 16 of the shift register 33 signals to indicate control portion.
17 Typically, the data mark signal is a relatively long wave-18 length, i.e., a plurality of consecutive zeros such as in 19 RS, 21 Logic 46 (Fig. 3) includes a run-length symbol decoder 61 22 which receives all of the first byte signals from portion 58 23 over bus 45 for detecting illegal combinations of the 24 constrained set data-representing symbols. In practice, decoder 61 can be decoder 42 of Fig. 2. When an RLL symbol 2~ error is detected, an error pointer is supplied over line 63 27 to error detection circuit 70, which is detailed later with 28 respect to Fig. 4. Additionally, bus 62 carries bit-parallel 29 symbol signals for use by error detection circuit 70, as will become apparent. The end of the IB burst signal is h i 1 2 -~ 5 2 .

1 supplied burst detector 80 over line 82 to state control 71, 2 then to line 48 of Fig. 2.

4 This marker signal corresponds to the marker signal shown by Bailey in USP 3,461,526. The marker pattern detected by -6 detector 66 is not a member of any constrained symbol in the 7 constrained set of symbols, therefore, will never send out a 8 signal over line 67 when data is being processed. ~
9 ,. ...... ... .
The loss of phase synchronization between data clock 32 and ~
11 the readback signal is detected by error detect circuit 70. ; ;
1~ This detection occurs for each data portion 13; a loss of - ~
13 phase synchronization results in an error pointer to that ~:;
14 data portion. When such loss is detect~d, all subsequent ' data portions 13 up to the next IB 16 are pointed to as ~ -16 being in error and data clock 32 i5 prevented from supplying i -17 data signals to shift register 33, i.e. the track is dead 18 tracked until the next IB 16 is encountered whereat the 19 ~ynchronization i8 re-e~tablished, as is known. Operation of the illustrated circuits in all figures are controlled by 21 state control 71. This control includes state control 70 22 receiving control signals from the various circuits. State ~-~
23 control 70 corresponds to the control circuits found in tape -: ,:
24 and optical recorder systems, as is well known. What is shown herein is the change for practicing the present 26 invention. The operation of state control 70, in this ~-27 regard, is shown in Figs. 10-12.

~ 21 ~52 1 The clock 32 loss of phase with respect to the readback signal detect~d by error detect circuit 70 is indicated by a 3 phase error detected signal travelling over line 72 to state 4 control 71. Control of error detect circuit 70 by state control 71 including line 73 for carrying a register clock 6 timing signal circuit line 74 which carries the counter 7 clock signals from state control circuit 71 to error detect 8 circuit 70 and line 75 which carries a reset signal for g resetting error detector circuit 70. State control 71 includes timing control of operations of all of the circuits 11 in the recorder which type of control is well known in the 12 art. Further, state control 71 memorizes any indications of 13 whether data is being detected, whether the track is being 14 dead tracked, whether resync is being encountered, whether data is being recorded or readback and the like. State 16 control 71 also predicts the scanning of the control por-17 tions by read head 30. This action is achieved using known 18 techniques, particularly as found in magnetic and optical 19 di8k recorders. Since the format is known, including the number, of bit positions in each portion of the format, byte 21 displacement from the beginning of a block of signals 22 indicates the significance of the signals being read. That 23 is, byte displacement from the beginning of the bloc]c 24 predicts what is to be encountered by the read head. Since medium transport can have variations in speed, etc., the 26 prediction is not precise. Accordingly, state control 71 27 generates a "window" in the form of a time slot in which the 28 control portion will be looked for. Also the displacement 29 indicates which control portion will be next encountered.
For example, MKS 12 is the first encountered and is the -~ 21i2'i~2 1 first control portion to be examined, the first occurring 2 reframing mark RS 14 is the second and will occur immedi~
3 ately after the known length of the first occurring data 4 portion 13, etc. Such byte displacement i5 often generated or identified in disk recorders by rotational displacement; -~
6 in tape recorders using flexible media, such media displace-7 ment is not reliable enough, hence the data clock 31 (Fig. -~
8 2) bit-indicating pulses are counted as a measure of byte g displacement. Since these techniques are so well known, they are not further described herein.
11 , . ,.'~'' 12 The read circuits 31 digitize ol~tput signals as supplied ~
13 over line 50 to burst detector 80, later detailed in Fig. 5, ' 14 which supplies a burst-detected signal over line 82 to state -~
control 71 for indicating that an all ones burst has been 16 detected. Such ones burst is detected simply by measuring 17 the elapsed time between successive signal transitions 18 received from read circuits 31 and then counting such 19 received signals. State control 71, when it receives the error signal over line 72, supplies a frequency lock error 21 signal over line 49 for disabling data clock 32 for dead 22 tracking the readback operation.

24 Referring next to Fig. 4, error detect circuit 70 is described for showing detection of clock phase and frequency 26 errors between data clock 32 and the readback signal. This ~
. ' '~.
27 circuit detects the loss of synchronization by detecting an 28 error situation in a data segment, two data segments in each 29 of the data portions 13, through the use of CRC error detection scheme. Referring momentarily to Fig. 8, a data i TU939010~ 17 ~

2 , ~ I J ~L 5 2 1 segment is represented respectively by the symbols DATAO
2 through ECCF with the respective error detecting redund~ncy 3 being denominated by the symbols EPO through EPF. The 4 description below for Fig. 4 relates to processing the readback signals of one data segment and its associated 6 error detecting redundancy. When a predetermined number of 7 data segments are in error, further data detection is 8 aborted (the track is dead tracked) until the data clock 32 g can be resynchronized to the readback signal at a control portion IB 16. One byte of data (9 bits) from decoder 61 11 travels over bus 62 to feedback shift register 86. Feedback 12 shift registers 86 is preferably constructed in accordance 1~ with the principles involved with the Reed-Solomon error 14 detection algorithms which use any one of a large plurality of generator polynomials~ as is well known. Feedback shift 16 register 86 is constructed such that one later-described 17 segment (syndrome related) of data is error detected; that 18 is, in a con~tructed embodiment, 32 bytes of data are 19 transmitted into feedback shift register 86 followed by an error pointing redundancy, such as the cyclic redundancy 21 check which, with no errors, make the contents of the ~-22 feedback shift register 86 equal to zero, i.e., the calcu- ' 23 lated syndrome is zero. Feedback shift register 86 supplies 24 its nine-bit calculated syndrome over bus 87 to logical OR
circuit 88. If all of the signals on bus 87 are zero 26 (syndrome=O) at the end of the segment of data and the error 27 pointing redundancy, then the output of OR circuit 88 is a ~' 28 logical zero. When the calculated syndrome is ~ero, no 29 active signal is supplied; any non-zero syndrome results in ~;
an active signal being supplied over line 91. A second - 2i 1,~4~2 :
1 error pointer signal is received from decoder 61 over line 2 63; that is, if decoder 61 finds an RLL symbol which is not 3 within the defined constrained set of data recording sym-4 bols, that symbol is in error. This error signal on line 63 sets latch 85 to the "Q" or active condition. The line 73 -6 timing signal from state control 71 is inputted to the clock 7 input of latch 85 enabling the line 63 signal to be latched.
8 'If the signal is active at the clock time on line 74, then g latch 85 outputs an active signal over line 90 to logic OR
circuit 89. If on the other hand no RLL symbol violation is ;~
11 found, then latch 85 is not set and an inactive signal is 12 maintained on line 90. In any event, logic OR circuit 89 13 passes either the active RLL error pointing signal or the ;~
14 error pointing signal on line 91 to updown counter 95. The counter clocking signal on line 74 times the operation of -16 updown counter 95 for incrementing its internal count 17 whenever the line 92 signal is active. The numerical 18 contents of counter 95 are decremented by unity toward zero 19 whenever the line 92 signal is inactive. In other words, the contents of updown counter 95 are either zero or posi-21 tive for indicating the error state of the current readback ;~
22 operation. The modulus of counter 95 i5 preferably a ~ -23 reasonably large number such as sixteen. The numerical 24 contents of updown counter 95 are supplied over bus 96 to digital c. ,-rator 97. When the numerical contents of ~;
26 updown counter 95 exceeds a numeric threshold supplied over 27 bus 98, then the error situation is such that data being 28 supplied to transducer 30 is no longer beinq reliably 29 detected and therefore the track should be dead tracked, all as indicated by an active signal travelling over line 72 to ~

TU989010B 19 , :' 21:i2~2 1 state control 71. State control 71 passes that dead track-2 lny signal over line 49 to stop the data-detection operation 3 of data clock 32. Upon completion of processing a control 4 portion symbol, state control 71 supplies a reset signal over line 75 for resetting the latch 85 for enabling detec-6 tion of the next data symbol by decoder 61. The timing 7 signal on line 73 is equivalent to a byte processed or 8 symbol processed symbol as is widely used in tape recorders g and disk recorders. The line 74 timing signal corresponds to the end of a segment of signals, i.e., at the end of a 11 data portion 13. Of course, the byte related signal on line 12 73 is determined by counting the number of bits detected by 13 read clock 32, i.e., 8 or 9 of bits in most data handling 14 System 16 Resync burst detector 80, as shown in Fig. 5, detects a 17 series of consecutive one signals. A predetermined number, 18 such as nine, of successive one signals with no intervening 19 zero signals indicates a burst of one signals usable for synchronizing data clock 32. This detector detects the 21 preamble and postamble bursts of signals in O~ 11 and the -~
22 signal bursts in any IB 16. The interblock gaps 22 may ~-23 contain no binary one signals or may contain sufficient ~
24 binary one signals to create a relatively low frequency ~ -readback signal, i.e., a signal consisting of binary ones 26 separated by a number of binary zeros greater than that 27 permitted in the d,k code used to represent data and as used 28 in RS or other control symbols Rl through R7. A preferred 29 repeated pattern is 10000000. Burst detector 80 supplies an inactive signal whenever an interblock gap 22 or any data or TU989010~ 20 2 ~ 5 2 1 control symbol is being scanned--there are zero sign~ls 2 between binary one signals such that the above-mentioned 3 predetermined number of binary one signals is not 4 encountered. When a burst of successive one signals is being scanned, then burst detector 80 supplies a burst-6 detected signal over line 82. The end of the burst of 7 binary one signals is indicated by a return of the signal on 8 line 82 to the inactive state.

The above-described action is achieved by counting the time 11 interval between successive data pulses (signal transitions ;
12 or binary ones) with a crystal-controlled clock 51 that -~
13 operates at a multiple of the nominal data frequency.' ~;
14 Because of media velocity variations, the number of clock S1 ~-pulses per bit period can vary from 10-20 percent for a ' 16 single binary zero; between two successive ones, the clock ~ ~' 17 pulse count from clock S1 doubles, therefore, the 10-20 18 percent variation iB still easily discernable. Counter 100 ;
19 count~ the number of clock 51 signal8 received over line 52 between the signal transitions received over line 50 from 21 read circuits 31; for a binary zero, no active signal occurs 22 on line 50. The numerical contents of counter 100 are reset -23 each time a pulse occurs on line 50, therefore, counter 100 24 begins its count from zero each time a binary one is received ;~
over line 52. The current contents of binary counter 100 26 are supplied over bus 101 to a pair of comparators 102 and 27 105, respectively, which perform the low and high threshold ;~
28 number comparisons. The low threshold number is a minimum 29 number of clock 51 pulses between a succession of binary ones, while the high threshold is a maximal number of -' . '.
TU989010~ 21 ~

: , . ~ r ~) 1 expected clock 51 pulses between a succession of binary one 2 signals. Bus 103 carries the low threshold value to one 3 input of digital comparator 102. Whenever the numerical 4 contents of counter 100 are equal to or greater than the low threshold indicated by the signals on bus 103 then the 6 signals are supplied respectively over lines 109 and 110 to 7 logic OR circuit 108. In a similar manner, the high 8 threshold is evaluated by the high threshold signals being 9 supplied over bus 106 to one input of digital comparator circuit 105. Whenever the high threshold on bus 106 is 11 greater than or equal to the signals on bus 101, a signal is 12 respectively supplied over line 112 for equality and 113 for 13 the count in counter 100 being less than the high threshold 14 for passing through loqic OR circuit 111. Lines 116 and 117 ;;
respectively couple OR circuits 108 and 111 to logic AND
16 circuit 114. AND circuit 114 detects when the count in 17 counter 100 is between the low threshold indicated on bus 18 103 and the high threshold indicated on bus 106. The line 19 50 pulse can be ~upplied as an additional input to AND
circuit 114 for timing the comparison for the immediately 21 preceding measurement period. AND circuit 114 supplies its 22 comparison output over line 118 to a second counter 120 23 which counts the number of successive ones detected through ~
24 the operation of AND circuit 114. The readback signal on ' line 50 travels over line 124 to trigger the operation of ?.6 counter 120. Whenever AND circuit 114 supplies an active 27 signal to counter 120 over line 118, the count is increased.
28 Whenever the output of AND circuit 114 is inactive then 29 inverter circuit 121 inverts same to an active signal to clear the numerical contents of counter 120. The active TU989010 ~ 22 - 21~ ~ 1 5 2 1 output from the inverter 121 indicates an intervening zero 2 in the string of ones. The numerical contents of counter 3 120 are supplied over bus 126 to digital comparator 127 for 4 detecting when a predetermined string of one signals have been received. The threshold (such as nine) for such string 6 of signals is indicated over bus 128 to the comparator 127.
7 Comparator 127 supplies its output signal over line 82 to 8 state control 71. Whenever line 82 goes from an active to g an inactive signal condition then the end of a burst is indicated by a signal on line 48 of Fig. 2.

12 Fig. 6 indicates the pattern recognition circuits used to ~-13 identify the symbols in the control portions. Shift regis-14 ter 33 supplies its signals to an array of later-identified AND circuits which are multiplexed into a selection logic 16 later described with respective Fig. 7 for identifying a ~
17 detected control symbol, then indicating a detected symbol ~' 18 over line 41. Which pattern is to be detected is determined 19 where in the format o~ Fig. 1 the read head 30 is currently '!, 8CA~ni ng ~ State control 71 creates a detection window using 21 known techniques and selects which symbol is to be detected 22 based upon the area of the format being scanned. The output -of the Fig. 6-illustrated circuits on line 41 is an active 24 signal indicating that the desired control portion symbol has in fact been detected. For the reframing portions 14, a 26 single byte in shift register 33 is used in the symbol 27 detection while in the MKS, MKS2, MKE2 and MKE symbols all 28 four shift register 33 portions are used. In the event of 29 error recovery, fewer than four portions of shift register 33 may be used to overcome low quality readback problems.

TU989010~ 23 2 1 1 ;~ 2 1 Such error recovery control is beyond the scope of the 2 present disclosure. The purpose of Fig. 6-illustrated logic 3 circuits is to ef~ect character or pattern recognition.
4 Each of the control symbols MKS, MKS2, MKE, MKE2, and IB is ~;
four bytes long, such that all portions 55-58 of shift 6 register 33 contain bit patterns which are outside the 7 run-length constraints for data-representing signals used in 8 the recording system. As set forth above, eight special g patterns are provided for symbol indication outside of the constrained set of symbols. The Rl pattern is detected by 11 AND circuits 134 and 167; R2 is detected by AND circuit 148;
12 R3 is detected by AND circuit 179; R4 is detected by AND
13 circuits 132 and 182; R5 is detected by AND circuits 146 and 14 184; pattern R6 is detected by AND circuit 169; R7 is detected by AND circuit 133 while the data mark pattern RS -16 is detected by AND circuits 147 and 164.

18 State control 71 selects the symbols to be detected by '~
19 selectively actuating multiplexors MUX 130, 153, 160 and 175 using control lines 131, 154, 161 and 177. The above- ~
21 described signal patterns for MKS, MKS2, MKE2 and MKE ~-22 indicate which of the multiplexors are used for the respec-23 tive control portions as indicated above for the control 24 symbols R1-R7, RS. For the control portions MKS12, MKS2 15, MXE2 20 and MKE21, the reframing symbol RS found in RS 14 '-26 control portions is detected via AND circuit 146 and MUX 153 ~-27 in the forward read direction and by AND circuit 164 in the ~' 28 reverse or backward read direction. For detecting RS14 -~
29 control portions AND circuit 142 is used for detecting the : .

TU989010~ 24 2 i ~ . 4 :~ 2 1 symbol indicating signals from byte portion 58 of shift 2 register 33.

4 The combination of the symbols Rl-RS is selected by the set of multiplexers MUX 130, lS3, 160 and 175. The selection of 6 the patterns is by a set of control signals selecting one of -7 the four inputs to the respective multiplexer circuits as 8 represented by the control lines 131, 154, 161, and 177. In g practice, the four control lines can be a two-line bus carrying four signal states, one for each of the inputs in 11 the respective multiplexers. The special character decod-;~ -12 ing, as provided by the AND circuits above mentioned, 13 include detection of the first byte in portion 58 by AND
14 circuit 131 for the third input to multiplexer 130 as supplied over cable 138, the third and fourth inputs of ~
16 multiplexer 130 as represented by buses 137 and 139 from AND ;
17 circuit 133 and the first input as represented by bus 136 18 from AND circuit 134. In a similar manner, multiplexer 153 lg has its input selected from AND circuit 146 which receives the signals over bus 145 from second byte portion 57 of 21 shift register 33. The output of AND circuit 146 travels ~-22 over bus 151 to multiplexer 153 in its third input. AND
23 circuit 147 passes the signals 145 over buses 150 and 152, 24 respectively, to this second and fourth input to multiplexer 153, while AND circuit 148 passes its signal over bus 149 to 26 the first input of multiplexer 153. In a similar manner, 27 the third byte position 56 supplies its signal over bus 163 28 to three AND circuits next described. AND circuit 169 29 passes an active signal over bus 170 to the fourth input of multiplexer 160, AND circuit 167 passes an active signal TU989010~ 25 2 ~ 2 1 over bus 168 to the second input while the third AND circuit 2 164 passes an active input over bus 165 to the first input 3 and bUc 166 to the third input of multiplexer 160, likewise, '''''~
4 the fourth byte position of shift register 33 is fourth byte portion 55. Bus 178 carries the portion 55 signals to the 6 three AND circuits next described. Then circuit 179 detects 7 a pattern for supplying an active signal to the first input 8 of multiplexer 175 over bus 180 and to the third input over g bus 181, AND circuit 182 supplies an active signal over bus 183 to the second input of multiplexer 175 while AND circuit 11 184 supplies an active signal over bus 185 to the fourth ';
12 input of multiplexer 175. Buses 140, 155, 171 and,176 13 respectively carry the output signals of multiplexers-130, 14 153, 160 and 175 to selection logic circuit 141 shown in,',~
more detail in Fig. 7. The mode of operation o~ selection 16 logic circuit 141 is determined by the inputs on the control .
17 lines 192-194. An active signal on line 192 indicates that 18 any two of the four patterns stored in the four-byte, shift ~,, 19 regl5ter 33 matching will provide an active signal over line ,,~
41, an active signal on line 33 requires three of the bytes , ;
21 in shift register 33 to be matched for an active signal 22 while an active signal on line 194 indicates that all four:':'',',,.
23 bytes in shift register 33 must meet the pattern matching.'.
24 criteria of the above-described AND circuits 132-184. It is~,~
to be understood that the selection of the patterns and '.~
26 pattern matching is implementation oriented by the selection ~,.','.
27 ~f a run-length limited code which is a known design tech- ~ , 28 nique. -.
29 '',','~:
~'',,' TU989010B 26 ,:

~ t?~ ~ ~ 2 1 Fig. 7 details the logic of circuit 141. The selections of 2 using any two or any three sections of shift register 33 for 3 detection includes detecting the RS pattern found in the 4 reframing portions 14 and the portions IB 16. The all four selection is for detecting the above-described four-byte 6 control portions. The any-two pattern match circuit 200 for 7 the four bytes will include six AND circuits each having two 8 inputs for comparing the outputs of the multiplexers as 9 follows: 1 and 2, 1 and 3, 1 and 4, 2 and 3, 2 and 4, and 3 and 4. AND gate 201 receives a logic OR combination of the 11 above-mentioned six AND circuits (not shown) for passing an 12 active signal through logic OR circuit 202 to line 41. In a 13 similar manner, any-three circuit 205 has four AND circuits 14 each with three inputs for detecting three non-redundant symbol pattern combination from the multiplexers. The four 16 AND circuits respectively receive inputs from the multi-17 plexers 1, 2 and 3, 1, 2, and 4, 1, 3, and 4, 2, 3, and 4. -~
18 The AND circuit passes the logic OR combination of those 19 four AND circuits as gated by the line 193 signal to pass the detection signal to line 141 via OR circuit 202. In a 21 similar manner, the all-four detection circuit 208 receives 22 inputs from all four multiplexers to be gated by AND circuit 209 as enabled by the line 194 signal. The output of AND
24 circuit 209 passes through OR circuit 202 to line 41.
Numbers 1, 2, 3 and 4 respectively correspond to the first, 26 second, third and fourth byte portions of shift register 33 27 and therefore identify the outputs of multiplexer 130 for ~8 position 1, multiplexer 153 for position 2, multiplexer 160 29 for position 3, and multiplexer 175 for position 4 of the shift register 33.

2~:~2~2 1 The conceptual data arrangement for across-resync error 2 detection and correction is shown in Fig. 8. The Fig.
3 8-illustrated array also represents the storage addresses 4 for storing the data and the error pointing and error redundancies in buffer 43. The array represents the infor-6 mation for data in a form which is not run-length limited ~
7 coded, i.e., for a data handling unit. Five independent ~;
8 error correcting (ECC) groups 212-216 are shown. Numeral 9 220 represents the preamble synchronization signals ll.

10 None of the reframing portions 14 are shown in Fig. 8, the ' 11 locations of such reframing portions in the data is set 12 forth below. The preamble signals OB 11 immediately precede 13 the first data portion 13 which consists of DATA0, EP0 of 14 ECC groups 212 and 213, in that order. DATA0 and EP0 constitute the first syndrome segment of the respective ECC
: :.,:.
16 groups while DATA1 and EP1 constitute the second syndrome or 17 data segments of the respective ECC groups. The first 18 occurring reframing portion 14 is then inserted followed by 19 the second data portion 13 which consists of the DATA0 and EP0 of ECC groups 214 and 215, in that order. Following the 21 second data portion 13 is control portion MKS2. The third 22 data portion 13 includes DATA0 and EP0 of ECC group 215 and 23 DATA1 and EP1 of ECC group 212. The remainder of the 24 illustrated data array is inserted into the format using the above-described algorithm of selecting two syndrome or data 6 segments for recording in a respective one of the data ~

27 portions 13. The last three syndrome segments ECCD, EPD; ~ ;

28 ECCE, EPE; and ECCF, EPF contain the error detecting and 29 correcting redundancies for the respective ECC groups. -30 Allocating the redundancy storing syndrome segments follows ;

~ ,;: ' TU989010~3 28 2~12~52 1 the allocation algorithm set forth above for the first 2 syndrome segments.

4 While the preamble indication 220 is shown as e~tending across all five ECC groups, the record format finds the 6 preamble recorded immediately adjacent only DATA0; the 7 representation in Fig. 8 is to identify which of syndrome 8 segments are recorded or reside between the preamble signals g represented by symbol 216 and the first occurring IB 16 represented by symbol 221. All of the IB 16 representations 11 221-227 and the postamble OB 11 symbol 228 are representa- ~;
12 tive of the clock resynchronization locations or boundaries 13 with the actual recording of such signals being adjacent 14 signals as best seen in Fig. 1. It is seen that the redun-dancies contained in the segments ECCD, ECCE and ECCF enable 16 error correction over the plurality of synchronization 17 patterns 221 through 227. The error pointers referred to 18 above point to the data or syndrome segments in error 19 enablin~ correcting three segments in error. In an optical disk, for example, the l~ 16 control portions and the OB 11 21 control portions can be sector marks which include bursts of 22 clock synchronizing signals.

24 The data portion of the error correcting arrays is repre-sented collectively by numeral 229 for the data segments 26 data zero through data C (hexadecimal). The error correct-27 ing redlln~ancies are collectively represented by numeral 230 28 in the segments ECCD through ECCF; therefore, in each error 29 correcting group, there are sixteen segments--three of which contain error correcting redundancies. The segment length TU989010g 29 21~2~2 is 32 bytes in a constructed embodiment. Additionally, the 2 error pointing redundancies for each of the respective 3 segments in the five groups or arrays 212-216 is collec- -4 tively represented by numeral 231. EP0 through EPF are cyclic redundancy checked redundancies which act as error 6 pointers by detecting errors in the respective segments data 7 zero through ECCF. The last portion between resynchro-8 nization signal 227-228 contains nothing but error correc-9 tion redundancies while one half of the portion between resynchronization signal 226-227 is error correction xedun-11 dancies. The error correction redundancies extend through-12 out the ECC respective group across all of the resynchro-13 nization signals such that a dead tracking operation occur-14 ring, for example, between resynchronization signals 222 and 223 enables the correction of those signals by the redundan-16 cies stored in the portions between resynchronization 17 signals 226 and 228 and all five ECC groups. Therefore, the 18 interleaving of the groups within the portions between 19 adjacent resynchronization signals and spanning the error correction redun~ncy calculations across the entire block 21 which includes a plurality of resynchronization signals 22 facilitates recovery of data caused by defects in the media 23 as well as other problems such as debris on the medium 24 surface. During readback, feedback shift register 86 of ;
Fig. 4 calculates the error syndromes of each segment.
26 During recording, the Fig. 4 feedback shift register gener- -27 ates EP0 through EPF, as is well known. In a similar 28 manner, ECC circuit 44 calculates the ECC redundancies 29 represented by numeral 230 as is known. Interleaving of error detection and correction entities is like interleaving .~

TU989010B 30 ~

2~2~52 1 any other data entities and therefore is well known and not ? explained further for that reason. -g Fig. 9 is a simplified showing of logic and circuit blocks used in constructing a recorder player using the present 6 invention. Typical channel circuits 235 connect the recor-7 der to a host processor (not shown), such as a personal 8 'computer and the like. During the recording mode, the data g received through channel circuits 235 are supplied on a byte-by-byte basis to ECC encoder 236, thence into inter-11 leave buffer 237. Interleave buffer 237 generates a set of 12 data as illustrated in Fig. 8 wherein the five ECC groups 13 212-216 are stored in separate portions of the interleaved 14 buffer the data storage arrangement being similar to that shown in Fig. 8. Once a set of data ~including any padding 16 bytes) is stored in interleave buffer 237, which is suffi-17 cient for recording a block of data, EP encoder 238 gener-18 ates the EP0 to EPG redundancies represented by numeral 231.
19 These redundancies are generated on the fly as the data is transferred from interleave buffer 237 to RLL encoder 239.
21 RLL encoder 239 receives the synchronization and resync 22 signals from resync encoder 251, as indicated by arrow 253.
23 RLL encoder 239 requests the resync signals as indicated by 24 arrow 252. The RLL encoded signals are supplied over line 30W, which represents a recording or writing transducer, for 26 recording on magnetic tape 10. RLL encoder 239 preferably 27 encodes a code such as a 0,3 code with a mapping of eight 28 bits onto nine bits. The EP encoder 238 may use the detec-29 tion code generator polynomial G(X)=(X+Tl). The ECC encoder 236 may use a generator polynomial as .

TU989010~ 31 2~12452 1 G(X)=X3+T198X2+Tl98xl+T3 2 wherein the Galois field of elements is defined by polynom-3 ial 4 X8+X4+y~3+x2+
to generate the three error redundancies represented by 6 numeral 230. Accordingly, there are three syndrome equa-7 tions calculating error correcting syndromes which will 8 change the signals in error as pointed to by the EP0 through g EPG and the detected illegal RLL data symbols. The inter-leaved buffer addressing follows usual techniques for 11 interleaving groups of data signals.

13 The recorded signals are read as indicated by arrow 30, 14 which represents the reading transducer 30 of Fig. 2. The resynchronization signals are deleted in deformat circuit 16 242 with the other sign~ls being passed to RLL decoder 243.
17 Decoder 243, of course, corresponds to decoder 42 of Fig. 2 18 and 61 of Fig. 3. Based upon the decoder 243 operation, an l9 error pointer can be supplied through OR circuit 247 via line 63. Next, EP decoder 244 uses the feedback shift 21 register 86 (Fig. 4) for detel ;ning whether any error 22 occurs in the segments DATA0 through ECCF as indicated by 23 the error pointing redundancies represented by numeral 231. -;
24 In the event an error in a syndrome's segment is detected, then a signal is supplied over line 91 to OR circuit 247, 26 which corresponds to OR circuit 89 of Fig. 4. The pointers ~-~
27 are then stored by error pointer circuit 248 in a predeter-28 mined address location such that the error pointers are 29 logically associated with the respective syndrome segments ~DATA0 through DATAC) shown in Fig. 8. ECC circuit 246 ~112~52 1 (corresponding to ECC 44 of Fig. 2) operates with error ~ pointer circuit 248 by requesting pointers as indicated by 3 arrow 250 and receiving the pointers as indicated by arrows 4 249. Insertion of error pointers, either code (internal) or others (external) is well known and not further described 6 for that reason. Use of internal and external error poin-7 ters is shown by Hong et al., in USP 3,868,632; that is but 8 'one example. From EP decoder 244, the syndrome segments g DATA0 through ECCF are passed and stored in deinterleave buffer 245 which has a complementary addressing scheme to 11 interleave buffer 237. In a practical embodiment, both 12 buffers may be the same electronic circuits with connections 13 being programmably changed between recording and readback 14 operations. The deinterleaved ECC groups 212-216 are then lS supplied to ECC circuits 246 for error detection and correc-16 tion. The corrected data which is contained in the syndrome 17 segments DATA0 through DATAC is then supplied to channel 18 circuits 235 for relaying to a host processor or other 19 data-using unit.

21 Fig. 10 illustrates the sequence of machine operations used 22 in connection with the Figs. 1, 8 and 9 illustrations for 23 recording the Fig. l-illustrated format onto a track of a 24 record medium. It is assumed that a write or record command has been issued in the usual manner and that a host proces-26 sor (not shown) has assembled the data (with any necessary 27 padding to fill out all data portions 13 in one record ;~
28 block) ready to be recorded. In machine step 259, the data ;~
29 is segmented into the five groups, each group having DATAl through DATAC segments, ready to create the five ECC groups TUg890l0 B

2112~52 - ~
.

1 212-216. At machine step 261 the redundancies ECCD through 2 ECCF are generated (built) as in ECC encoder 236. The Fig.
3 8-illustrated format is then generated in machine step 261 4 in interleave buffer 237. After interleaving, the machine step 262 generates the error detecting redundancies EP0 ~' 6 through EPF respectively for DATA0 through ECCF. It should ~ -7 be noted the machines steps 259 through 262 can be over-8 lapped and occur in a different sequence, the illustrated g steps indicating but one possible sequence. Note also that the buffer 237 operation is effected by storing the data 11 into the buffer at addresses indicated by the Fig.8 illus-12 tration.

14 Recording is now ready to ensue. At machine step 263, the preamble OB 11 is built and recorded. This step includes 16 generating a gap 22 and then ending the gap 22 by the -17 preamble OB 22, such as is currently practiced in tape 18 recording. Following recording the preamble, the first data 19 portion 13 is recorded at step 264, the first two data segments being DATA0 and EP0 of ECC groups 212 and 213. The 21 next machine step 265 records an RS pattern as RS portion 22 14. This machine step is followed by machines step 266 to ~' -23 record two more data segments into the second data portion ~;
24 13, namely data segments DATA0-EP0 of ECC groups 214 and 215. This recording is followed by machine step 267 build- ;~
26 ing and recording control portion MKS2 15. Then at machine 27 step 268 two more data segments DATA0-EP0 of ECC group 216 ~-~
28 and DATAl-EP1 of ECC group 212. In the flowchart, the steps 29 referring to recording two data segments imply that the data segments are the next two to be recorded as set forth herein TU9890l0B 34 ~112~2 1 to obtain a serial recording of the data block illustrated 2 in Fig. 8. At step 269, it is determined whether or not IB
3 16 is ready to be recorded. Note that the recording require-4 ment is determined by the byte displacement from the pre-amble or the beginning of the block. Viewing Fig. 8, it is 6 se~n that the first OB 16 is not to be recorded until the 7 data segments DATA2-EP2 of ECC groups 215 and 216 have been 8 recorded. These data segments are to be stored in the fifth g data portion 13 in the data block. Accordingly, a counter Inot shown) counting the data segments is usable to indicate 11 when an IB 16 is to be recorded and when the control por-12 tions MKE2 20, ~E 21 and postamble OB 11 are to be re-13 corded. Of course, the number of bytes recorded can be 14 counted and that used for positioning the control portions on the record medium. A simple way to obtain byte count is 16 to count the number of write pulses from a write timing 17 clock (not shown but well known) and using the bit count 18 ~one bit per write clock pulse) to indicate byte displace-19 ment. In any event, ten data segments are to be recorded beL./een the preamble and the first occurring IB 16, between ~-21 successive IB 16s and between the last Is 16 and the post-22 amble. After recording each data segment up to the ninth 23 data segment, a reframing pattern RS 14 is recorded in 24 machine step 270. Then a loop including steps 268 through 270 is repeated until the tenth data segment is recorded 26 whereupon from machines step 269, machine step 276 is entered for building and recording an IB 16 control portion.

29 Following machine step 276, it is determined in machine step 277 whether the IB 16 that was just recorded is the last IB

T~989010~ 35 1 in the block, i.e., corresponding to symbol 227 in Fig. 8.
2 If not, then step 268 is re-executed and the above-described 3 machine operations repeat until the byte count indicates 4 ECCE is the next syndrome segment to be recorded. Then, from machine step 277, two data segments are recorded in 6 machine step 278 as a data portion 13 (not shown in Fig. 1).
7 Then, at machine step 279, the byte displacement count is 8 examined to a6certain whether the just-recorded two data g segments are in the data portion 13 just preceding MKE2 20, if not, the recording is not ready for MKE2 requiring that a 11 reframing pattern RS be recorded at machine step 280. From 12 machine step 280 a loop is executed including machine steps 13 278 through 280. This loop is repeated until the recording -14 is ready for MKE2 whereupon at machine step 285 MKE2 20 is built and recorded. Then at machine step 286 the next two 16 data segments to be recorded (ECCF-EPF of ECC groups 213 and 17 214) are recorded. At machine step 287 the reframing 18 patter~ RS 14 is recorded ~ollowed by recording in step 288 19 the last two data segments to be recorded in this block (ECCF-EPF of ECC groups 215 and 216). Now the postamble is 21 to be recorded in steps 289 and 290 respectively recording 22 MKE and the trailing OB 11. Finally, at machine step 291 23 any errors detected during the recorded are evaluated for 24 ascertaining whether or not the recording should be retried.
Note that in the tape recording, read head 30 is displaced 26 from a recording head 30W for reading the signals as recor-27 ded and supplying the readback signals for error checking as 28 is known but using the read operations herein described. If 29 the errors detected or no errors are detected, then the write operations are exited for performing operations usual TU989010 ~ 36 ~ ~ii2l152 1 tc recorders that are not a part of the present invention.
~ For example, any error in a control portion may be unaccept-3 able but a predetermined small number of errors in the data 4 segments may be permitted. The general algorithm used for reading a recorded block of signals is shown in the Fig. 11 6 flowchart of machine operations. At machine step 300 a 7 sector of information (recorded block of signals) is initi-8 ated in a known manner. As the read head 30 scans the track g over gap 22, the readback circuits look for the preamble burst. This detection is achieved by the Fig. 5-illustrated 11 circuits. Once an OB 11 of the preamble is detected, then 1% MKS 12 is watched for in machine step 301. This action 13 occurs in the Fig. 6-illustrated circuits as above described.
14 At machine step 302, a determination is made as to whether or not ~S has been detected. If not, a time out is incre-16 mented and measured in machine step 304. If the time out 17 has not expired, then a loop of steps 301 through 304 until 18 M~S is found as indicated by an active signal on line 41 or 19 the time out has expired which indicates it was missed (the detection window has expired). If MKE is detected, then 21 from machine step 302, the block is read in machine step 22 303. Machine step 303 is detailed in Fig. 12. If the time 23 out expires, then in machine step 305 error pointers are set . ~ .
for all data segments recorded between MKS 12 and MKS2 15 as the beginning of data was not detected. Also in machine 26 step 305, the Fig. 6-illustrated circuits are set to watch 27 for MKS2 and data clock 32 is inhibited from supplying data 28 signals. Note that the data clock 32 is probably still 29 slaved to the readback signal as no indication by error detect circuit 70 would have indicated a loss of TU989010~ 37 h ~ 1 2 1 5 2 1 synchronization. If there is a loss of clock sync at this 2 point, then the read is aborted. Then, at machine step 306, 3 it is determined whether or not ~S2 is found (line 41 4 signal is active), if yes, then machine step 303 is entered. ~
If MKS2 was not found, then a time out is measured and ;
6 incremented in machine step 307. If there is a time out, -7 then the block cannot be read and a retry will be instituted 8 as is known ir. the art, such as a read backward to use MKE
9 or MKE2 to find a beginning of data. If the time out has not expired, then a MKS2 search loop of machine steps 305, 11 306 and 307 is repeated.

13 Fig. 11 shows the reading machine operations in a simplified 14 flowchart form. Firstly, at machine step 310, two data ~
segments are read from the record medium. At machine step ~;
16 311, it is determined whether or not a detection window has 17 been set up for a control portion other than the reframing 18 portions RS 14. Note that the reframing portion detection 19 uses the Fig. 6-illustrated detector and a window is used for that detection. That repetitive operation is not -21 detailed herein. Without a window, the reframing portion is 22 scanned with step 310 repeated until a control window is generated as for processing an IB 16. For a window, signal 24 processing continues plus the symbol detector of Fig. 6 is activated for detecting a multi-byte control portion. If 26 the control portion is not detected (reading error has ~' 27 oc~u ~ed) as indicated by machine step 312, then that 28 failure is ignored and reading continues. Failure to read 29 either a reframing portion 14 or a multi-byte control portion does not in and of itself indicate loss of clock ' ~1 5 ~J~2 1 sync to the readbac]; signal which indicates reading could 2 continue as the byte displacement count enables data detec-3 tion, i.e., symbol boundaries are known. This action is ~ -4 indicated in step 313; however, if there is a clock sync loss, then dead tracking is continued. Of course, more than 6 three syndrome segments are in error, then an uncorrectable 7 read has occurred requiring aborting the current reading and 8 attempting a retry. Such detection and retry are known and g beyond the scope of the present description. When the control symbol has been detected, as indicated in machine 11 step 312, then at machine step 314, it is determined whether 12 or not the control portion is MKE 21. If not, then the 13 control portion is MXE2 20 indicating that reading has not 14 been completed. If the symbol is MKE, then the block reading i5 ended using known recorder operations. If the 16 detected symbol is MKE2 or MKS 2, at least two more data 17 portions 13 are yet to be read. From machine step 314, a 18 clock sync error is checked at machine step 315. Without a 19 clock sync error, step 310 i8 re-executed. If a clock sync error has been indicated at machine step 315, then dead 21 tracking is continued at step 316 until the next IB 16 is 22 encountered whereupon clock sync is re-established and step 23 310 re-executed. ~ -Fig. 13 diagrammatically shows an optical disk in which the ~6 present invention is practiced using the Fig. l-illustrated 27 format in each of the tracks (not shown) on the disk. A
28 sector mark 331 having a preamble synchronization embossed, 29 etched or otherwise recorded extends radially of disk 330.
Sector mark corresponds to the preamble OB 11 and MKS 12 of TU989010B 39 ~;

21:~2llS2 ~ ~

1 Fig. 1. Dashed lines 332-334 and the ellipsis lunnumbered) 2 indicated the plurality of IB 16 control portions. Addi-3 tional sector markers 336 and 337 enable a plurality of 4 blocks of data to be stored one each track of disk 330; it is to be understood that in a practical embodiment that a 6 relatively large number of sector marks may be employed.

8 While the invention has been particularly shown and de-g scribed with reference to preferred embodiments thereo~, it will be understood by those skilled in the art that various 11 ch~anges in form and details may be made therein without 12 departing from the spirit and scope of the invention.
13 ~ ;
14 ~;

17 ~ ' 1 9 , .: :
~

~7 :.'':''' ~ ;
~ : .

Claims (10)

The embodiments of the invention in which an exclusive property or privilege is claimed are defined as follows:
1. In a record member having a plurality of addressable record tracks, a set of data-representing machine-sensible indicia representing like-sized groups of data signals and error detecting redundancy data machine-sensible indicia, each group of data-representing machine-sensible indicia having said error detecting redundancy machine-sensible indicia disposed immediately adjacent to each other along the length of the track, respectively, the improvement comprising:
each track being arranged with the data-representing machine-sensible indicia being in one contiguous stream, a plurality of spaced apart error correcting syndrome boundary machine-sensible indicia interleaved in said one contiguous stream of data-representing machine-sensible indicia such that a like number of data-representing machine-sensible indicia are disposed between adjacent ones of the error correcting syndrome boundary machine-sensible indicia, error correcting syndrome boundary machine-sensible indicia respectively indicating error correcting syndrome boundaries in said data-representing machine-sensible indicia represented data for effecting error correction;
resync machine-sensible indicia including resynchronization machine-sensible indicia in said track and being interleaved between said groups of data-representing machine-sensible indicia such that a fixed number of said data machine-sensible indicia are disposed between adjacent ones of said groups of data-representing machine-sensible indicia; and error detecting redundancy machine-sensible indicia being disposed at a one of said error correcting syndrome boundary machine-sensible indicia such that the error detecting and correcting redundancy machine-sensible indicia are enabled to be used to correct predetermined data errors disposed on the track and being displaced from the error detecting and correcting machine-sensible indicia with intervening resynchronization signals.
2. In the record member set forth in claim 1, further including, in combination:
a plurality of evenly spaced-apart reframing machine-sensible indicia being disposed between adjacent ones of said syndrome boundary machine-sensible indicia.
3. In the record member set forth in claim 1, further including, in combination:
primary beginning and ending data-beginning marker signals respectively disposed at the longitudinal extremities of the data-representing machine-sensible indicia; and secondary data-beginning marker machine-sensible indicia disposed between predetermined ones of the data-representing machine-sensible indicia in which the byte displacements between the secondary data-beginning marker machine-sensible indicia from the respective primary marker machine-sensible indicia are equal.
4. In a record member having a record track for storing information bearing signals as data-representing machine-sensible indicia, the improvement including, in combination:
a plurality of spaced-apart sets of data-representing machine-sensible indicia disposed in the record track in interleaved groups of said data-representing machine-sensible indicia;
each set of data-representing machine-sensible indicia further having like-sized ECC segments of signals for error correction by error correcting syndrome machine-sensible indicia;
each set of data-representing machine-sensible indicia having an error detection redundancy machine-sensible indicia in each of said like-sized ECC segments, each said error detection redundancy machine-sensible indicia having a data pattern for detecting errors in the data-representing machine-sensible indicia of the respective segments in accordance with a first predetermined generator polynomial whereby error pointers pointing to the data-representing machine-sensible indicia in error can be generated;
a plurality of said sets constituting a group of the data-representing machine-sensible indicia;

each of said groups of data-representing machine-sensible indicia having one or more error detecting and correcting redundancy error correcting and detecting machine-sensible indicia for the data-representing machine-sensible indicia of the respective groups, said error correcting and detecting machine-sensible indicia being generated by a second predetermined generator polynomial in which the data-representing machine-sensible indicia represented data are divided into a given predetermined number of rows for error detection and correction; and resync machine-sensible indicia interposed between said sets at every given predetermined number of the sets which given predetermined number is an integral multiple of said given predetermined number such that the error detecting and correcting redundancy machine-sensible indicia can be used to correct signals between any adjacent pair of said resync signals and wherein said error pointer signals recorded between said pair of resync signals can identify signals in error between any pair of resync signals.
5. The record member set forth in claim 4, wherein said record member is an elongated flexible magnetic strip which includes said record track.
6. In a machine-effected method of operating a record member machine including the machine-executed steps of:
selecting a record track on the record member;
recording information-bearing signals thereon in syndrome segments along the track;
interspersing resync signals between the recorded information-bearing signals between predetermined ones of the syndrome segments; and recording an error correcting redundancy in predetermined ones of the syndrome segments which redundancy is calculated from the information-bearing signals in syndrome segments lying between ones of the resync signals other than the resync signals near which the redundancy is recorded such that the redundancy is usable to correct errors in any of the information-bearing signals.
7. In the machine-effected method set forth in claim 6, further including, the machine-executed steps of:
selecting said information-bearing signals to be in a plurality of ECC groups, generating a separate error correcting redundancy for information-bearing signals in the respective ECC groups; and interleaving the signals from the plurality of ECC
groups along the record track such that the respective redundancies enable error correction of information-bearing signals in the respective ECC groups which are located between diverse ones of said resync signals.
8. In the machine-effected method set forth in claim 7, further including the machine-executed steps of:
appending to each of said syndrome segments an error pointing redundancy.
9. In the machine-effected method set forth in claim 8, further including the machine-executed steps of:
recording all of said information-bearing and redundancy signals in the track as a sequence of symbols which are members of a constrained set of symbols.
10. In the machine-effected method set forth in claim 9, further including the machine-executed steps of:
selecting a magnetic tape as said record medium and making all of the resync signals symmetrical for enabling read forward and backward while maintaining the capability of error correcting the information-bearing signals across said resync signals.
CA 2112452 1989-04-27 1989-10-02 Enhanced data formats and machine operations for enabling error correction Expired - Fee Related CA2112452C (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US343,551 1989-04-27
US07/343,551 US5109385A (en) 1989-04-27 1989-04-27 Enhanced data formats and machine operations for enabling error correction
CA002000013A CA2000013C (en) 1989-04-27 1989-10-02 Data formats and machine operations for enabling error correction

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CA002000013A Division CA2000013C (en) 1989-04-27 1989-10-02 Data formats and machine operations for enabling error correction

Publications (2)

Publication Number Publication Date
CA2112452A1 CA2112452A1 (en) 1990-10-28
CA2112452C true CA2112452C (en) 1998-05-05

Family

ID=25673751

Family Applications (1)

Application Number Title Priority Date Filing Date
CA 2112452 Expired - Fee Related CA2112452C (en) 1989-04-27 1989-10-02 Enhanced data formats and machine operations for enabling error correction

Country Status (1)

Country Link
CA (1) CA2112452C (en)

Also Published As

Publication number Publication date
CA2112452A1 (en) 1990-10-28

Similar Documents

Publication Publication Date Title
US5172381A (en) Enhanced data formats and machine operations for enabling error correction
US5109385A (en) Enhanced data formats and machine operations for enabling error correction
JP2928177B2 (en) Apparatus and method for formatting and recording / reproducing digital data on magnetic tape
US6181497B1 (en) System and method for providing nonadjacent redundancy synchronization bytes
US5243471A (en) Method and apparatus for detecting a start of data position in differing tracks
US3860907A (en) Data resynchronization employing a plurality of decoders
KR100326981B1 (en) Defect tolerant binary synchronization mark
EP0802536B1 (en) Recording medium, signal recording apparatus thereof, and signal reproducing apparatus thereof
KR100393386B1 (en) Run length limited encoding/decoding with robust resync
US3641534A (en) Intrarecord resynchronization in digital-recording systems
JPS5849923B2 (en) Error test data
US6462898B2 (en) Disk drive with information encoded in the position error signal fields
JP2002133793A (en) Data synchronism detecting method, data synchronism detecting device, information recording method and device, information reproducing method and device, information recording format, signal processing device, information recording reproducing device, and information storage medium
US5625505A (en) Method of and apparatus for regenerating partial-response record signal
US6141176A (en) Data storage disk with information encoded in the position error signal fields
CA2112452C (en) Enhanced data formats and machine operations for enabling error correction
US5276561A (en) Apparatus for reproducing digital signal
EP0242093A1 (en) Resynchronization of serial data blocks
US6574756B1 (en) Method and apparatus for identifying the start of a data field using a fault tolerant sync word
JP3708619B2 (en) Error correction system using erasure flag
EP0410897B1 (en) Apparatus for reproducing digital signal
JPH0642303B2 (en) Data recording / reproducing device
JPH03119575A (en) Demodulating circuit
JPS62184663A (en) Information storage system

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed