WO2023172279A1 - Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate - Google Patents

Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate Download PDF

Info

Publication number
WO2023172279A1
WO2023172279A1 PCT/US2022/032575 US2022032575W WO2023172279A1 WO 2023172279 A1 WO2023172279 A1 WO 2023172279A1 US 2022032575 W US2022032575 W US 2022032575W WO 2023172279 A1 WO2023172279 A1 WO 2023172279A1
Authority
WO
WIPO (PCT)
Prior art keywords
insulated
gate
silicon
substrate
channel region
Prior art date
Application number
PCT/US2022/032575
Other languages
French (fr)
Inventor
Serguei Jourba
Catherine Decobert
Feng Zhou
Jinho Kim
Xian Liu
Nhan Do
Original Assignee
Silicon Storage Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US17/824,812 external-priority patent/US20230290864A1/en
Application filed by Silicon Storage Technology, Inc. filed Critical Silicon Storage Technology, Inc.
Priority to TW112104492A priority Critical patent/TW202401775A/en
Publication of WO2023172279A1 publication Critical patent/WO2023172279A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • H01L29/42328Gate electrodes for transistors with a floating gate with at least one additional gate other than the floating gate and the control gate, e.g. program gate, erase gate or select gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/0886Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7855Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with at least two independent gates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/49Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor

Definitions

  • the present disclosure relates to a method of integration of non-volatile flash memory and high voltage transistors with low voltage FinFET transistors.
  • split gate non-volatile flash memory cells having a select gate, a floating gate, a control gate and an erase gate are well known in the art. See for example U.S. patents 6,747,310 and 7,868,375. It is also known to form logic devices (i.e., low voltage and high voltage logic devices) on the same silicon chip as the memory cells, and in doing so share some of the processing steps for forming portions of both the memory cells and logic devices (e.g. forming gates for both memory cells and logic devices using the same polysilicon deposition process). However, other processing steps in forming the memory cells can adversely affect the previously fabricated logic devices, and vice versa, so it often can be difficult and complex to form both types of devices on the same wafer.
  • logic devices i.e., low voltage and high voltage logic devices
  • FinFET types of structures have been proposed for memory cell structures.
  • a fin shaped member of semiconductor material connects the source to the drain regions.
  • the fin shaped member has a top surface and two side surfaces. Current from the source to the drain regions can then flow along the top surface as well as the two side surfaces of the fin shaped member.
  • the effective width of the channel region is increased, thereby increasing the current flow.
  • the effective width of the channel region is increased without sacrificing more semiconductor real estate by "folding" the channel region into two side surfaces, thereby reducing the "footprint" of the channel region.
  • Non-volatile memory cells using such FinFETs have been disclosed.
  • method of forming a device comprising: providing a substrate of silicon having first, second and third areas; recessing an upper surface of the substrate in the first area and an upper surface of the substrate in third area, relative to an upper surface of the substrate in the second area; removing portions of the substrate in the second area to form an upwardly extending fin of silicon having a pair of side surfaces extending up and terminating at a top surface; forming a first source region and a first drain region in the first area, wherein the first source region and the first drain region define a first channel region of the substrate extending there between; forming a second source region and a second drain region in the fin of silicon to define a second channel region of the substrate extending there between along the top surface and the pair of side surfaces of the fin of silicon; forming a third source region and a third drain region in the third area, wherein the third source region and the third drain region define a third channel region of the substrate extending there between; forming a floating
  • a device comprising: a substrate of silicon having first, second and third areas, wherein: an upper surface in the first area is planar, an upper surface in the third area is planar, an upper surface in the second area includes an upwardly extending fin of silicon that includes a pair of side surfaces extending up and terminating at a top surface, and the upper surface in the first area and the upper surface in the third area are recessed below the top surface of the fin of silicon; a memory cell in the first area, comprising: first source and first drain regions formed in the first area with a first channel region of the substrate extending there between, a floating gate of polysilicon disposed over and insulated from a first portion of the first channel region, a word line gate of metal disposed over and insulated from a second portion of the first channel region, a control gate of metal disposed vertically over and insulated from a top surface of the floating gate, the control gate of metal is disposed laterally adjacent to and insulated from a pair of side surfaces of the floating gate, such that the control gate
  • FIGs. 1A-1R are perspective cross sectional views showing steps in forming nonvolatile memory cells, HV devices, and logic devices on a semiconductor substrate in accordance with the present examples.
  • Fig. 2 is a side cross sectional view of memory cells in the memory cell area, logic devices in the logic device area and an HV device in the HV device area of the semiconductor substrate.
  • Fig. 3 is a side cross sectional view of the memory cells in the memory cell area of the semiconductor substrate.
  • Fig. 4 is a side cross sectional view of the logic devices in the logic device area of the semiconductor substrate. DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 A-1R there are shown perspective cross-sectional views of the steps in the process of making pairs of memory cells in a memory cell area (also referred to as MC area or first area) 2 of a semiconductor wafer substrate (also referred to as substrate) 10, logic devices in a logic device area (also referred to as logic area or second area) 4 of the substrate 10, and high voltage transistor devices in a HV device area (also referred to as HV area or third area) 6 of the substrate 10.
  • the process begins by recessing the upper surface of the substrate by forming a layer of silicon dioxide (also referred to as oxide) 12 on the substrate 10, where substrate 10 may be formed of P type single crystalline silicon.
  • Oxide layer 12 can be formed by deposition or by thermal oxidation.
  • a layer of silicon nitride 14 (also referred to as nitride) is formed on oxide layer 12.
  • a photolithography masking process is then used to pattern the nitride layer 14 and oxide layer 12 (i.e. selectively remove some portions of the layers but not others).
  • the photolithography masking process includes coating photoresist material on the nitride layer 14, followed by exposing and developing the photoresist to remove the photoresist material from the memory cell and HV device areas 2/6 while maintaining the photoresist in the logic device area 4.
  • Nitride and oxide etches are respectively used to remove the exposed nitride and oxide layers 14/12 from the memory cell and HV device areas 2/6 leaving the substrate 10 exposed (the photoresist protects these layers from the etches in the logic device area 4).
  • a silicon oxidation alone, or a silicon oxidation in combination with a silicon etch is used to recess the exposed upper surface of the substrate 10 in the memory cell and HV device areas 2/6.
  • Oxide and nitride layers 12/14 protect the logic device area 4 from this oxidation/etch.
  • the resulting structure after silicon oxide removal in memory cell and HV device areas 2/6 is shown in Fig. 1 A, where the upper surface of the substrate 10 in the memory cell and HV device areas 2/6 is recessed below the surface of the substrate 10 in the logic device area 4 by a recess amount R.
  • a non-limiting example of the amount of recess R can include approximately 50 nm.
  • Nitride and oxide layers 14/12 are removed from the logic device area 4 (e.g. by one or more etches), leaving the surface of the substrate 10 exposed.
  • the upper surface of the substrate 10 at this point is stepped, where the portions of the upper surface of the substrate 10 in the memory cell and HV device areas 2/6 are recessed (i.e., lower) relative to the portion of the upper surface of the substrate 10 in the logic device area 4 by recess R.
  • An oxide layer 16 is then formed on the surface of the substrate 10 in all three areas 2/4/6, followed by the formation of a polysilicon (also referred to as poly) layer 18 by a first polysilicon deposition on oxide layer 16.
  • the polysilicon layer 18 is then removed from logic device area 4 by chemical mechanical polish (or by chemical etch through a photoresist mask operation that protects memory cell and HV device areas 2/6), while maintaining the polysilicon layer 18 in the memory cell and HV device areas 2/6, as illustrated in Fig. IB.
  • the polysilicon layer 18 will eventually be used to form the floating gates of the memory cells in memory cell area 2.
  • An oxide layer 20 is formed over the structure, and a nitride layer 22 is formed on the oxide layer 20.
  • the structure is covered with photoresist, which is exposed and developed to selectively remove the photoresist from portions of the memory cell area 2 and HV device area 6, leaving selected portions of nitride layer 22 exposed.
  • One or more etches are performed to form trenches through the exposed portions of nitride layer 22, and through the underlying portions of oxide layer 20, polysilicon layer 18, oxide layer 16 and into the substrate 10 (where the trenches divide polysilicon layer 18 into strips of polysilicon in the memory cell and HV device areas 2/6), leaving trenches 10b extending into substrate 10 in both the memory cell and HV device areas 2/6.
  • the structure is covered in a thick layer of insulation material such as oxide (i.e., STI oxide) 24 (filling the trenches 10b with oxide), which is then planarized (e.g., by chemical mechanical polish - CMP) to expose the top surface of nitride layer 22 in the logic area 4.
  • a thick layer of insulation material such as oxide (i.e., STI oxide) 24 (filling the trenches 10b with oxide), which is then planarized (e.g., by chemical mechanical polish - CMP) to expose the top surface of nitride layer 22 in the logic area 4.
  • oxide i.e., STI oxide
  • Oxide spacers 26 are formed on the nitride layer 22 in the logic device area 4, as shown in Fig. ID.
  • Oxide spacers 26 can be formed by depositing a layer of material (e.g., amorphous carbon) on the structure. The layer of material is patterned by forming photoresist, selectively removing strips of the photoresist in the logic device area 4, and removing the underlying exposed portions of the layer of material to form trenches in the layer of material in the logic device area 4 that extend down to and expose the underlying nitride layer 22. Oxide spacers 26 are then formed in the trenches.
  • a layer of material e.g., amorphous carbon
  • spacers Formation of spacers is well known in the art, and involves the deposition of a material over the contour of a structure, followed by an anisotropic etch process, whereby the material is removed from horizontal surfaces of the structure, while the material remains largely intact on vertically oriented surfaces of the structure (often with a rounded upper surface).
  • oxide spacers 26 are formed along the sidewalls of trenches in the layer of material. The remaining portions of layer of material are then removed by an etch, resulting in the structure shown in Fig. ID.
  • the structure is covered with photoresist, which is exposed and developed to remove the photoresist from the logic device area 4.
  • a nitride etch is then used to remove the exposed portions of nitride layer 22, followed by an oxide etch to remove exposed portions of oxide layers 16/20, in the logic device area 4.
  • a silicon etch is then used to recess the exposed surface of the substrate 10 in the logic device area 4, forming upwardly extending fins of silicon 10a of the silicon substrate 10.
  • the resulting structure is shown in Fig. IE.
  • the structure is covered in a thick layer of insulation material such as oxide (i.e., STI oxide) 30, which is then planarized (e.g., by chemical mechanical polish - CMP) to expose the top surface of nitride layer 22.
  • An etch is used to remove the exposed nitride layer 22, as shown in Fig. IF.
  • One or more etches can be performed to remove oxide layer 20 from the memory cell area 2 (exposing polysilicon layer 18), and to selectively recess oxide layers 24 and 30 in the memory cell, logic device and HV device areas 2/4/6 (including recessing oxide 24 between the strips of polysilicon layer 18 in the memory cell area 2).
  • An insulation layer 32 which can contain three sublayers of a first oxide, nitride and a second oxide (e.g., an ONO layer) is formed over the structure.
  • a polysilicon layer 34 is formed on the insulation layer 32 by a second polysilicon deposition (i.e., a different polysilicon deposition than the first polysilicon deposition).
  • An oxide layer 35 is formed on the polysilicon layer 34, and a hard mask layer (e.g., nitride) 36 is formed on oxide layer 35.
  • a hard mask layer e.g., nitride
  • Photoresist is formed over the structure, and partially removed to expose the HV device area 6 and portions of the memory cell area 2, leaving portions of the hard mask layer 36 exposed.
  • a nitride etch is used to remove the exposed portions of hard mask layer 36, exposing portions of oxide layer 35 which are removed by etch to expose portions of polysilicon layer 34.
  • a polysilicon etch is used to remove the exposed portions of polysilicon layer 34, exposing portions of the insulation layer 32.
  • An etch is used to remove the exposed portions of insulation layer 32, exposing portions of the polysilicon layer 18.
  • Oxide spacers 38 are then formed by oxide deposition and anisotropic etch.
  • a polysilicon etch is then used to remove the exposed portions of polysilicon layer 18. The resulting structure is shown in Fig.
  • Photoresist is formed over the structure, and partially removed to expose portions of the memory cell area 2 (adjacent the ends of the polysilicon layer strips 18). An implantation is then performed to form source regions 40 (also referred to herein as first source regions) in the memory cell area 2 of the substrate underneath where the photoresist was removed. After photoresist removal, a layer of oxide (tunnel oxide) 42 is formed on the exposed ends of the polysilicon layer strips 18 (e.g., by high temperature oxidation - HTO).
  • oxide tunnel oxide
  • a polysilicon layer 44 is then formed over the structure by a third polysilicon deposition (i.e., a different polysilicon deposition than the first and second polysilicon depositions).
  • the polysilicon layer 44 is planarized by CMP, and further etched with a poly silicon etch back, leaving blocks of the polysilicon layer 44 extending over the source regions 40 and along oxide layer 42 in the memory cell area 2, and leaving blocks of the poly silicon layer 44 in the HV device area 6.
  • the structure is covered with a layer of oxide 46. The resulting structure is shown in Fig. II.
  • Photoresist is formed over the structure, and partially removed to expose portions of the oxide layer 46 in memory cell area 2 (i.e., over center portions of the polysilicon strips 18).
  • An oxide etch is used remove the exposed portions of oxide layer 46, exposing portions of polysilicon layer 34.
  • a polysilicon etch is used to remove the exposed portions of polysilicon layer 34, exposing portions of insulation layer 32.
  • An etch e.g., oxide, nitride, oxide etches
  • a polysilicon etch is used to remove the center portions of polysilicon strips 18.
  • the resulting structure is shown in Fig. 1J (after photoresist removal).
  • Oxide spacers 47 are formed on the exposed sidewalls of polysilicon layers 18 and 34 in the memory cell area 2 by oxide deposition and anisotropic etch. Photoresist is formed over the structure, and partially removed to expose logic area 4. Etches are used to remove oxide layer 46, polysilicon layer 34, insulation layer 32, and an upper portion of oxide 30 to expose top portions of fins 10a (i.e., so that fins of silicon 10a protrude out from the recessed top surface of oxide layer 30). The resulting structure is shown in Fig. IK (after photoresist removal).
  • An oxide layer 49 is formed on the structure including on fins 10a and the substrate surface between source regions 40.
  • a dummy polysilicon layer 50 is formed on the oxide layer 49 by a fourth polysilicon deposition (i.e., a different polysilicon deposition than the first, second and third polysilicon depositions).
  • the dummy polysilicon layer 50 is then planarized using CMP to remove the portions of dummy polysilicon layer 50 over oxide 46, where portions of dummy polysilicon layer 50 remain in the memory cell and logic device areas 2/4 as shown in Fig. IL.
  • One or more hard mask layers are then formed on the structure.
  • an amorphous carbon layer 52 is formed on the structure, and an oxide layer 54 is formed on amorphous carbon layer 52.
  • Photoresist is formed on oxide layer 54, and partially removed to expose portions of the oxide layer 54 in the memory cell and logic device areas 2/4.
  • An oxide etch is used remove the exposed portions of oxide layer 54, exposing portions of amorphous carbon layer 52.
  • a carbon etch is used remove the exposed portions of amorphous carbon layer 52, exposing portions of dummy polysilicon layer 50.
  • a polysilicon etch is used to remove exposed portions of dummy polysilicon layer 50.
  • Photoresist is again formed on the structure, and partially removed to expose portions of the oxide layer 54 in the HV device area 6 (while leaving memory cell and logic device areas 2/4 covered).
  • An oxide etch is used remove the exposed portions of oxide layer 54 (in the HV device area 6), exposing portions of amorphous carbon layer 52.
  • a carbon etch is used remove the exposed portions of amorphous carbon layer 52, exposing portions of oxide layer 46.
  • An oxide etch is used to remove the exposed portions of oxide layer 46, exposing portions of polysilicon layer 44.
  • a polysilicon etch is used to remove exposed portions of polysilicon layer 44. This series of etches results in a block of the poly silicon layer 44 remaining in the HV device area 6.
  • the resulting structure is shown in Fig. IN (after photoresist removal).
  • Photoresist is formed on the structure, and partially removed to expose the oxide 49 on the substrate surface adjacent blocks of dummy polysilicon layer 50 (at the bottom of trench 56 of FIG. IN) in the memory cell area 2.
  • An LDD (lightly doped drain) implant is performed to start the formation of drain region 60 in the substrate 10 at the bottom of trench 56 in the memory cell area 2 (i.e., between blocks of dummy polysilicon layer 50).
  • nitride spacers 58 are formed on the exposed sidewalls of dummy polysilicon layer 50 and polysilicon layer 44 by nitride deposition and anisotropic etch, as shown in Fig. 10.
  • Photoresist is formed on the structure, and partially removed to expose the oxide 49 on the substrate surface adjacent blocks of dummy polysilicon layer 50 (at the bottom of trench 56 of FIG. IM) in the memory cell area 2, and adjacent the block of polysilicon layer 44 in the HV device area 6.
  • An n-type implantation is then used to further form n-type drain region 60 in the substrate 10 at the bottom of trench 56 in the memory cell area 2 (i.e., between blocks of dummy polysilicon layer 50) (also referred to herein as first drain region), and n-type sourcedrain regions 62/64 in the substrate 10 on opposite sides of blocks of poly silicon layer 44 in the HV device area 6 (also referred to herein as third source regions and third drain regions).
  • p-type transistors can also be formed simultaneously on the same substrate. Therefore, after removal of photoresist, similar photoresist patterning / p-type implantation / photoresist strip sequence is performed to form p- type source-drain regions 62/64 in the HV device areas 6 (also referred to herein as third source regions and third drain regions).
  • the oxide on the fins 10a in logic device area 4 is removed by an etch, and an epitaxial growth followed by n-type implant are performed to form n-type epitaxial source/drain regions 66/68 in the fins 10a on either side of the remaining strip of dummy polysilicon layer 50 for n-type logic devices in the logic device area 4 (also referred to herein as second source regions and second drain regions).
  • Similar photoresist patterning / hard mask etch / photoresist strip / epitaxial growth / p-type implant sequence is used to form p-type epitaxial source-drain regions 66/68 for p-type devices in logic device area 4 (also referred to herein as second source regions and second drain regions).
  • the resulting structure is shown in Fig. IP.
  • oxide layer 49, oxide layer 54, and amorphous carbon layer 52 are next removed by etch.
  • a nitride layer 70 is formed on the structure, and a thick oxide layer 72 is formed on nitride layer 70.
  • a chemical mechanical polish is used to planarize oxide layer 72, using nitride layer 70 as the polish stop.
  • Nitride layer 70 is then selectively removed by chemical mechanical polishing over the strips of dummy polysilicon layer 50/34 in the memory cell area 2 and in logic device area 4 using oxide layers 46 and 72 as etch-stop layers.
  • a selective poly etch is used to remove the exposed strips of dummy polysilicon layer 50 in the memory cell area 2 (also referred to herein as first blocks of polysilicon) and logic device area 4 (also referred to herein as second blocks of polysilicon), and the strips of polysilicon layer 34 in the memory cell area 2 (also referred to herein as third blocks of polysilicon).
  • a layer of oxide 74 is formed on the silicon substrate 10 where the strips of dummy polysilicon layer 50 were removed.
  • a layer of high K material 76 i.e. having a dielectric constant K greater than that of oxide, such as HfO2, ZrO2, TiO2, Ta2O5, or other adequate materials
  • One or more metal layers are then formed on the structure.
  • a TiN layer 77 is formed on the structure, followed by a thick layer of tungsten 78, followed by CMP, leaving strips of metal 77/78 on high K material 76 in the memory cell and logic device areas 2/4 (effectively replacing dummy polysilicon strips 50 and polysilicon layer strips 34 previously removed), as shown in Fig. IQ.
  • a nitride layer 80 is formed over the structure, and an oxide layer 82 is formed on nitride layer 80.
  • Photoresist is formed over the structure, with portions over the source region 60 in the memory cell area 2, over source/drain regions 66/68 in the logic device area 4, and over source/drain regions 62/64 in the HV device area 6, removed, leaving openings that expose portions of oxide layer 82.
  • One or more etches are used to form contact holes through the openings that extend down to and expose source region 60, source/drain regions 66/68, and source/drain regions 62/64.
  • the contact holes are filled with conductive material (e.g. TiN/Tungsten) to form conductive contacts 84.
  • conductive material e.g. TiN/Tungsten
  • Figs. 2 and 3 are cross sectional views showing the memory cells 100 formed in the memory cell area 2.
  • Respective memory cells 100 include respective source and drain regions 40 and 60 that define a planar channel region 86 in the substrate there between (also referred to herein as first channel region).
  • Floating gate 18a is polysilicon and is disposed over and controls the conductivity of a first portion of the channel region 86
  • the metal word line (select) gate 78a also referred to herein as the first block of metal
  • the metal control gate 78b is disposed over the floating gate 18a
  • the polysilicon erase gate 44a is disposed over the source region 40.
  • the erase gate 44a can have a notch or concavity that faces an edge of the floating gate 18a for enhanced tunneling performance through the intervening tunnel oxide layer 42.
  • the memory cells 100 are formed in pairs end to end, where each memory cell pair shares a common drain region 60, and adjacent pairs of memory cells share a common erase gate 44a and source region 40.
  • Figs. 2 and 4 are cross sectional views of the logic devices 102 formed in the logic device area 4.
  • Each logic device 102 includes source and drain regions 66 and 68 that define a channel region 88 in the substrate fin 10a there between (also referred to herein as second channel region).
  • Each fin of silicon 10a includes a pair of side surfaces extending up and terminating at a top surface.
  • channel region 88 includes a top surface portion 88a extending along the top of the fin structure 10a, and side surface portions 88b extending along the sides of the fin structure 10a.
  • the logic gate 78c (also referred to herein as the second block of metal) is disposed over the top surface portion of the channel region 88a, and laterally adjacent to the side surface portions of the channel region 88b (i.e., logic gate 78c wraps around the top and side surface portions 88a/88b of fin 10a), for controlling the conductivity of the channel region 88.
  • Fig. 2 includes a cross sectional view of the HV device 104 (also referred to herein as a high voltage device) formed in the HV device area 6.
  • a high voltage device is one having an operating voltage that is greater than that of the logic device 102.
  • Each HV device includes source and drain regions 62 and 64 that define a planar channel region 90 in the substrate there between (also referred to herein as third channel region).
  • the HV gate 44b (also referred to herein as device gate) is disposed over and controls the conductivity of channel region 90.
  • planar memory cells 100 i.e. memory cells that are formed on a planar region of the substrate
  • planar HV devices 104 i.e., devices that are formed on a planar region of the substrate
  • the FinFET transistor architecture of the logic devices 102 provides enhanced channel control with a tri -gate configuration and enables further scaling of the transistor dimensions.
  • the upper surface of substrate 10 is recessed in the memory cell and HV device areas 2/6 relative to the logic device area 4.
  • the planar surfaces of the substrate 10 which constitute the channel regions in the memory cell and HV device areas 2/6 have a height that is recessed below the tops of the fins 10a in the logic device area 4 by a recess amount R as shown in Fig. 2, which accommodates the higher gate stack thickness and topology of the memory cell and HV devices 100/104 relative to the logic devices 102.
  • common processing in the logic device area 4 and the memory cell and HV device areas 2/6 is facilitated.
  • having fins 10a in the logic device area 4 rising above the height of the substrate surface in the memory cell area 2 simplifies the common formation steps of blocks of dummy poly silicon layer 50, oxide layer 74, high K layer 76, TiN layer 77 and blocks of tungsten 78 in both regions, where the resulting metal gates 78a having a planar bottom surface are formed for the memory cells using the same formation steps that are used to form metal gates 78c having a bottom surface wrapping around the fins 10a for the logic devices 102.
  • a common implantation operation forms the memory cell drain regions 60 and HV device source/drain regions 62/64.
  • control gates 78a, control gates 78b and logic gates 78c are formed using the same metal deposition processing.
  • Control gates 78b can be made thinner without compromising low resistivity given their highly conductive metal composition.
  • Control gates 78b are formed as continuous lines extending across multiple active regions, with a bottom surface portion 79 that extends down between adjacent floating gate 18 for better capacitive coupling (e.g., as best shown in Fig.
  • control gate 78b has a first portion vertically over the floating gate 18, and a second portion 79 laterally adjacent to the floating gate 18 which results from recessing the STI oxide 24 between the floating gates 18 before the insulation layer 32 and polysilicon layer 34 are formed.
  • Still another advantage is the combination of polysilicon material for the HV gate 44b, floating gate 18a, and erase gate 44a (for ease of manufacture, and better control of tunneling between the floating and erase gates 18a/44a) and metal material insulated by a high K material for the word line gates 78a, control gates 78b and logic gates 78c (for enhanced conductivity and performance).
  • Dummy polysilicon layer 50 is used to form dummy gates in the memory cell and logic areas 2/4, which are removed and replaced with metal word line gates 78a and control gates 78b for the memory cells and logic gates 78c for the logic devices.
  • the word line gate is insulated from the second portion of the first channel region by at least the layer of high K material
  • the logic gate is insulated from the second channel region by at least the layer of high K material
  • the control gate is insulated from the floating gate by at least the layer of high K material.
  • the word line gate is further insulated from the second portion of the first channel region by an oxide layer
  • the logic gate is further insulated from the second channel region by the oxide layer.
  • the control gate is further insulated from the floating gate by an insulation layer that comprises a first oxide, a nitride and a second oxide sublayers.
  • adjacent includes “directly adjacent” (no intermediate materials, elements or space disposed there between) and “indirectly adjacent” (intermediate materials, elements or space disposed there between)
  • mounted to includes “directly mounted to” (no intermediate materials, elements or space disposed there between) and “indirectly mounted to” (intermediate materials, elements or spaced disposed there between)
  • electrically coupled includes “directly electrically coupled to” (no intermediate materials or elements there between that electrically connect the elements together) and “indirectly electrically coupled to” (intermediate materials or elements there between that electrically connect the elements together).
  • forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements there between, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.

Abstract

A method of forming a device on a silicon substrate having first, second and third areas includes recessing an upper substrate surface in the first and third areas, forming an upwardly extending silicon fin in the second area, forming first source, drain and channel regions in the first area, forming second source, drain and channel regions in the fin, forming third source, drain and channel regions in the third area, forming a floating gate over a first portion of the first channel region using a first polysilicon deposition, forming an erase gate over the first source region and a device gate over the third channel region using a second polysilicon deposition, and forming a word line gate over a second portion of the first channel region, a control gate over the floating gate, and a logic gate over the second channel region using a metal deposition.

Description

METHOD OF FORMING A DEVICE WITH PLANAR SPLIT GATE NON-VOLATILE MEMORY CELLS, PLANAR HV DEVICES, AND FINFET LOGIC DEVICES ON A SUBSTRATE
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 63/317,810, filed on March 8, 2022, and, U.S. Patent Application No. 17/824,812, filed on May 25, 2022.
TECHNICAL FIELD
[0002] The present disclosure relates to a method of integration of non-volatile flash memory and high voltage transistors with low voltage FinFET transistors.
BACKGROUND OF THE INVENTION
[0003] Split gate non-volatile flash memory cells having a select gate, a floating gate, a control gate and an erase gate are well known in the art. See for example U.S. patents 6,747,310 and 7,868,375. It is also known to form logic devices (i.e., low voltage and high voltage logic devices) on the same silicon chip as the memory cells, and in doing so share some of the processing steps for forming portions of both the memory cells and logic devices (e.g. forming gates for both memory cells and logic devices using the same polysilicon deposition process). However, other processing steps in forming the memory cells can adversely affect the previously fabricated logic devices, and vice versa, so it often can be difficult and complex to form both types of devices on the same wafer.
[0004] To solve problems with reduced channel widths by shrinking lithography size, FinFET types of structures have been proposed for memory cell structures. In a FinFET type of structure, a fin shaped member of semiconductor material connects the source to the drain regions. The fin shaped member has a top surface and two side surfaces. Current from the source to the drain regions can then flow along the top surface as well as the two side surfaces of the fin shaped member. Thus, the effective width of the channel region is increased, thereby increasing the current flow. However, the effective width of the channel region is increased without sacrificing more semiconductor real estate by "folding" the channel region into two side surfaces, thereby reducing the "footprint" of the channel region. Non-volatile memory cells using such FinFETs have been disclosed. Some examples of prior art FinFET non-volatile memory structures include U.S. Pat. Nos. 7,423,310, 7,410,913 and 8,461,640, the entire contents of each of which is incorporated herein by reference. What these prior art references do not contemplate is a FinFET type configuration for logic devices formed on the same wafer substrate as both nonvolatile memory cells and high voltage transistor devices, both of a non-FinFET type configuration.
[0005] U.S. Pat. Nos. 9,972,630 and 10,249,631, the entire contents of each of which is incorporated herein by reference, disclose a memory device with FinFET type logic devices and non-FinFET memory cells. However, these patents fail to contemplate the contemporaneous formation of high voltage transistor devices of a non-FinFET type configuration.
BRIEF SUMMARY OF THE INVENTION
[0006] The aforementioned problems and needs are addressed by method of forming a device, comprising: providing a substrate of silicon having first, second and third areas; recessing an upper surface of the substrate in the first area and an upper surface of the substrate in third area, relative to an upper surface of the substrate in the second area; removing portions of the substrate in the second area to form an upwardly extending fin of silicon having a pair of side surfaces extending up and terminating at a top surface; forming a first source region and a first drain region in the first area, wherein the first source region and the first drain region define a first channel region of the substrate extending there between; forming a second source region and a second drain region in the fin of silicon to define a second channel region of the substrate extending there between along the top surface and the pair of side surfaces of the fin of silicon; forming a third source region and a third drain region in the third area, wherein the third source region and the third drain region define a third channel region of the substrate extending there between; forming a floating gate disposed over and insulated from a first portion of the first channel region of the substrate using a first poly silicon deposition; forming an erase gate disposed over and insulated from the first source region and a device gate disposed over and insulated from the third channel region of the substrate using a second polysilicon deposition different from the first polysilicon deposition; and forming a word line gate disposed over and insulated from a second portion of the first channel region, a control gate disposed over and insulated from the floating gate, and a logic gate disposed over and insulated from the second channel region of the substrate, using a metal deposition.
[0007] A device, comprising: a substrate of silicon having first, second and third areas, wherein: an upper surface in the first area is planar, an upper surface in the third area is planar, an upper surface in the second area includes an upwardly extending fin of silicon that includes a pair of side surfaces extending up and terminating at a top surface, and the upper surface in the first area and the upper surface in the third area are recessed below the top surface of the fin of silicon; a memory cell in the first area, comprising: first source and first drain regions formed in the first area with a first channel region of the substrate extending there between, a floating gate of polysilicon disposed over and insulated from a first portion of the first channel region, a word line gate of metal disposed over and insulated from a second portion of the first channel region, a control gate of metal disposed vertically over and insulated from a top surface of the floating gate, the control gate of metal is disposed laterally adjacent to and insulated from a pair of side surfaces of the floating gate, such that the control gate of metal wraps around the top surface and the pair of side surfaces of the floating gate, and an erase gate of polysilicon disposed over and insulated from the first source region; a high voltage device in the third area, comprising: third source and third drain regions formed in the third area with a third channel region of the substrate extending there between, and a device gate of polysilicon disposed over and insulated from the third channel region; and a logic device in the second area, comprising: second source and second drain regions formed in the fin of silicon with a second channel region of the substrate extending there between along the top surface and the pair of side surfaces of the fin of silicon, and a logic gate disposed vertically over and insulated from the top surface of the fin of silicon, the logic gate disposed laterally adjacent to and insulated from the pair of side surfaces of the fin of silicon, such that the logic gate wraps around the top surface and the pair of side surfaces of the fin of silicon.
[0008] Other objects and features of the present disclosure will become apparent by a review of the specification, claims and appended figures.
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] Figs. 1A-1R are perspective cross sectional views showing steps in forming nonvolatile memory cells, HV devices, and logic devices on a semiconductor substrate in accordance with the present examples.
[0010] Fig. 2 is a side cross sectional view of memory cells in the memory cell area, logic devices in the logic device area and an HV device in the HV device area of the semiconductor substrate.
[0011] Fig. 3 is a side cross sectional view of the memory cells in the memory cell area of the semiconductor substrate.
[0012] Fig. 4 is a side cross sectional view of the logic devices in the logic device area of the semiconductor substrate. DETAILED DESCRIPTION OF THE INVENTION
[0013] Referring to Figures 1 A-1R there are shown perspective cross-sectional views of the steps in the process of making pairs of memory cells in a memory cell area (also referred to as MC area or first area) 2 of a semiconductor wafer substrate (also referred to as substrate) 10, logic devices in a logic device area (also referred to as logic area or second area) 4 of the substrate 10, and high voltage transistor devices in a HV device area (also referred to as HV area or third area) 6 of the substrate 10.
[0014] The process begins by recessing the upper surface of the substrate by forming a layer of silicon dioxide (also referred to as oxide) 12 on the substrate 10, where substrate 10 may be formed of P type single crystalline silicon. Oxide layer 12 can be formed by deposition or by thermal oxidation. A layer of silicon nitride 14 (also referred to as nitride) is formed on oxide layer 12. A photolithography masking process is then used to pattern the nitride layer 14 and oxide layer 12 (i.e. selectively remove some portions of the layers but not others). The photolithography masking process includes coating photoresist material on the nitride layer 14, followed by exposing and developing the photoresist to remove the photoresist material from the memory cell and HV device areas 2/6 while maintaining the photoresist in the logic device area 4. Nitride and oxide etches are respectively used to remove the exposed nitride and oxide layers 14/12 from the memory cell and HV device areas 2/6 leaving the substrate 10 exposed (the photoresist protects these layers from the etches in the logic device area 4). After the remaining photoresist is removed from the logic device area 4, a silicon oxidation alone, or a silicon oxidation in combination with a silicon etch, is used to recess the exposed upper surface of the substrate 10 in the memory cell and HV device areas 2/6. Oxide and nitride layers 12/14 protect the logic device area 4 from this oxidation/etch. The resulting structure after silicon oxide removal in memory cell and HV device areas 2/6 is shown in Fig. 1 A, where the upper surface of the substrate 10 in the memory cell and HV device areas 2/6 is recessed below the surface of the substrate 10 in the logic device area 4 by a recess amount R. A non-limiting example of the amount of recess R can include approximately 50 nm.
[0015] Nitride and oxide layers 14/12 are removed from the logic device area 4 (e.g. by one or more etches), leaving the surface of the substrate 10 exposed. The upper surface of the substrate 10 at this point is stepped, where the portions of the upper surface of the substrate 10 in the memory cell and HV device areas 2/6 are recessed (i.e., lower) relative to the portion of the upper surface of the substrate 10 in the logic device area 4 by recess R. An oxide layer 16 is then formed on the surface of the substrate 10 in all three areas 2/4/6, followed by the formation of a polysilicon (also referred to as poly) layer 18 by a first polysilicon deposition on oxide layer 16. The polysilicon layer 18 is then removed from logic device area 4 by chemical mechanical polish (or by chemical etch through a photoresist mask operation that protects memory cell and HV device areas 2/6), while maintaining the polysilicon layer 18 in the memory cell and HV device areas 2/6, as illustrated in Fig. IB. The polysilicon layer 18 will eventually be used to form the floating gates of the memory cells in memory cell area 2.
[0016] An oxide layer 20 is formed over the structure, and a nitride layer 22 is formed on the oxide layer 20. Next, the structure is covered with photoresist, which is exposed and developed to selectively remove the photoresist from portions of the memory cell area 2 and HV device area 6, leaving selected portions of nitride layer 22 exposed. One or more etches are performed to form trenches through the exposed portions of nitride layer 22, and through the underlying portions of oxide layer 20, polysilicon layer 18, oxide layer 16 and into the substrate 10 (where the trenches divide polysilicon layer 18 into strips of polysilicon in the memory cell and HV device areas 2/6), leaving trenches 10b extending into substrate 10 in both the memory cell and HV device areas 2/6. After the photoresist is removed, the structure is covered in a thick layer of insulation material such as oxide (i.e., STI oxide) 24 (filling the trenches 10b with oxide), which is then planarized (e.g., by chemical mechanical polish - CMP) to expose the top surface of nitride layer 22 in the logic area 4. The resulting structure is shown in Fig. 1C.
[0017] Oxide spacers 26 are formed on the nitride layer 22 in the logic device area 4, as shown in Fig. ID. Oxide spacers 26 can be formed by depositing a layer of material (e.g., amorphous carbon) on the structure. The layer of material is patterned by forming photoresist, selectively removing strips of the photoresist in the logic device area 4, and removing the underlying exposed portions of the layer of material to form trenches in the layer of material in the logic device area 4 that extend down to and expose the underlying nitride layer 22. Oxide spacers 26 are then formed in the trenches. Formation of spacers is well known in the art, and involves the deposition of a material over the contour of a structure, followed by an anisotropic etch process, whereby the material is removed from horizontal surfaces of the structure, while the material remains largely intact on vertically oriented surfaces of the structure (often with a rounded upper surface). In the present case, oxide spacers 26 are formed along the sidewalls of trenches in the layer of material. The remaining portions of layer of material are then removed by an etch, resulting in the structure shown in Fig. ID.
[0018] Next, the structure is covered with photoresist, which is exposed and developed to remove the photoresist from the logic device area 4. A nitride etch is then used to remove the exposed portions of nitride layer 22, followed by an oxide etch to remove exposed portions of oxide layers 16/20, in the logic device area 4. A silicon etch is then used to recess the exposed surface of the substrate 10 in the logic device area 4, forming upwardly extending fins of silicon 10a of the silicon substrate 10. The resulting structure is shown in Fig. IE.
[0019] The structure is covered in a thick layer of insulation material such as oxide (i.e., STI oxide) 30, which is then planarized (e.g., by chemical mechanical polish - CMP) to expose the top surface of nitride layer 22. An etch is used to remove the exposed nitride layer 22, as shown in Fig. IF. One or more etches can be performed to remove oxide layer 20 from the memory cell area 2 (exposing polysilicon layer 18), and to selectively recess oxide layers 24 and 30 in the memory cell, logic device and HV device areas 2/4/6 (including recessing oxide 24 between the strips of polysilicon layer 18 in the memory cell area 2). An insulation layer 32, which can contain three sublayers of a first oxide, nitride and a second oxide (e.g., an ONO layer) is formed over the structure. A polysilicon layer 34 is formed on the insulation layer 32 by a second polysilicon deposition (i.e., a different polysilicon deposition than the first polysilicon deposition). An oxide layer 35 is formed on the polysilicon layer 34, and a hard mask layer (e.g., nitride) 36 is formed on oxide layer 35. The resulting structure is shown in Fig. 1G.
[0020] Photoresist is formed over the structure, and partially removed to expose the HV device area 6 and portions of the memory cell area 2, leaving portions of the hard mask layer 36 exposed. A nitride etch is used to remove the exposed portions of hard mask layer 36, exposing portions of oxide layer 35 which are removed by etch to expose portions of polysilicon layer 34. A polysilicon etch is used to remove the exposed portions of polysilicon layer 34, exposing portions of the insulation layer 32. An etch is used to remove the exposed portions of insulation layer 32, exposing portions of the polysilicon layer 18. Oxide spacers 38 are then formed by oxide deposition and anisotropic etch. A polysilicon etch is then used to remove the exposed portions of polysilicon layer 18. The resulting structure is shown in Fig. 1H, where strips of polysilicon layer 18 remain in the memory cell area 2. [0021] Photoresist is formed over the structure, and partially removed to expose portions of the memory cell area 2 (adjacent the ends of the polysilicon layer strips 18). An implantation is then performed to form source regions 40 (also referred to herein as first source regions) in the memory cell area 2 of the substrate underneath where the photoresist was removed. After photoresist removal, a layer of oxide (tunnel oxide) 42 is formed on the exposed ends of the polysilicon layer strips 18 (e.g., by high temperature oxidation - HTO). A polysilicon layer 44 is then formed over the structure by a third polysilicon deposition (i.e., a different polysilicon deposition than the first and second polysilicon depositions). The polysilicon layer 44 is planarized by CMP, and further etched with a poly silicon etch back, leaving blocks of the polysilicon layer 44 extending over the source regions 40 and along oxide layer 42 in the memory cell area 2, and leaving blocks of the poly silicon layer 44 in the HV device area 6. After removal of hard mask layer 36 by an etch, the structure is covered with a layer of oxide 46. The resulting structure is shown in Fig. II.
[0022] Photoresist is formed over the structure, and partially removed to expose portions of the oxide layer 46 in memory cell area 2 (i.e., over center portions of the polysilicon strips 18). An oxide etch is used remove the exposed portions of oxide layer 46, exposing portions of polysilicon layer 34. A polysilicon etch is used to remove the exposed portions of polysilicon layer 34, exposing portions of insulation layer 32. An etch (e.g., oxide, nitride, oxide etches) is used to remove the exposed portions of insulation layer 32, exposing center portions of polysilicon strips 18. A polysilicon etch is used to remove the center portions of polysilicon strips 18. The resulting structure is shown in Fig. 1J (after photoresist removal).
[0023] Oxide spacers 47 are formed on the exposed sidewalls of polysilicon layers 18 and 34 in the memory cell area 2 by oxide deposition and anisotropic etch. Photoresist is formed over the structure, and partially removed to expose logic area 4. Etches are used to remove oxide layer 46, polysilicon layer 34, insulation layer 32, and an upper portion of oxide 30 to expose top portions of fins 10a (i.e., so that fins of silicon 10a protrude out from the recessed top surface of oxide layer 30). The resulting structure is shown in Fig. IK (after photoresist removal).
[0024] An oxide layer 49 is formed on the structure including on fins 10a and the substrate surface between source regions 40. A dummy polysilicon layer 50 is formed on the oxide layer 49 by a fourth polysilicon deposition (i.e., a different polysilicon deposition than the first, second and third polysilicon depositions). The dummy polysilicon layer 50 is then planarized using CMP to remove the portions of dummy polysilicon layer 50 over oxide 46, where portions of dummy polysilicon layer 50 remain in the memory cell and logic device areas 2/4 as shown in Fig. IL.
[0025] One or more hard mask layers are then formed on the structure. For example, an amorphous carbon layer 52 is formed on the structure, and an oxide layer 54 is formed on amorphous carbon layer 52. Photoresist is formed on oxide layer 54, and partially removed to expose portions of the oxide layer 54 in the memory cell and logic device areas 2/4. An oxide etch is used remove the exposed portions of oxide layer 54, exposing portions of amorphous carbon layer 52. A carbon etch is used remove the exposed portions of amorphous carbon layer 52, exposing portions of dummy polysilicon layer 50. A polysilicon etch is used to remove exposed portions of dummy polysilicon layer 50. This series of etches results in a trench 56 extending through dummy polysilicon layer 50 in the memory cell area 2, and leaving a strip of dummy polysilicon layer 50 extending over and between fins of silicon 10a in the logic device area 4. The resulting structure is shown in Fig. IM (after photoresist removal).
[0026] Photoresist is again formed on the structure, and partially removed to expose portions of the oxide layer 54 in the HV device area 6 (while leaving memory cell and logic device areas 2/4 covered). An oxide etch is used remove the exposed portions of oxide layer 54 (in the HV device area 6), exposing portions of amorphous carbon layer 52. A carbon etch is used remove the exposed portions of amorphous carbon layer 52, exposing portions of oxide layer 46. An oxide etch is used to remove the exposed portions of oxide layer 46, exposing portions of polysilicon layer 44. A polysilicon etch is used to remove exposed portions of polysilicon layer 44. This series of etches results in a block of the poly silicon layer 44 remaining in the HV device area 6. The resulting structure is shown in Fig. IN (after photoresist removal).
[0027] Photoresist is formed on the structure, and partially removed to expose the oxide 49 on the substrate surface adjacent blocks of dummy polysilicon layer 50 (at the bottom of trench 56 of FIG. IN) in the memory cell area 2. An LDD (lightly doped drain) implant is performed to start the formation of drain region 60 in the substrate 10 at the bottom of trench 56 in the memory cell area 2 (i.e., between blocks of dummy polysilicon layer 50). After photoresist removal, nitride spacers 58 are formed on the exposed sidewalls of dummy polysilicon layer 50 and polysilicon layer 44 by nitride deposition and anisotropic etch, as shown in Fig. 10.
[0028] Photoresist is formed on the structure, and partially removed to expose the oxide 49 on the substrate surface adjacent blocks of dummy polysilicon layer 50 (at the bottom of trench 56 of FIG. IM) in the memory cell area 2, and adjacent the block of polysilicon layer 44 in the HV device area 6. An n-type implantation is then used to further form n-type drain region 60 in the substrate 10 at the bottom of trench 56 in the memory cell area 2 (i.e., between blocks of dummy polysilicon layer 50) (also referred to herein as first drain region), and n-type sourcedrain regions 62/64 in the substrate 10 on opposite sides of blocks of poly silicon layer 44 in the HV device area 6 (also referred to herein as third source regions and third drain regions). For simplicity, only n-type transistors are shown in the drawings, but p-type transistors can also be formed simultaneously on the same substrate. Therefore, after removal of photoresist, similar photoresist patterning / p-type implantation / photoresist strip sequence is performed to form p- type source-drain regions 62/64 in the HV device areas 6 (also referred to herein as third source regions and third drain regions). The oxide on the fins 10a in logic device area 4 is removed by an etch, and an epitaxial growth followed by n-type implant are performed to form n-type epitaxial source/drain regions 66/68 in the fins 10a on either side of the remaining strip of dummy polysilicon layer 50 for n-type logic devices in the logic device area 4 (also referred to herein as second source regions and second drain regions). Similar photoresist patterning / hard mask etch / photoresist strip / epitaxial growth / p-type implant sequence is used to form p-type epitaxial source-drain regions 66/68 for p-type devices in logic device area 4 (also referred to herein as second source regions and second drain regions). The resulting structure is shown in Fig. IP.
[0029] Exposed portions of oxide layer 49, oxide layer 54, and amorphous carbon layer 52 are next removed by etch. A nitride layer 70 is formed on the structure, and a thick oxide layer 72 is formed on nitride layer 70. A chemical mechanical polish is used to planarize oxide layer 72, using nitride layer 70 as the polish stop. Nitride layer 70 is then selectively removed by chemical mechanical polishing over the strips of dummy polysilicon layer 50/34 in the memory cell area 2 and in logic device area 4 using oxide layers 46 and 72 as etch-stop layers. A selective poly etch is used to remove the exposed strips of dummy polysilicon layer 50 in the memory cell area 2 (also referred to herein as first blocks of polysilicon) and logic device area 4 (also referred to herein as second blocks of polysilicon), and the strips of polysilicon layer 34 in the memory cell area 2 (also referred to herein as third blocks of polysilicon). A layer of oxide 74 is formed on the silicon substrate 10 where the strips of dummy polysilicon layer 50 were removed. A layer of high K material 76 (i.e. having a dielectric constant K greater than that of oxide, such as HfO2, ZrO2, TiO2, Ta2O5, or other adequate materials) is formed on the structure. One or more metal layers are then formed on the structure. For example, a TiN layer 77 is formed on the structure, followed by a thick layer of tungsten 78, followed by CMP, leaving strips of metal 77/78 on high K material 76 in the memory cell and logic device areas 2/4 (effectively replacing dummy polysilicon strips 50 and polysilicon layer strips 34 previously removed), as shown in Fig. IQ.
[0030] A nitride layer 80 is formed over the structure, and an oxide layer 82 is formed on nitride layer 80. Photoresist is formed over the structure, with portions over the source region 60 in the memory cell area 2, over source/drain regions 66/68 in the logic device area 4, and over source/drain regions 62/64 in the HV device area 6, removed, leaving openings that expose portions of oxide layer 82. One or more etches are used to form contact holes through the openings that extend down to and expose source region 60, source/drain regions 66/68, and source/drain regions 62/64. The contact holes are filled with conductive material (e.g. TiN/Tungsten) to form conductive contacts 84. The resulting structure is shown in Fig. 1R (after photoresist removal).
[0031] Figs. 2 and 3 are cross sectional views showing the memory cells 100 formed in the memory cell area 2. Respective memory cells 100 include respective source and drain regions 40 and 60 that define a planar channel region 86 in the substrate there between (also referred to herein as first channel region). Floating gate 18a is polysilicon and is disposed over and controls the conductivity of a first portion of the channel region 86, and the metal word line (select) gate 78a (also referred to herein as the first block of metal) is disposed over and controls the conductivity of a second portion of the channel region 86. The metal control gate 78b is disposed over the floating gate 18a, and the polysilicon erase gate 44a is disposed over the source region 40. The erase gate 44a can have a notch or concavity that faces an edge of the floating gate 18a for enhanced tunneling performance through the intervening tunnel oxide layer 42. The memory cells 100 are formed in pairs end to end, where each memory cell pair shares a common drain region 60, and adjacent pairs of memory cells share a common erase gate 44a and source region 40.
[0032] Figs. 2 and 4 are cross sectional views of the logic devices 102 formed in the logic device area 4. Each logic device 102 includes source and drain regions 66 and 68 that define a channel region 88 in the substrate fin 10a there between (also referred to herein as second channel region). Each fin of silicon 10a includes a pair of side surfaces extending up and terminating at a top surface. As best shown in Fig. 2, channel region 88 includes a top surface portion 88a extending along the top of the fin structure 10a, and side surface portions 88b extending along the sides of the fin structure 10a. The logic gate 78c (also referred to herein as the second block of metal) is disposed over the top surface portion of the channel region 88a, and laterally adjacent to the side surface portions of the channel region 88b (i.e., logic gate 78c wraps around the top and side surface portions 88a/88b of fin 10a), for controlling the conductivity of the channel region 88.
[0033] Fig. 2 includes a cross sectional view of the HV device 104 (also referred to herein as a high voltage device) formed in the HV device area 6. For the purposes of this disclosure, a high voltage device is one having an operating voltage that is greater than that of the logic device 102. Each HV device includes source and drain regions 62 and 64 that define a planar channel region 90 in the substrate there between (also referred to herein as third channel region). The HV gate 44b (also referred to herein as device gate) is disposed over and controls the conductivity of channel region 90.
[0034] While two memory cells 100, four logic devices 102 and one HV device 104 are shown in Fig. 2, one skilled in the art would appreciate that many devices of each type are simultaneously formed in their respective areas 2/4/6.
[0035] The above described memory device method and resulting structure provide many advantages, including the advantages of high operational performance and ease of manufacturing of planar memory cells 100 (i.e. memory cells that are formed on a planar region of the substrate) and planar HV devices 104 (i.e., devices that are formed on a planar region of the substrate) with the advantages of advanced combinations of embedded logic and memory devices where the logic devices 102 are condensed, non-planar logic devices (i.e., logic devices that are formed on and surrounding silicon fin structures). The FinFET transistor architecture of the logic devices 102 provides enhanced channel control with a tri -gate configuration and enables further scaling of the transistor dimensions.
[0036] Another advantage is that the upper surface of substrate 10 is recessed in the memory cell and HV device areas 2/6 relative to the logic device area 4. Specifically, the planar surfaces of the substrate 10 which constitute the channel regions in the memory cell and HV device areas 2/6 have a height that is recessed below the tops of the fins 10a in the logic device area 4 by a recess amount R as shown in Fig. 2, which accommodates the higher gate stack thickness and topology of the memory cell and HV devices 100/104 relative to the logic devices 102. Additionally, common processing in the logic device area 4 and the memory cell and HV device areas 2/6 is facilitated. For example, having fins 10a in the logic device area 4 rising above the height of the substrate surface in the memory cell area 2 simplifies the common formation steps of blocks of dummy poly silicon layer 50, oxide layer 74, high K layer 76, TiN layer 77 and blocks of tungsten 78 in both regions, where the resulting metal gates 78a having a planar bottom surface are formed for the memory cells using the same formation steps that are used to form metal gates 78c having a bottom surface wrapping around the fins 10a for the logic devices 102. Similarly, a common implantation operation forms the memory cell drain regions 60 and HV device source/drain regions 62/64. Further, the erase gates 44a and HV gates 44b are formed using the same polysilicon deposition processing, and word line gates 78a, control gates 78b and logic gates 78c are formed using the same metal deposition processing. Control gates 78b can be made thinner without compromising low resistivity given their highly conductive metal composition. Control gates 78b are formed as continuous lines extending across multiple active regions, with a bottom surface portion 79 that extends down between adjacent floating gate 18 for better capacitive coupling (e.g., as best shown in Fig. 2, the control gate 78b has a first portion vertically over the floating gate 18, and a second portion 79 laterally adjacent to the floating gate 18 which results from recessing the STI oxide 24 between the floating gates 18 before the insulation layer 32 and polysilicon layer 34 are formed.
[0037] Still another advantage is the combination of polysilicon material for the HV gate 44b, floating gate 18a, and erase gate 44a (for ease of manufacture, and better control of tunneling between the floating and erase gates 18a/44a) and metal material insulated by a high K material for the word line gates 78a, control gates 78b and logic gates 78c (for enhanced conductivity and performance). Dummy polysilicon layer 50 is used to form dummy gates in the memory cell and logic areas 2/4, which are removed and replaced with metal word line gates 78a and control gates 78b for the memory cells and logic gates 78c for the logic devices. A majority of the process fabrication for the memory cells and HV devices (including the formation of all the polysilicon gates for the memory cells and HV devices) is performed before the formation of the logic gates, which reduces processing impacts on the CMOS baseline. Finally, improved combinations of insulation between various components is achieved. Specifically, the word line gate is insulated from the second portion of the first channel region by at least the layer of high K material, and the logic gate is insulated from the second channel region by at least the layer of high K material, and the control gate is insulated from the floating gate by at least the layer of high K material. Additionally, the word line gate is further insulated from the second portion of the first channel region by an oxide layer, and the logic gate is further insulated from the second channel region by the oxide layer. Finally, the control gate is further insulated from the floating gate by an insulation layer that comprises a first oxide, a nitride and a second oxide sublayers.
[0038] It is to be understood that the present disclosure is not limited to the example(s) described above and illustrated herein. For example, references to the present disclosure or invention or examples herein are not intended to limit the scope of any claim or claim term, but instead merely make reference to one or more features that may be covered by one or more claims. Materials, processes and numerical examples described above are exemplary only, and should not be deemed to limit the claims. Further, as is apparent from the claims and specification, not all method steps need be performed in the exact order illustrated or recited in the claims, but rather in any order (unless there is an explicitly recited limitation on any order) that allows the proper formation of the memory cells and logic devices described herein. Lastly, single layers of material could be formed as multiple layers of such or similar materials, and vice versa.
[0039] It should be noted that, as used herein, the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed there between) and “indirectly on” (intermediate materials, elements or space disposed there between). Likewise, the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed there between) and “indirectly adjacent” (intermediate materials, elements or space disposed there between), “mounted to” includes “directly mounted to” (no intermediate materials, elements or space disposed there between) and “indirectly mounted to” (intermediate materials, elements or spaced disposed there between), and “electrically coupled” includes “directly electrically coupled to” (no intermediate materials or elements there between that electrically connect the elements together) and “indirectly electrically coupled to” (intermediate materials or elements there between that electrically connect the elements together). For example, forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements there between, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.

Claims

What is claimed is:
1. A method of forming a device, comprising: providing a substrate of silicon having first, second and third areas; recessing an upper surface of the substrate in the first area and an upper surface of the substrate in third area, relative to an upper surface of the substrate in the second area; removing portions of the substrate in the second area to form an upwardly extending fin of silicon having a pair of side surfaces extending up and terminating at a top surface; forming a first source region and a first drain region in the first area, wherein the first source region and the first drain region define a first channel region of the substrate extending there between; forming a second source region and a second drain region in the fin of silicon to define a second channel region of the substrate extending there between along the top surface and the pair of side surfaces of the fin of silicon; forming a third source region and a third drain region in the third area, wherein the third source region and the third drain region define a third channel region of the substrate extending there between; forming a floating gate disposed over and insulated from a first portion of the first channel region of the substrate using a first poly silicon deposition; forming an erase gate disposed over and insulated from the first source region and a device gate disposed over and insulated from the third channel region of the substrate using a second polysilicon deposition different from the first polysilicon deposition; and forming a word line gate disposed over and insulated from a second portion of the first channel region, a control gate disposed over and insulated from the floating gate, and a logic gate disposed over and insulated from the second channel region of the substrate, using a metal deposition.
2. The method of claim 1, wherein the control gate has a first portion disposed vertically over the floating gate, and a second portion disposed laterally adjacent to the floating gate.
3. The method of claim 1, wherein the control gate is disposed vertically over and insulated from a top surface of the floating gate, and is disposed laterally adjacent to and insulated from a pair of side surfaces of the floating gate, such that the control gate wraps around the top surface and the pair of side surfaces of the floating gate.
4. The method of claim 1, wherein the removing of the portions of the substrate to form the fin of silicon is performed after the recessing.
5. The method of claim 4, wherein after the recessing and before the removing, the method further comprising: forming trenches extending into the substrate in the first and third areas; forming insulation material in the first and third areas; and planarizing an upper surface of the insulation material; wherein the trenches are filled with the insulation material after the planarizing.
6. The method of claim 1, wherein the removing of the portions of the substrate to form the fin of silicon is performed before the forming of the control gate, the erase gate, the device gate, the word line gate and the logic gate.
7. The method of claim 1, wherein the removing of the portions of the substrate in the second area to form the fin of silicon comprises: forming a layer of first material over the second area; forming trenches in the first material; forming spacers of second material along sidewalls of the trenches in the first material; removing the second material; and performing an etch of the substrate around the spacers of the first material to form the silicon fin of silicon.
8. The method of claim 1, wherein the logic gate is disposed vertically over and insulated from the top surface of the fin of silicon, and is disposed laterally adjacent to and insulated from the pair of side surfaces of the fin of silicon, such that the logic gate wraps around the top surface and the pair of side surfaces of the fin of silicon.
9. The method of claim 1, wherein the word line gate is insulated from the second portion of the first channel region by at least a layer of high K material, and the logic gate is insulated from the second channel region by at least the layer of high K material, and the control gate is insulated from the floating gate by at least the layer of high K material.
10. The method of claim 9, wherein the word line gate is further insulated from the second portion of the first channel region by an oxide layer, and the logic gate is further insulated from the second channel region by the oxide layer.
11. The method of claim 9, wherein the control gate is further insulated from the floating gate by an insulation layer that comprises a first oxide, a nitride and a second oxide sublayers.
12. The method of claim 1, wherein the forming of the word line gate and the logic gate comprises: performing a third polysilicon deposition, different from the first and second polysilicon depositions, to form a first block of poly silicon material over and insulated from the second portion of the first channel region and a second block of poly silicon material over and insulated from the second channel region; replacing the first block of poly silicon with a first block of metal using a poly silicon etch and the metal deposition; and replacing the second block of poly silicon with a second block of metal using the polysilicon etch and the metal deposition.
13. The method of claim 12, wherein: the replacing the first block of polysilicon comprises forming a layer of high K material under the first block of metal; and the replacing the second block of polysilicon comprises forming the layer of high K material under the second block of metal.
14. The method of claim 12, wherein the forming of the control gate comprises: performing a fourth polysilicon deposition, different from the first, second and third polysilicon depositions, to form a third block of polysilicon disposed over and insulated from the floating gate; and replacing the third block of poly silicon with a third block of metal using the poly silicon etch and the metal deposition.
15. The method of claim 14, wherein: the replacing the third block of polysilicon comprises forming a layer of high K material under the third block of metal.
16. A device, comprising: a substrate of silicon having first, second and third areas, wherein: an upper surface in the first area is planar, an upper surface in the third area is planar, an upper surface in the second area includes an upwardly extending fin of silicon that includes a pair of side surfaces extending up and terminating at a top surface, and the upper surface in the first area and the upper surface in the third area are recessed below the top surface of the fin of silicon; a memory cell in the first area, comprising: first source and first drain regions formed in the first area with a first channel region of the substrate extending there between, a floating gate of polysilicon disposed over and insulated from a first portion of the first channel region, a word line gate of metal disposed over and insulated from a second portion of the first channel region, a control gate of metal disposed vertically over and insulated from a top surface of the floating gate, the control gate of metal is disposed laterally adjacent to and insulated from a pair of side surfaces of the floating gate, such that the control gate of metal wraps around the top surface and the pair of side surfaces of the floating gate, and an erase gate of polysilicon disposed over and insulated from the first source region; a high voltage device in the third area, comprising: third source and third drain regions formed in the third area with a third channel region of the substrate extending there between, and a device gate of polysilicon disposed over and insulated from the third channel region; and a logic device in the second area, comprising: second source and second drain regions formed in the fin of silicon with a second channel region of the substrate extending there between along the top surface and the pair of side surfaces of the fin of silicon, and a logic gate disposed vertically over and insulated from the top surface of the fin of silicon, the logic gate disposed laterally adjacent to and insulated from the pair of side surfaces of the fin of silicon, such that the logic gate wraps around the top surface and the pair of side surfaces of the fin of silicon.
17. The device of claim 16, wherein the word line gate is insulated from the second portion of the first channel region by at least a layer of high K material, and the logic gate is insulated from the second channel region by at least the layer of high K material, and the control gate is insulated from the floating gate by at least the layer of high K material.
18. The device of claim 17, wherein the word line gate is further insulated from the second portion of the first channel region by an oxide layer, and the logic gate is further insulated from the second channel region by the oxide layer.
19. The device of claim 17, wherein the control gate is further insulated from the floating gate by an insulation layer that comprises a first oxide, a nitride and a second oxide sublayers.
PCT/US2022/032575 2022-03-08 2022-06-07 Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate WO2023172279A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW112104492A TW202401775A (en) 2022-03-08 2023-02-09 Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US202263317810P 2022-03-08 2022-03-08
US63/317,810 2022-03-08
US17/824,812 US20230290864A1 (en) 2022-03-08 2022-05-25 Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate
US17/824,812 2022-05-25

Publications (1)

Publication Number Publication Date
WO2023172279A1 true WO2023172279A1 (en) 2023-09-14

Family

ID=82608296

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2022/032575 WO2023172279A1 (en) 2022-03-08 2022-06-07 Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate

Country Status (1)

Country Link
WO (1) WO2023172279A1 (en)

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6747310B2 (en) 2002-10-07 2004-06-08 Actrans System Inc. Flash memory cells with separated self-aligned select and erase gates, and process of fabrication
US7410913B2 (en) 2005-09-23 2008-08-12 Samsung Electronics Co., Ltd. Method of manufacturing silicon rich oxide (SRO) and semiconductor device employing SRO
US7423310B2 (en) 2004-09-29 2008-09-09 Infineon Technologies Ag Charge-trapping memory cell and charge-trapping memory device
US7868375B2 (en) 2007-08-06 2011-01-11 Silicon Storage Technology, Inc. Split gate non-volatile flash memory cell having a floating gate, control gate, select gate and an erase gate with an overhang over the floating gate, array and method of manufacturing
US8461640B2 (en) 2009-09-08 2013-06-11 Silicon Storage Technology, Inc. FIN-FET non-volatile memory cell, and an array and method of manufacturing
US20160148944A1 (en) * 2014-11-26 2016-05-26 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same
US9972630B2 (en) 2015-11-03 2018-05-15 Silicon Storage Technology, Inc. Split gate non-volatile flash memory cell having metal gates and method of making same
US10312247B1 (en) * 2018-03-22 2019-06-04 Silicon Storage Technology, Inc. Two transistor FinFET-based split gate non-volatile floating gate flash memory and method of fabrication
US20210193671A1 (en) * 2019-12-20 2021-06-24 Silicon Storage Technology, Inc. Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6747310B2 (en) 2002-10-07 2004-06-08 Actrans System Inc. Flash memory cells with separated self-aligned select and erase gates, and process of fabrication
US7423310B2 (en) 2004-09-29 2008-09-09 Infineon Technologies Ag Charge-trapping memory cell and charge-trapping memory device
US7410913B2 (en) 2005-09-23 2008-08-12 Samsung Electronics Co., Ltd. Method of manufacturing silicon rich oxide (SRO) and semiconductor device employing SRO
US7868375B2 (en) 2007-08-06 2011-01-11 Silicon Storage Technology, Inc. Split gate non-volatile flash memory cell having a floating gate, control gate, select gate and an erase gate with an overhang over the floating gate, array and method of manufacturing
US8461640B2 (en) 2009-09-08 2013-06-11 Silicon Storage Technology, Inc. FIN-FET non-volatile memory cell, and an array and method of manufacturing
US20160148944A1 (en) * 2014-11-26 2016-05-26 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same
US9972630B2 (en) 2015-11-03 2018-05-15 Silicon Storage Technology, Inc. Split gate non-volatile flash memory cell having metal gates and method of making same
US10249631B2 (en) 2015-11-03 2019-04-02 Silicon Storage Technology, Inc. Split gate non-volatile flash memory cell having metal gates
US10312247B1 (en) * 2018-03-22 2019-06-04 Silicon Storage Technology, Inc. Two transistor FinFET-based split gate non-volatile floating gate flash memory and method of fabrication
US20210193671A1 (en) * 2019-12-20 2021-06-24 Silicon Storage Technology, Inc. Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
CHANDRA ZEFANYA ET AL: "Split-Gate Flash Memory: from Planar to 3D", 2021 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD), IEEE, 29 June 2021 (2021-06-29), pages 1 - 5, XP033958207, DOI: 10.1109/ISESD53023.2021.9501739 *

Similar Documents

Publication Publication Date Title
US9985042B2 (en) Method of integrating FinFET CMOS devices with embedded nonvolatile memory cells
KR100900831B1 (en) Independently accessed double-gate and tri-gate transistors in same process flow
US9276005B1 (en) Non-volatile memory array with concurrently formed low and high voltage logic devices
US11594453B2 (en) Method of forming a device with split gate non-volatile memory cells, HV devices having planar channel regions and FINFET logic devices
US7338860B2 (en) Methods of forming non-volatile memory device having floating gate
US11315940B2 (en) Method of forming a device with planar split gate non-volatile memory cells, high voltage devices and FinFET logic devices
CN115152020B (en) Method of forming an apparatus having a FINFET split gate non-volatile memory cell and a FINFET logic device
US20230290864A1 (en) Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate
WO2023172279A1 (en) Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate
KR102567123B1 (en) Method of Forming Devices with Isolated Plane Gate Non-Volatile Memory Cells, High Voltage Devices and FinFET Logic Devices
US20230189520A1 (en) Split gate non-volatile memory cells, hv and logic devices with finfet structures, and method of making same

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 22743965

Country of ref document: EP

Kind code of ref document: A1