WO2023043882A1 - Equalization filter calibration in a transceiver circuit - Google Patents
Equalization filter calibration in a transceiver circuit Download PDFInfo
- Publication number
- WO2023043882A1 WO2023043882A1 PCT/US2022/043600 US2022043600W WO2023043882A1 WO 2023043882 A1 WO2023043882 A1 WO 2023043882A1 US 2022043600 W US2022043600 W US 2022043600W WO 2023043882 A1 WO2023043882 A1 WO 2023043882A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- circuit
- frequency
- calibrated
- voltage
- gain
- Prior art date
Links
- 230000006835 compression Effects 0.000 claims abstract description 8
- 238000007906 compression Methods 0.000 claims abstract description 8
- 238000000034 method Methods 0.000 claims description 32
- 238000012360 testing method Methods 0.000 claims description 17
- 230000004044 response Effects 0.000 claims 6
- 238000001228 spectrum Methods 0.000 abstract description 8
- 230000005540 biological transmission Effects 0.000 description 27
- 230000008569 process Effects 0.000 description 20
- 238000010586 diagram Methods 0.000 description 14
- 230000006870 function Effects 0.000 description 8
- 238000012545 processing Methods 0.000 description 5
- 238000012546 transfer Methods 0.000 description 4
- 241001125929 Trisopterus luscus Species 0.000 description 3
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- RVRCFVVLDHTFFA-UHFFFAOYSA-N heptasodium;tungsten;nonatriacontahydrate Chemical compound O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.O.[Na+].[Na+].[Na+].[Na+].[Na+].[Na+].[Na+].[W].[W].[W].[W].[W].[W].[W].[W].[W].[W].[W] RVRCFVVLDHTFFA-UHFFFAOYSA-N 0.000 description 3
- 238000010295 mobile communication Methods 0.000 description 3
- 238000004891 communication Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- 230000008901 benefit Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0211—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
- H03F1/0216—Continuous control
- H03F1/0222—Continuous control by using a signal derived from the input signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0261—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A
- H03F1/0266—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A by using a signal derived from the input signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High-frequency amplifiers, e.g. radio frequency amplifiers
- H03F3/19—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/20—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
- H03F3/24—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
- H03F3/245—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages with semiconductor devices only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03G—CONTROL OF AMPLIFICATION
- H03G3/00—Gain control in amplifiers or frequency changers
- H03G3/20—Automatic control
- H03G3/30—Automatic control in amplifiers having semiconductor devices
- H03G3/3036—Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers
- H03G3/3042—Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers in modulators, frequency-changers, transmitters or power amplifiers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/06—Receivers
- H04B1/10—Means associated with receiver for limiting or suppressing noise or interference
- H04B1/12—Neutralising, balancing, or compensation arrangements
- H04B1/123—Neutralising, balancing, or compensation arrangements using adaptive balancing or compensation means
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B17/00—Monitoring; Testing
- H04B17/0082—Monitoring; Testing using service channels; using auxiliary channels
- H04B17/0085—Monitoring; Testing using service channels; using auxiliary channels using test signal generators
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B17/00—Monitoring; Testing
- H04B17/10—Monitoring; Testing of transmitters
- H04B17/11—Monitoring; Testing of transmitters for calibration
- H04B17/13—Monitoring; Testing of transmitters for calibration of power amplifiers, e.g. gain or non-linearity
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/102—A non-specified detector of a signal envelope being used in an amplifying circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/451—Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
Definitions
- the technology of the disclosure relates generally to a transmission circuit that transmits a radio frequency (RF) signal modulated in a wide modulation bandwidth.
- RF radio frequency
- Mobile communication devices have become increasingly common in current society for providing wireless communication services.
- the prevalence of these mobile communication devices is driven in part by the many functions that are now enabled on such devices.
- Increased processing capability in such devices means that mobile communication devices have evolved from being pure communication tools into sophisticated mobile multimedia centers that enable enhanced user experiences.
- the redefined user experience relies on a higher data rate offered by advanced fifth generation (5G) and 5G new radio (5G-NR) technologies, which typically transmit and receive radio frequency (RF) signals in millimeter wave spectrums.
- 5G fifth generation
- 5G-NR 5G new radio
- RF radio frequency
- the RF signals are typically amplified by state-of-the-art power amplifiers to help boost the RF signals to higher power before transmission.
- Envelope tracking is a power management technology designed to improve operating efficiency and/or linearity performance of the power amplifiers.
- a power management integrated circuit PMIC
- the power amplifiers are configured to amplify the RF signals based on the time-variant ET voltage. Understandably, the better the time-variant ET voltage is aligned with the timevariant voltage envelope in time and amplitude, the better the performance (e.g., efficiency and/or linearity) that can be achieved at the power amplifiers.
- the time-variant ET voltage can become misaligned from the timevariant voltage envelope in time and/or amplitude due to a range of factors (e.g., group delay, impedance mismatch, etc.). As such, it is desirable to always maintain good alignment between the time-variant voltage and the time-variant voltage envelope and across a wide modulation bandwidth.
- Embodiments of the disclosure relate to equalization filter calibration in a transceiver circuit.
- the transceiver circuit generates a radio frequency (RF) signal(s) from a time-variant modulation vector and a power amplifier circuit(s) amplifies the RF signal(s) based on a modulated voltage and provides the amplified RF signal(s) to a coupled RF front-end circuit (e.g., filter/multiplexer circuit).
- RF radio frequency
- an output reflection coefficient (e.g., S22) of the power amplifier circuit(s) can interact with an input reflection coefficient (e.g., S11) of the RF frontend circuit to create a voltage distortion filter on an output stage of the power amplifier circuit(s), which can cause unwanted distortion in the RF signal(s).
- the transceiver circuit is configured to apply an equalization filter to the time-variant modulation vector to thereby compensate for the voltage distortion filter at the output stage of the power amplifier circuit(s).
- a calibration circuit can be configured to calibrate the equalization filter across multiple frequencies within a modulation bandwidth of the power amplifier circuit to generate a gain offset lookup table (LUT) and a delay LUT.
- LUT gain offset lookup table
- the equalization filter can be dynamically adapted to reduce undesired instantaneous excessive compression and/or spectrum regrowth resulting from the voltage distortion filter across the modulation bandwidth of the power amplifier circuit.
- a transceiver circuit includes a memory circuit.
- the transceiver circuit also includes a calibration circuit.
- the calibration circuit is coupled to a power amplifier circuit.
- the calibration circuit is configured to determine and store a gain offset LUT in the memory circuit to correlate multiple calibrated frequencies within a modulation bandwidth of the power amplifier circuit with multiple gain offsets, respectively.
- the calibration circuit is also configured to determine and store a delay offset LUT in the memory circuit to correlate the multiple calibrated frequencies with multiple delay factors, respectively.
- a method for calibrating an equalization filter in a transceiver circuit includes determining and storing a gain offset LUT to correlate a plurality of calibrated frequencies within a modulation bandwidth with a plurality of gain offsets, respectively.
- the method also includes determining and storing a delay offset LUT to correlate the plurality of calibrated frequencies with a plurality of delay factors, respectively.
- Figure 1 A is a schematic diagram of an exemplary existing transmission circuit, wherein an unwanted voltage distortion filter may be created on a power amplifier circuit when the power amplifier circuit is coupled to a radio frequency (RF) front-end circuit;
- Figure 1 B is a schematic diagram providing an exemplary illustration of an output stage of the power amplifier circuit in Figure 1 A;
- Figure 2 is a schematic diagram of an exemplary equivalent model providing an exemplary illustration of the unwanted voltage distortion filter created by a coupling between the power amplifier circuit and the RF front-end circuit 14 in Figure 1 A;
- Figure 3 is a schematic diagram of an exemplary transmission circuit configured to compensate for the unwanted voltage distortion filter in the existing transmission circuit of Figure 1 A based on an equalization filter;
- Figures 4A-4C are graphic diagrams providing exemplary illustrations as to why the equalization filter in Figure 3 must be calibrated across a modulation bandwidth of the transmission circuit;
- Figure 5 is a schematic diagram of an exemplary transceiver circuit that can be configured according to embodiments of the present disclosure to calibrate the equalization filter across a modulation bandwidth of the transmission circuit of Figure 3;
- Figure 6 is a flowchart of an exemplary calibration process that can be employed by the transceiver circuit of Figure 5 to calibrate the equalization filter;
- FIG. 7 is a flowchart of an exemplary process that can be employed by the transceiver circuit of Figure 5 to determine a gain offset lookup table (LUT) as part of the calibration process of Figure 6;
- LUT gain offset lookup table
- Figures 8A-8B are graphic diagrams illustrating impacts of the equalization filter calibration as performed based on the processes of Figures 6 and 7;
- Figure 9 is a flowchart of an exemplary process that can be employed by the transceiver circuit of Figure 5 to determine a gain offset LUT according to an alternative embodiment of the present disclosure.
- Figure 10 is a flowchart of an exemplary process that can be employed by the transceiver circuit of Figure 5 to determine a delay LUT as part of the calibration process of Figure 6. Detailed Description
- Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
- Embodiments of the disclosure relate to equalization filter calibration in a transceiver circuit.
- the transceiver circuit generates a radio frequency (RF) signal(s) based on a time-variant modulation vector and a power amplifier circuit(s) amplifies the RF signal(s) based on a modulated voltage and provides the amplified RF signal(s) to a coupled RF front-end circuit (e.g., filter/multiplexer circuit).
- RF radio frequency
- an output reflection coefficient (e.g., S22) of the power amplifier circuit(s) can interact with an input reflection coefficient (e.g., S11) of the RF frontend circuit to create a voltage distortion filter on an output stage of the power amplifier circuit(s), which can cause unwanted distortion in the RF signal(s).
- the transceiver circuit is configured to apply an equalization filter to the time-variant modulation vector to thereby compensate for the voltage distortion filter at the output stage of the power amplifier circuit(s).
- a calibration circuit can be configured to calibrate the equalization filter across multiple frequencies within a modulation bandwidth of the power amplifier circuit to generate a gain offset lookup table (LUT) and a delay LUT.
- LUT gain offset lookup table
- the equalization filter can be dynamically adapted to reduce undesired instantaneous excessive compression and/or spectrum regrowth resulting from the voltage distortion filter across the modulation bandwidth of the power amplifier circuit.
- Figure 1 A is a schematic diagram of an exemplary existing transmission circuit 10, wherein an unwanted voltage distortion filter Hiv(s) presented to a power amplifier circuit 12 can cause a memory distortion in the power amplifier circuit 12 when the power amplifier circuit 12 is coupled to an RF front-end circuit 14.
- an unwanted voltage distortion filter Hiv(s) presented to a power amplifier circuit 12 can cause a memory distortion in the power amplifier circuit 12 when the power amplifier circuit 12 is coupled to an RF front-end circuit 14.
- “s” is a notation of Laplace transform.
- the existing transmission circuit 10 includes a transceiver circuit 16, an ETIC 18, and a transmitter circuit 20, which can include an antenna(s) (not shown) as an example.
- the transceiver circuit 16 is configured to generate an RF signal 22 having a time-variant input power PIN and provide the RF signal 22 to the power amplifier circuit 12.
- the transceiver circuit 16 is also configured to generate a time-variant target voltage VTGT, which tracks the time-variant input power PIN of the RF signal 22.
- the ETIC 18 is configured to generate a modulated voltage Vcc that tracks the time-variant target voltage VTGT and provides the modulated voltage Vcc to the power amplifier circuit 12.
- the power amplifier circuit 12 can amplify the RF signal 22 to a timevariant output power POUT as a function of a time-variant output voltage VOUT.
- the power amplifier circuit 12 then provides the amplified RF signal 22 to the RF front-end circuit 14.
- the RF front-end circuit 14 may be a filter circuit that performs further frequency filtering on the amplified RF signal 22 before providing the amplified RF signal 22 to the transmitter circuit 20 for transmission.
- Figure 1 B is a schematic diagram providing an exemplary illustration of an output stage 24 of the power amplifier circuit 12 in Figure 1 A. Common elements between Figures 1 A and 1 B are shown therein with common element numbers and will not be re-described herein.
- the output stage 24 can include at least one transistor 26, such as a bipolar junction transistor (BJT) or a complementary metal-oxide semiconductor (CMOS) transistor.
- the transistor 26 can include a base electrode B, a collector electrode C, and an emitter electrode E.
- the base electrode B is configured to receive a bias voltage VBIAS and the collector electrode C is configured to receive the modulated voltage Vcc.
- the collector electrode C is also coupled to the RF front-end circuit 14 and configured to output the amplified RF signal 22 at the output voltage VOUT.
- the output voltage VOUT can be a function of the modulated voltage Vcc.
- the power amplifier circuit 12 will operate with good efficiency and linearity when the time-variant modulated voltage Vcc is aligned with the time-variant input power PIN.
- Figure 2 is a schematic diagram of an exemplary equivalent model 28 providing an exemplary illustration of the voltage distortion filter Hiv(s) created by a coupling between the power amplifier circuit 12 and the RF front-end circuit 14 in the existing transmission circuit 10 of Figure 1 A. Elements in Figures 1 A and 1 B are referenced in Figure 2 without being re-described herein.
- VPA and ZPA represent the output stage 24 of the power amplifier circuit 12 and an inherent impedance of the power amplifier circuit 12, respectively, and Zu represents an inherent impedance associated with an input port of the RF front-end circuit 14.
- VOUT represents an output voltage associated with the RF signal 22 before the power amplifier circuit 12 is coupled to the RF front-end circuit 14
- V’OUT represents an output voltage associated with the RF signal 22 after the power amplifier circuit 12 is coupled to the RF front-end circuit 14.
- the output voltages VOUT and V’OUT are referred to as “non-coupled output voltage” and “coupled output voltage,” respectively, for distinction.
- a Laplace transform representative of the coupled output voltage V’OUT can be expressed in equation (Eq. 1 ) below.
- TPA(S) represents a reflection coefficient looking back into the output stage 24 of the power amplifier circuit 12 and Ti(s) represents a reflection coefficient looking into the RF front-end circuit 14.
- TPA(S) and Ti(s) are complex filters containing amplitude and phase information.
- the TPA(S), the 7i(s), and, therefore, the voltage distortion filter Hiv(s) are dependents of such factors as modulation bandwidth, RF spectrum, and/or voltage standing wave ratio (VSWR).
- Equation (Eq. 1 ) shows that the coupled output voltage V’OUT will be altered from the non-coupled output voltage VOUT by the voltage distortion filter Hiv(s) when the power amplifier circuit 12 is coupled to the RF front-end circuit 14. As a result, the coupled output voltage V’OUT may become misaligned from the modulated voltage Vcc, thus causing unwanted distortion in the RF signal 22.
- Figure 3 is a schematic diagram of an exemplary transmission circuit 30 configured to compensate for the unwanted voltage distortion filter Hiv(s) in the existing transmission circuit 10 of Figure 1 A based on an equalization filter HET(S).
- the transmission circuit 30 is configured to transmit an RF signal 32 modulated in a wide range of modulation bandwidths.
- the RF signal 32 can be modulated in a modulation bandwidth of 200 MHz or higher and transmitted in a millimeter wave RF spectrum.
- the transmission circuit 30 includes a transceiver circuit 34, a power amplifier circuit 36, and an ETIC 38.
- the power amplifier circuit 36 is coupled to a transmitter circuit 40 via an RF front-end circuit 42.
- the RF front-end circuit 42 can include one or more of a filter circuit and a multiplexer circuit (not shown).
- the filter circuit may be configured to include a filter network, such as an acoustic filter network with a sharp cutoff frequency.
- the power amplifier circuit 36 may be identical to or functionally equivalent to the power amplifier circuit 12 in Figure 1 B. As such, the power amplifier circuit 36 may also include the output stage 24 as in the power amplifier circuit 12.
- the transceiver circuit 34 includes a signal processing circuit 44 and a target voltage circuit 46.
- the signal processing circuit 44 is configured to generate the RF signal 32 from a time-variant modulation vector bMOD ⁇ .
- the time-variant modulation vector bMOD ⁇ may be generated by a digital baseband circuit (not shown) in the transceiver circuit 34 and includes both in-phase (I) and quadrature (Q) components.
- the target voltage circuit 46 is configured to detect a time-variant amplitude envelope l 2 +Q 2 of the RF signal 32 from the timevariant modulation vector bMOD ⁇ .
- the target voltage circuit 46 can generate a modulated target voltage VTGT based on the detected time-variant amplitude envelope l 2 +Q 2 .
- the ETIC 38 is configured to generate a modulated voltage Vcc based on the modulated target voltage VTGT and provide the modulated voltage Vcc to the power amplifier circuit 36.
- the power amplifier circuit 36 amplifies the RF signal 32 to an output voltage VOUT based on the modulated voltage Vcc for transmission via the RF front-end circuit 42 and the transmitter circuit 40.
- the output voltage VOUT is a function of the modulated voltage Vcc.
- the transceiver circuit 34 further includes an equalizer circuit 48.
- the equalizer circuit 48 is configured to apply the equalization filter HET(S) to the time-variant modulation vector bMOD ⁇ prior to the target voltage circuit 46 generating the modulated target voltage VTGT.
- the equalization filter HET(S) can be described by equation (Eq. 2) below.
- HET(S) HIQ(S) * HPA(S) * Hiv(s) (Eq. 2)
- HIQ(S) represents a transfer function of the signal processing circuit 44 and HPA(S) represents a voltage gain transfer function of the power amplifier circuit 36.
- the equalization filter HET(S) is configured to match a combined signal path filter that includes the transfer function HIQ(S), the voltage gain transfer function HPA(S), and the voltage distortion filter Hiv(s).
- the equalizer circuit 48 applies the equalization filter HET(S) to the time-variant modulation vector bMOD ⁇ to generate an equalized time- variant modulation vector IOMOD-E ⁇ and provides the equalized time-variant modulation vector IOMOD-E ⁇ to the target voltage circuit 46.
- the target voltage circuit 46 detects the time-variant amplitude envelope Vl 2 +Q 2 from the equalized time-variant modulation vector ICMOD-E ⁇ and generates the modulated target voltage VTGT based on the detected time-variant amplitude envelope Vl 2 +Q 2 .
- the modulated target voltage VTGT is generated from the equalized time-variant modulation vector bMOD-E ⁇ , the modulated target voltage VTGT, and therefore the modulated voltage Vcc, will be able to compensate for the voltage distortion filter Hiv(s), which is created on the output stage 24 of the power amplifier circuit 36 by coupling the power amplifier circuit 36 with the RF frontend circuit 42.
- the target voltage circuit 46 includes an amplitude detector circuit 50, an ET LUT circuit 52, and a digital-to-analog converter (DAC) 54.
- the amplitude detector circuit 50 is configured to detect the time-variant amplitude envelope l 2 +Q 2 from the equalized time-variant modulation vector bMOD-E ⁇ .
- the ET LUT circuit 52 which can include an isogain LUT (not shown) correlating the time-variant amplitude envelope l 2 +Q 2 with various level of voltages, is configured to generate a time-variant digital target voltage VDTGT based on the detected time-variant amplitude envelope Vl 2 +Q 2 .
- the DAC 54 is configured to convert the time-variant digital target voltage VDTGT into the modulated target voltage VTGT and provide the modulated target voltage VTGT to the ETIC 38.
- the signal processing circuit 44 can include a memory digital predistortion (mDPD) circuit 56 and a modulator circuit 58.
- the mDPD circuit 56 is configured to receive the time-variant modulation vector bMOD- and digitally pre-distort the time-variant modulation vector bMOD-E ⁇ to generate a pre-distorted time-variant modulation vector bMOD-DPD ⁇ .
- the modulator circuit 58 is configured to generate the RF signal 32 from the pre-distorted time-variant modulation vector bMOD-DPD ⁇ and provide the RF signal 32 to the power amplifier circuit 36.
- the RF signal 32 may be modulated in a wide range of modulation bandwidth.
- a modulation bandwidth refers to a range of RF frequencies that the RF signal 32 may be modulated onto and/or the transmission circuit 30 is configured to handle. For example, if the RF signal 32 can be modulated between 2554 MHz and 2654 MHz, the modulation bandwidth will then be 100 MHz and a center frequency (Fc) of the modulation bandwidth will be at 2604 MHz. Accordingly, any other frequencies within the modulation bandwidth will be regarded as non-center frequencies (FNC) (2554 MHz FNC ⁇ 2604 MHz and 2604 MHz ⁇ FNC 2654 MHz).
- the modulation bandwidth of the RF signal 32 is referred to interchangeably as the modulation bandwidth of the transmission circuit 30.
- the equalization filter HET(S) needs to suppress the voltage distortion filter Hiv(s) across the entire modulation bandwidth.
- the isogain LUT in the ET LUT circuit 52 is typically determined based on a center frequency within the modulation bandwidth, the isogain LUT in the ET LUT circuit 52 may not be able provide a constant isogain for all other frequencies within the modulation bandwidth. Accordingly, the equalization filter HET(S) must be calibrated to ensure that the isogain LUT determined based on the center frequency can provide a constant isogain across all the frequencies within the modulation bandwidth.
- Figures 4A-4C are graphic diagrams providing exemplary illustrations as to why the equalization filter HET(S) in Figure 3 must be calibrated across a modulation bandwidth of the transmission circuit 30. Common elements between Figures 4A-4C are shown therein with common element numbers and will not be re-described herein.
- Figure 4A illustrates a center-frequency LUT 60 corresponding to a center frequency Fc within the modulation bandwidth of the transmission circuit 30 and a non-center-frequency LUT 62 corresponding to a non-center frequency FNC within the modulation bandwidth of the transmission circuit 30.
- Figure 4B illustrates a center-frequency gain 64 provided by the center-frequency LUT 60 and a non-center-frequency gain 66 provided by the non-center-frequency LUT 62.
- the center-frequency LUT 60 can provide a 30 dB constant gain when the RF signal 32 is modulated at the center frequency Fc and has the input power PIN between -25 dBm and 3 dBm for the center frequency Fc.
- the non-center-frequency LUT 62 can provide a 29 dB constant gain when the RF signal 32 is modulated at the noncenter frequency FNC and has the input power PIN between -25 dBm and 4 dBm.
- the ET LUT circuit 52 employs both the center-frequency LUT 60 and the non-center-frequency LUT 62, it will be possible to achieve constant gains when the RF signal 32 is modulated at both the center frequency Fc and the non-center frequency FNC.
- the center-frequency LUT 60 in Figure 4A provides a varying gain from 29.4 dB to 30.5 dB between -25 dBm and +2 dBm but does not provide 29 dB constant gain when the RF signal 32 is modulated at the non-center- frequency FNC.
- Figure 5 is a schematic diagram of an exemplary transceiver circuit 68 that can be configured according to embodiments of the present disclosure to calibrate the equalization filter HET(S) across a modulation bandwidth of the transmission circuit of Figure 3. Common elements between Figures 3 and 5 are shown therein with common element numbers and will not be re-described herein.
- the transceiver circuit 68 may be employed in the transmission circuit 30 to replace the transceiver circuit 34.
- the transceiver circuit 68 includes a memory circuit 70.
- the memory circuit 70 which can include such storage circuits as randomaccess memory (RAM), flash storage, solid-state disk (SSD), as an example, is configured to store a gain offset LUT 72 and a delay LUT 74.
- the gain offset LUT 72 includes multiple gain offset entries 76(1)-76(N), each configured to correct a respective one of multiple calibrated frequencies Fi- FN within the modulation bandwidth with a respective one of multiple gain offsets AGI-AGN.
- the calibrated frequencies FI-FN include all the non-center frequencies (FNC) and the center frequency (Fc) within the modulation bandwidth.
- the delay LUT 74 includes multiple delay entries 78(1)-78(N), each configured to correlate a respective one of the calibrated frequencies FI-FN with a respective one of multiple delay factors T-I-TN.
- the transceiver circuit 68 can be configured to include a calibration circuit 80, which can be a field-programmable gate array (FPGA), as an example.
- FPGA field-programmable gate array
- the calibration circuit 80 as illustrated herein, is provided inside the transceiver circuit 68, it should be appreciated that the calibration circuit 80 can be separated from the transceiver circuit 68 but coupled to the transceiver circuit 68 via, for example, a general-purpose input/output (GPIO) interface.
- GPIO general-purpose input/output
- the calibration circuit 80 can be configured to determine and populate the gain offset LUT 72 and the delay LUT 74 such that the equalization filter HET(S) can be calibrated to cause the ET LUT circuit 52 to provide a constant gain across all the calibrated frequencies FI-FN based on, for example, the center-frequency LUT 60 in Figure 4A.
- the calibration circuit 80 may be configured to calibrate the equalization filter HET(S) based on a process.
- Figure 6 is a flowchart of an exemplary calibration process 200 that can be employed by the calibration circuit 80 in the transceiver circuit 68 of Figure 5 to calibrate the equalization filter HET(S).
- the calibration circuit 80 is first configured to determine and store the gain offset LUT 72 that includes the gain offset entries 76(1)-76(N), with each of the gain offset entries 76(1)-76(N) configured to correlate a respective one of the calibrated frequencies FI-FN within the modulation bandwidth with a respective one of the gain offsets AGI-AGN (step 202).
- the calibration circuit 80 is configured to determine and store the delay LUT 74 that includes the delay entries 78(1 )-78(N), with each of the delay entries 78(1 )-78(N) configured to correlate a respective one of the calibrated frequencies FI-FN with a respective one of the delay factors T-I-TN (step 204).
- the calibration circuit 80 may determine and store the gain offset LUT 72 (step 202) in the memory circuit 70 based on a process.
- Figure 7 is a flowchart of an exemplary process 206 that can be employed by the calibration circuit 80 in the transceiver circuit 68 of Figure 5 to determine the gain offset LUT 72 as part of the calibration process 200 of Figure 6. Elements in Figure 5 are referenced in conjunction with the discussion of Figure 7 and will not be re-described herein.
- the calibration circuit 80 is configured to determine a minimum reference voltage VCC-REF and a minimum reference input power PIN-REF based on an efficiency target, a noise target, and/or a linearity target of the power amplifier circuit 36 (step 208).
- the minimum reference voltage VCC-REF and the minimum reference input power PIN-REF can be determined empirically to achieve a desired trade-off between the efficiency target, the noise target, and/or the linearity target of the power amplifier circuit 36.
- the calibration circuit 80 is configured herein to determine a minimum reference input power PIN- REF, it should be appreciated that it is also possible to replace the input power PIN- REF with a corresponding output power.
- the calibration circuit 80 determines a reference frequency FREF among the calibrated frequencies FI-FN within the modulation bandwidth of the power amplifier circuit 36 (step 210).
- the reference frequency FREF can be the center frequency Fc among the calibrated frequencies FI-FN.
- the calibration circuit 80 determines a reference target voltage (VTGT-REF) based on an expected root-mean-square (RMS) of the modulated voltage Vcc (e.g., 2.5 V) to be provided to the power amplifier circuit 36 for amplifying the RF signal 32 in the transmission circuit 30 of Figure 3 (step 212).
- the calibration circuit 80 selects a calibrated frequency Fi among the calibrated frequencies FI-FN within the modulation bandwidth (step 214).
- the calibration circuit 80 determines a respective gain Gi of the power amplifier circuit 36 when the power amplifier circuit 36 amplifies a test signal 82 that is generated at the selected calibrated frequency Fi and in the minimum reference input power PIN-REF based on the minimum reference voltage VCC- EF (step 216).
- the test signal 82 may be generated by the calibration circuit 80 or a separate signal generator (not shown).
- the calibration circuit 80 can measure an output power POUT of the power amplifier circuit 36 and determine the respective reference gain G EF based on the measured output power POUT and the determined minimum reference input power PIN-REF.
- M may be identical to or different from N.
- the calibration circuit 80 can store the respective modulated voltage Vccj and the respective input power PINJ in a temporary voltage LUT (not shown) in the memory circuit 70 (step 220).
- the calibration circuit 80 is configured to repeat steps 214-220 for each of the calibrated frequencies FI-FN.
- the calibration circuit 80 then stores the selected calibrated frequency Fi in association with the respective gain offset AGi in the gain offset LUT 72 (step 228). Notably, the calibration circuit 80 is configured to repeat steps 222-228 for each of the calibrated frequencies FI-FN. [0067] With reference back to Figure 5, for each of the calibrated frequencies FI-FN, the equalizer circuit 48 is configured to generate the equalization filter HET(s) based on the gain offset LUT 72 and apply the equalization filter HET(S) to the time-variant modulation vector bMOD ⁇ to generate the equalized time-variant modulation vector bMOD-E ⁇ .
- Figures 8A-8B are graphic diagrams illustrating an impact of the equalization filter calibration as performed based on the process 200 of Figure 6 and the process 206 of Figure 7.
- Figure 8A illustrates a center-frequency LUT 84 corresponding to a center frequency Fc among the calibrated frequencies FI-FN and a non-center- frequency LUT 86 corresponding to a non-center frequency FNC among the calibrated frequencies FI-FN.
- both the center-frequency LUT 84 and the non-center-frequency LUT 86 are both based on the same minimum reference voltage VCC-REF and the same minimum reference input power PIN-REF.
- the center-frequency LUT 84 will be stored in the ET LUT circuit 52 in the transmission circuit 30 for generating the time-variant digital target voltage VDTGT from the detected time-variant amplitude envelope l 2 +Q 2 .
- the non-center- frequency LUT 86 is not stored in the ET LUT circuit 52 and can be seen as a “virtual” LUT.
- FIG 8A it is equivalent to left-shifting the non-center- frequency LUT 86 to overlap with the center-frequency LUT 84.
- a center-frequency gain 88 and a non-center-frequency gain 90 are both relatively constant.
- the calibration circuit 80 may determine and store the gain offset LUT 72 (step 202) in the memory circuit 70 based on an alternative process.
- Figure 9 is a flowchart of an exemplary process 230 that can be employed by the calibration circuit 80 in the transceiver circuit 68 of Figure 5 to determine the gain offset LUT 72 according to another embodiment of the present disclosure. Elements in Figure 5 are referenced in conjunction with the discussion of Figure 9 and will not be re-described herein.
- the calibration circuit 80 is configured to determine a reference voltage VCC-REF and a reference input power PIN-REF based on an efficiency target and/or a noise target of the power amplifier circuit 36 (step 232).
- the reference voltage VCC-REF and the reference input power PIN-REF can be determined empirically to achieve a desired trade-off between the efficiency target and the noise target of the power amplifier circuit 36.
- the calibration circuit 80 is configured herein to determine a reference input power PIN-REF, it should be appreciated that it is also possible to replace the reference input power PIN-REF with a corresponding reference output power.
- the calibration circuit 80 determines a reference frequency FREF among the calibrated frequencies FI-FN within the modulation bandwidth of the power amplifier circuit 36 (step 234).
- the reference frequency FREF can be the center frequency Fc among the calibrated frequencies FI-FN.
- the calibration circuit 80 determines a reference target voltage (VTGT-REF) based on an expected RMS of the modulated voltage Vcc (e.g., 2.5 V) to be provided to the power amplifier circuit 36 for amplifying the RF signal 32 in the transmission circuit 30 of Figure 3 (step 236).
- Vcc modulated voltage
- the calibration circuit 80 selects a calibrated frequency Fi among the calibrated frequencies FI-FN within the modulation bandwidth (step 238).
- the calibration circuit 80 then adjusts the respective gain Gi based on a determined compression gain GCMP to determine a compressed reference gain GREF-CMP (step 242). Notably, the calibration circuit 80 may determine compression gain GCMP empirically to achieve a desired linearity target of the power amplifier circuit 36.
- M may be identical to or different from N.
- the calibration circuit 80 can store the respective modulated voltage Vccj and the respective input power PINJ in a temporary voltage LUT (not shown) in the memory circuit 70 (step 246).
- the calibration circuit 80 is configured to repeat steps 238-246 for each of the calibrated frequencies FI-FN.
- the calibration circuit 80 then stores the selected calibrated frequency Fi in association with the respective gain offset AGi in the gain offset LUT 72 (step 254).
- the calibration circuit 80 is configured to repeat steps 248-254 for each of the calibrated frequencies FI-FN.
- the calibration circuit 80 may determine and store the delay LUT 74 (step 204) in the memory circuit 70 based on a process.
- Figure 10 is a flowchart of an exemplary process 256 that can be employed by the transceiver circuit 68 of Figure 5 to determine the delay LUT 74 as part of the calibration process 200 of Figure 6. Elements in Figure 5 are referenced in conjunction with the discussion of Figure 10 and will not be redescribed herein.
- the calibration circuit 80 first determines an arbitrary delay offset At (step 258). Next, the calibration circuit 80 selects a calibrated frequency Fi (1 N) among the calibrated frequencies FI-FN within the modulation bandwidth (step 260). The calibration circuit 80 then determines an arbitrary delay factor T (step 264). The calibration circuit 80 then measures a pair of output powers POUTI , POUT2 of the power amplifier circuit 36 when the power amplifier circuit 36 amplifies the test signal 82 that is generated at the selected calibrated frequency Fi and delayed by T ⁇ At, respectively (step 264).
- the calibration circuit 80 checks whether the pair of output powers POUTI and POUT2 are equal (step 266). In an embodiment, the calibration circuit 80 may treat the pair of output powers POUTI and POUT2 as being equal if a difference between the pair of output powers POUTI and POUT2 is smaller than a predefined threshold.
- the calibration circuit 80 stores the selected calibrated frequency Fi in association with arbitrary delay factor T in the delay LUT 74 (step 268). Otherwise, the calibration circuit 80 will return to step 262 and determine a new arbitrary delay factor T.
- the calibration circuit 80 may adjust (e.g., increase) the predefined threshold in case the pair of output powers POUTI and POUT2 remain unequal after several iterations.
- the calibration circuit 80 is configured to repeat steps 260-268 for each of the calibrated frequencies FI-FN.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Electromagnetism (AREA)
- Nonlinear Science (AREA)
- Transmitters (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202280059977.3A CN117917001A (en) | 2021-09-16 | 2022-09-15 | Equalization filter calibration in transceiver circuits |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US202163245139P | 2021-09-16 | 2021-09-16 | |
US63/245,139 | 2021-09-16 | ||
US202263303531P | 2022-01-27 | 2022-01-27 | |
US63/303,531 | 2022-01-27 | ||
US17/737,300 US11962338B2 (en) | 2021-09-16 | 2022-05-05 | Equalization filter calibration in a transceiver circuit |
US17/737,300 | 2022-05-05 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2023043882A1 true WO2023043882A1 (en) | 2023-03-23 |
Family
ID=83689039
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2022/043600 WO2023043882A1 (en) | 2021-09-16 | 2022-09-15 | Equalization filter calibration in a transceiver circuit |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO2023043882A1 (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140213196A1 (en) * | 2013-01-31 | 2014-07-31 | Andreas Langer | Recalibration of envelope tracking transfer function during active transmission |
US9692366B2 (en) * | 2014-12-09 | 2017-06-27 | Intel Corporation | Envelope tracking path delay fine tuning and calibration |
US20200136563A1 (en) * | 2018-10-31 | 2020-04-30 | Qorvo Us, Inc. | Envelope tracking system |
US20210281228A1 (en) * | 2020-03-04 | 2021-09-09 | Qorvo Us, Inc. | Apparatus and method for calibrating an envelope tracking lookup table |
-
2022
- 2022-09-15 WO PCT/US2022/043600 patent/WO2023043882A1/en active Application Filing
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140213196A1 (en) * | 2013-01-31 | 2014-07-31 | Andreas Langer | Recalibration of envelope tracking transfer function during active transmission |
US9692366B2 (en) * | 2014-12-09 | 2017-06-27 | Intel Corporation | Envelope tracking path delay fine tuning and calibration |
US20200136563A1 (en) * | 2018-10-31 | 2020-04-30 | Qorvo Us, Inc. | Envelope tracking system |
US20210281228A1 (en) * | 2020-03-04 | 2021-09-09 | Qorvo Us, Inc. | Apparatus and method for calibrating an envelope tracking lookup table |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10432145B2 (en) | Envelope tracking circuit | |
US9520907B2 (en) | Methods and apparatus for envelope tracking system | |
CN101702618B (en) | Gain control of radio frequency linear power amplifier | |
TWI575866B (en) | Method and apparatus for correcting inconvenient power amplifier load characteristics in an envelope tracking based system | |
US9054643B2 (en) | Method and apparatus for calibrating an envelope tracking system | |
US11962338B2 (en) | Equalization filter calibration in a transceiver circuit | |
US20150236877A1 (en) | Methods and apparatus for envelope tracking system | |
US20220407463A1 (en) | Wideband transmission circuit | |
US20230080621A1 (en) | Phase and amplitude error correction in a transmission circuit | |
US20130063208A1 (en) | Radio-frequency transmitter, such as for broadcasting and cellular base stations | |
US20220407478A1 (en) | Envelope tracking voltage correction in a transmission circuit | |
KR20130126889A (en) | Semiconductor device | |
US20220407462A1 (en) | Wideband transmission circuit | |
WO2013033837A1 (en) | Radio-frequency circuit having a transcoupling element | |
US9369095B2 (en) | Unbalanced linear power amplifier | |
US11942899B2 (en) | Envelope tracking voltage correction in a transmission circuit | |
US8442459B2 (en) | Transmitter and communication apparatus using the same | |
KR20230040924A (en) | Amplitude-to-phase error correction in a transceiver circuit | |
US9020018B2 (en) | Systems for calibration of wireless electronic devices | |
US20110309883A1 (en) | Integrated Linear Power Detection In An RF Power Amplifier | |
US8909180B1 (en) | Method and apparatus for power supply modulation of a radio frequency signal | |
WO2023043882A1 (en) | Equalization filter calibration in a transceiver circuit | |
US20230082415A1 (en) | Phase and amplitude error correction in a transmission circuit | |
WO2019117888A1 (en) | Novel multifeed predistorter with realtime adaptation | |
WO2011159308A1 (en) | Integrated linear power detection in an rf power amplifier |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 22786622 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 202280059977.3 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2022786622 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
ENP | Entry into the national phase |
Ref document number: 2022786622 Country of ref document: EP Effective date: 20240416 |