WO2021155521A1 - Sense amplifier circuit, memory device, and operation method thereof - Google Patents

Sense amplifier circuit, memory device, and operation method thereof Download PDF

Info

Publication number
WO2021155521A1
WO2021155521A1 PCT/CN2020/074385 CN2020074385W WO2021155521A1 WO 2021155521 A1 WO2021155521 A1 WO 2021155521A1 CN 2020074385 W CN2020074385 W CN 2020074385W WO 2021155521 A1 WO2021155521 A1 WO 2021155521A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
bitline
voltage
switch circuit
compensation
Prior art date
Application number
PCT/CN2020/074385
Other languages
French (fr)
Inventor
Kanyu Cao
Weibing SHANG
Original Assignee
Changxin Memory Technologies, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Changxin Memory Technologies, Inc. filed Critical Changxin Memory Technologies, Inc.
Priority to CN202080081376.3A priority Critical patent/CN114730586A/en
Priority to EP20917463.0A priority patent/EP4042422A4/en
Priority to PCT/CN2020/074385 priority patent/WO2021155521A1/en
Publication of WO2021155521A1 publication Critical patent/WO2021155521A1/en
Priority to US17/741,722 priority patent/US20220270653A1/en

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/062Differential amplifiers of non-latching type, e.g. comparators, long-tailed pairs
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4091Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/08Control thereof
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45479Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
    • H03F3/45632Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit
    • H03F3/45744Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection in differential amplifiers with FET transistors as the active amplifying circuit by offset reduction
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45479Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
    • H03F3/45928Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit
    • H03F3/45968Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection using IC blocks as the active amplifying circuit by offset reduction
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45562Indexing scheme relating to differential amplifiers the IC comprising a cross coupling circuit, e.g. comprising two cross-coupled transistors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45588Indexing scheme relating to differential amplifiers the IC comprising offset compensating means
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45614Indexing scheme relating to differential amplifiers the IC comprising two cross coupled switches

Definitions

  • This invention relates generally to the field of semiconductor technologies and, more specifically, to a sense amplifier circuit and its operation methods.
  • a sense amplifier circuit is a circuit in a semiconductor memory chip that amplifies a power signal of a memory cell. When reading data from a memory cell, the sense amplifier circuit accepts an input representing a data bit stored in the memory cell, and amplifies the input to a voltage level high enough to be recognizable by an external device so that the data bit of the memory cell can be properly read.
  • Modern memory devices are increasingly miniaturized in size and power consumption, and the amount of electric charge in individual memory cell is only capable of generating a signal of small magnitude for representing data in the memory cell. Therefore a sense amplifier circuit that can properly amplify small input signals is of vital importance in modern memory devices.
  • this disclosure provides a sense amplifier circuit, a memory device, and related operation methods that address the aforementioned limitations.
  • the sense amplifier circuit may include an amplification circuit and a compensation circuit coupled to the amplification circuit.
  • the amplification circuit may include a first inverting amplifier and a second inverting amplifier.
  • the first inverting amplifier may be connected to a first bitline
  • the second inverting amplifier may be connected to a second bitline.
  • the amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline.
  • the compensation circuit may be coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit by conducting charge injections to at least one of the first bitline and the second bitline.
  • conducting charge injections to at least one of the first bitline and the second bitline may include: injecting a first charge generated by the first inverting amplifier to the second bitline; and/or injecting a second charge generated by the second inverting amplifier to the first bitline.
  • the first charge and/or the second charge may generate a compensation voltage between the first bitline and the second bitline after a distribution of the first charge and/or the second charge on the bitlines settled, and the compensation voltage may be substantially equal to the input-referred offset voltage of the amplification circuit.
  • the compensation circuit may include one or more capacitive elements, and the one or more capacitive elements may include a Ni capacitor or a bitline parasitic capacitor.
  • an input of the first inverting amplifier may be connected to an output of the second inverting amplifier at a first node, and an input of the second inverting amplifier may be connected to an output of the first inverting amplifier at a second node.
  • the first inverting amplifier and the second inverting amplifier may both be connected to a voltage node, and both be connected to a ground node.
  • the compensation circuit may include a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit.
  • a first end of the first switch circuit may be connected to a first end of the second switch circuit at the first bitline, and a first end of the third switch circuit may be connected to a first end of the fourth switch circuit at the second bitline.
  • a second end of the first switch circuit may be connected to a second end of the fourth switch circuit at the first node, a second end of the second switch circuit may be connected to a second end of the third switch circuit at the second node.
  • each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit may comprise an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
  • NMOS N-type metal-oxide-semiconductor
  • PMOS P-type metal-oxide-semiconductor
  • the aforementioned circuit may further comprise a switch control circuit coupled to the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit.
  • the switch control circuit may be configured to control a conductive status of each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit.
  • the aforementioned circuit may further include a transconductance compensation circuit coupled to a pull-up circuit and a pull-down circuit.
  • the pull-up circuit may be coupled to the voltage node, and the pull-down circuit may be coupled to the ground node.
  • the transconductance compensation circuit may include a temperature sensor sensing a temperature, and may be configured to provide compensation currents to the pull-up circuit and the pull-down circuit, respectively, to compensate the change of the transconductance of the sense amplifier circuit due to the change of the temperature.
  • the first inverting amplifier may include a first transistor and a second transistor
  • the second inverting amplifier may include a third transistor and a fourth transistor.
  • a second terminal of the first transistor and a first terminal of the second transistor may be connected to the second node, and a gate terminal of the first transistor and a gate terminal of the second transistor may be connected to the first node.
  • a second terminal of the third transistor and a first terminal of the fourth transistor may be connected to the first node, and a gate terminal of the third transistor and a gate terminal of the fourth transistor may be connected to the second node.
  • a first terminal of the first transistor and a first terminal of the third transistor may be connected to the voltage node, and a second terminal of the second transistor and a second terminal of the fourth transistor may be connected to the ground node.
  • the compensation circuit may be configured to generate, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit.
  • generating a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit may include: switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit; switching off the second switch circuit and the fourth switch circuit for a time of compensation to generate the compensation voltage between the first bitline and the second bitline; and switching off the first switch circuit and the third switch circuit.
  • the sense amplifier circuit may include an amplification circuit and a compensation circuit.
  • the amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline.
  • the amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline.
  • the compensation circuit may be coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit.
  • the compensation circuit may be configured to conduct a charging operation to charge at least one of the first bitline and the second bitline. At the end of the charging operation, a voltage difference between near-ends of the first bitline and the second bitline may be larger than the input-referred offset voltage of the amplification circuit.
  • the voltage difference between the near-ends of the first bitline and the second bitline may be 10%-40%larger than the input-referred offset voltage of the amplification circuit.
  • the sense amplifier circuit may include an amplification circuit and a compensation circuit.
  • the amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline.
  • the amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage.
  • the compensation circuit may be coupled to the first bitline, the second bitline, and the amplification circuit, and may be configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage.
  • At least one of the first bitline and the second bitline may be connected, through the compensation circuit, to one of the outputs of the first inverting amplifier and the second inverting amplifier during the signal amplification stage, and the at least one of the first bitline and the second bitline may be connected to the other of the outputs of the first inverting amplifier and the second inverting amplifier during the offset compensation stage.
  • the sense amplifier circuit may include an amplification circuit and a compensation circuit.
  • the amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline.
  • the amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage.
  • the compensation circuit may be coupled to the amplification circuit, and may be configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage.
  • a gain of the sense amplifier circuit may be larger than one during the offset compensation stage.
  • the sense amplifier circuit may include an amplification circuit and a compensation circuit.
  • the amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline.
  • the amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage.
  • the compensation circuit may be coupled to the amplification circuit, and may be configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage.
  • the first inverting amplifier and the second inverting amplifier may be cross-coupled during the offset compensation stage.
  • an output of the first inverting amplifier may be connected to the first bitline, and an output of the second inverting amplifier may be connected to the second bitline.
  • the output of the first inverting amplifier may be connected to the second bitline, and the output of the second inverting amplifier may be connected to the first bitline.
  • the memory device may include a plurality of memory cells and a plurality of sense amplifier circuits.
  • Each of the plurality of sense amplifier circuits may be the sense amplifier circuit of any of the aforementioned embodiments, and may be connected to one of the plurality of memory cells.
  • conducting charge injections to at least one of the first bitline and the second bitline may include: injecting a first charge generated by the first inverting amplifier to the second bitline; and/or injecting a second charge generated by the second inverting amplifier to the first bitline.
  • the first charge and/or the second charge may generate a compensation voltage between the first bitline and the second bitline after a distribution of the first charge and/or the second charge on the bitlines settled, and the compensation voltage is substantially equal to the input-referred offset voltage of the amplification circuit.
  • the compensation circuit may include a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit.
  • a first end of the first switch circuit may be connected to a first end of the second switch circuit at the first bitline, and a first end of the third switch circuit may be connected to a first end of the fourth switch circuit at the second bitline.
  • a second end of the first switch circuit may be connected to a second end of the fourth switch circuit at an output of the second inverting amplifier, and a second end of the second switch circuit may be connected to a second end of the third switch circuit at an output of the first inverting amplifier.
  • each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits may comprise an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
  • NMOS N-type metal-oxide-semiconductor
  • PMOS P-type metal-oxide-semiconductor
  • a bias voltage may be provided to at least one of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit to control a conductive state of the corresponding switch circuit.
  • each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable resistor.
  • the memory device may further include a dummy bitline coupled to at least one of the adjustable resistors and a resistance control circuit.
  • the resistance control circuit may be configured to generate a resistance control signal, and the dummy bitline may be configured to transmit the resistance control signal to the at least one of the adjustable resistors for controlling a resistance of the at least one of the adjustable resistors.
  • the aforementioned memory device may be connected with a reference resistor, and the resistance control signal may be generated based on a measured resistance of the reference resistor.
  • each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable capacitor.
  • the memory device may further include a dummy bitline coupled to at least one of the adjustable capacitors and a capacitance control circuit.
  • the capacitance control circuit may be configured to generate a capacitance control signal
  • the dummy bitline may be configured to transmit the capacitance control signal to the at least one of the adjustable capacitors for controlling a capacitance of the at least one of the adjustable capacitors.
  • Another aspect of this invention is direct to an input-referred offset voltage compensation method, applicable to the sense amplifier circuit of any of the aforementioned embodiments.
  • the method may include generating, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit.
  • generating a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit may include: switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit; determining a time of compensation; switching off the second switch circuit and the fourth switch circuit for the time of compensation to generate the compensation voltage between the first bitline and the second bitline; and switching off the first switch circuit and the third switch circuit.
  • a voltage difference between near-ends of the first bitline and the second bitline may be larger than the input-referred offset voltage of the amplification circuit at the end of the time of compensation.
  • the voltage difference between near-ends of the first bitline and the second bitline may be 10%-40%larger than the input-referred offset voltage of the amplification circuit at the end of the time of compensation.
  • the gain of the sense amplifier circuit may be larger than one during the time of compensation.
  • switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit may include: switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit to cause voltages on the first bitline, the second bitline, the output of the first inverting amplifier and the output of the second inverting amplifier converge to one voltage level.
  • the aforementioned method may further include, after generating the compensation voltage between the first bitline and the second bitline, providing an input signal between the first bitline and the second bitline; providing a pull-up voltage to the voltage node; providing a pull-down voltage to the ground node; and switching on the second switch circuit and the fourth switch circuit to amplify the input signal, while the first switch circuit and the third switch circuit remain off.
  • the aforementioned method may further include, after switching on the second switch circuit and the fourth switch circuit to amplify the input signal, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit.
  • reconnecting the sense amplifier circuit with the first bitline and the second bitline may include reconnecting the sense amplifier circuit with the first bitline and the second bitline by setting each of the second switch circuit and the fourth switch circuit at a partial conductive status.
  • the aforementioned method may further include conducting a calibration process.
  • the calibration process may include: selecting one or more candidate pull-up circuits from a plurality of candidate pull-up circuits to couple to a voltage node of a duplicated inverting amplifier, and selecting one or more candidate pull-down circuits from a plurality of candidate pull-down circuits to couple to a ground node of the duplicated inverting amplifier, to cause an output voltage of the duplicated inverting amplifier to approach a calibration voltage; adjusting a candidate pull-up voltage provided to the selected one or more candidate pull-up circuits, and adjusting a candidate pull-down voltage provided to the selected one or more candidate pull-down circuits to cause the output voltage to further approach the calibration voltage; and storing the adjusted candidate pull-up voltage and the adjusted candidate pull-down voltage in a register.
  • the duplicated inverting amplifier may be a duplication circuit of the first inverting amplifier or the second inverting amplifier.
  • conducting a calibration process may include conducting the calibration process repeatedly at a fixed time interval.
  • the fixed time interval may be 100 ms.
  • providing a pull-up voltage to the voltage node may include: coupling the selected one or more candidate pull-up circuits to the voltage node; and providing the adjusted candidate pull-up voltage through the selected one or more candidate pull-up circuits to the voltage node.
  • Providing the pull-down voltage to the ground node may include: coupling the selected one or more candidate pull-down circuits to the ground node; and providing the adjusted candidate pull-down voltage through the selected one or more candidate pull-down circuits to the ground node.
  • Another aspect of this invention is directed to an input-referred offset voltage compensation method, applicable to an amplifier circuit.
  • the method may include: connecting, through a control circuit coupled to the amplifier circuit, a first node of the amplifier circuit with a second node of the amplifier circuit to cause voltages on the first node and the second node to converge; separating, through the control circuit, the first node from the second node; determining a time of compensation; powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal, wherein the first signal is generated at the first node, and the second signal is generated at the second node; and routing, through the control circuit, the first signal to the second node, and the second signal to the first node to compensate an input-referred offset voltage of the amplifier circuit.
  • determining the time of compensation may include: determining the time of compensation based on a transconductance of the amplifier circuit, a bitline resistance, and a bitline parasitic capacitance of the amplifier circuit.
  • determining the time of compensation may include: establishing a lookup table for the time of compensation, wherein the lookup table includes a plurality of compensation durations each corresponding to one specific condition; determining a current condition; and determining the time of compensation by finding the compensation duration in the lookup table corresponding to the current condition.
  • powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal may include: powering on the amplifier circuit by providing a pull-up voltage and a pull-down voltage to the amplifier circuit.
  • the aforementioned method may further include conducting a calibration process to determine the pull-up voltage and the pull-down voltage.
  • the aforementioned method may further include: receiving an input signal pair for amplification on the first node and the second node, respectively.
  • the input signal pair may be superimposed with the second signal on the first node and the first signal on the second node, respectively.
  • the sense amplifier circuit may be connected to a first bitline through a first bitline switch circuit, and connected to a second bitline through a second bitline switch circuit.
  • the sense amplifier circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline.
  • the method may include: while the sense amplifier circuit amplifying the voltage signal, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit.
  • reconnecting the sense amplifier circuit with the first bitline and the second bitline may include: reconnecting the sense amplifier circuit with the first bitline and the second bitline by setting each of the first bitline switch circuit and the second bitline switch circuit at a partial conductive status.
  • Another aspect of this invention is directed to a memory device operation method, applicable to a memory device.
  • the method may include: conducing the aforementioned input-referred offset voltage compensation method on a plurality of amplifier circuits arranged on a first side of a wordline of the memory device; and conducting the aforementioned input-referred offset voltage compensation method on a plurality of amplifier circuits arranged on a second side of the wordline of the memory device.
  • the second side may be opposing the first side.
  • Another aspect of this invention is directed to an input-referred offset voltage compensation method, applicable to an amplification circuit having a first sub-circuit and a second sub-circuit, and having an input-referred offset voltage.
  • the method may include: generating, in response to a voltage signal, a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit. A difference between the first signal and the second signal may reflect the input-referred offset voltage in the circuit.
  • the method may further include connecting, by a compensation circuit coupled to the amplification circuit, the first signal to the second I/O, and the second signal to the first I/O to compensate the input-referred offset voltage.
  • the compensation circuit may include: a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit.
  • a first end of the first switch circuit may be connected to a first end of the second switch circuit at the first I/O, and a first end of the third switch circuit may be connected to a first end of the fourth switch circuit at the second I/O.
  • a second end of the first switch circuit may be connected to a second end of the fourth switch at an output of the second sub-circuit, and a second end of the second switch circuit may be connected to a second end of the third switch circuit at an output of the first sub-circuit.
  • Generating a first signal by the first sub-circuit on a first I/O of the amplification circuit and a second signal by the second sub-circuit on a second I/O of the amplification circuit may include: generating, by operating the first, the second, the third, and the fourth switch circuits, the first signal by the first sub-circuit on the first I/O and the second signal by the second sub-circuit on the second I/O.
  • Fig. 1A shows a conventional sense amplifier circuit.
  • Figs. 1B and 1C show circuit diagrams illustrating, respectively, an sense amplifier circuit containing mismatches and an equivalent circuit including a mismatch-free sense amplifier circuit, an input-referred offset voltage source and an input-referred offset current source.
  • Figs. 2A, 2B, and 2C show different operation stages of a sense amplifier circuit in accordance with one embodiment of this invention.
  • Fig. 3 shows a diagram illustrating a memory device in accordance with one embodiment of this invention.
  • Fig. 4 shows a flowchart illustrating a method for compensating an input-referred offset voltage of a sense amplifier circuit in accordance with one embodiment of this invention.
  • Figs. 5A and 5B show diagrams illustrating waveforms of the voltages on a first bitline and a second bitline of a sense amplifier circuit in accordance with one or more embodiments of this invention.
  • Figs. 6A and 6B show enlarged diagrams of region A and region B of Fig. 5A, respectively.
  • Figs. 6C and 6D show diagrams illustrating distributions of the charge densities on a first bitline and a second bitline of a sense amplifier circuit in accordance with one or more embodiments of this invention.
  • Figs. 7A and 7B show diagrams illustrating waveforms of the voltages on a first bitline and a second bitline of sense amplifier circuit in accordance with one or more embodiments of this invention.
  • Fig. 8 shows a diagram illustrating a calibration circuit in accordance with one embodiment of this invention.
  • Fig. 9 shows a flowchart illustrating a calibration process in accordance with one embodiment of this invention.
  • Fig. 10A shows a diagram illustrating a circuit to determine the time of compensation in accordance with one embodiment of this invention.
  • Fig. 10B shows a flowchart illustrating a method to determine the time of compensation in accordance with one embodiment of this invention.
  • Fig. 11 shows a diagram illustrating a sense amplifier circuit including a transconductance compensation circuit in accordance with one embodiment of this invention.
  • Figs. 12A and 12B show diagrams illustrating a memory device including circuits for compensating bitline resistance in accordance with one or more embodiments of this invention.
  • Fig. 13 shows a diagram illustrating a memory device including circuits for compensating bitline parasitic capacitor in accordance with one embodiment of this invention.
  • Fig. 1A shows a conventional sense amplifier circuit.
  • a conventional sense amplifier circuit may include a first inverter and a second inverter.
  • the first inverter may include a first transistor M1 and a second transistor M2 connected together
  • the second inverter may include a third transistor M3 and a fourth transistor M4 connected together.
  • An input (node i1) of the first inverter may be connected to an output (node o2) of the second inverter
  • an input (node i2) of the second inverter may be connected to an output (node o1) of the first inverter. That is, the first inverter and the second inverter may be cross-coupled with each other.
  • the sense amplifier circuit may further include a pull-up circuit for providing a pull-up voltage, and a pull-down circuit for providing a pull-down voltage.
  • a pull-up circuit for providing a pull-up voltage
  • a pull-down circuit for providing a pull-down voltage.
  • a sense amplifier circuit may have two bitlines each connected with one or more memory cells. An input signal to a sense amplifier circuit may be received through one of the two bitlines, while the other bitline serving as a reference. While not reading data from a memory cell of the memory device, memory cells are electrically isolated from the sense amplifier circuit, thus no input signal is provided to a sense amplifier circuit. When one memory cell is selected for reading data, a transistor connected between the memory cell and the sense amplifier circuit becomes conductive, causing the storage capacitor associated with that memory cell be connected to a bitline of the sense amplifier circuit. Then the electric charge stored in the capacitor may generate an input signal (i.e., a voltage difference) on the bitlines.
  • a high voltage may be applied on a voltage node, and a low voltage may be applied on a ground node of the sense amplifier circuit, and the input signal on the bitlines may be amplified.
  • the amplified signal then may be sent to an external device through the bitlines to read the data of the memory cell.
  • a sense amplifier circuit may have an offset voltage that may affect the sensitivity of the circuit.
  • the offset voltage may be caused by various factors, including but not limited to, deviation between threshold voltages of corresponding transistors in the cross-coupled inverters, mismatch between series resistance on source/drain nodes of the transistors, mismatch between structural sizes of the corresponding circuit components, carrier mobility mismatch, substrate bias, mismatch on conductance coefficients, and mismatch on node capacitances of corresponding transistors.
  • the offset voltage may be caused by the difference between threshold voltages of corresponding transistors in two inverting amplifiers in the sense amplifier circuit.
  • the threshold voltage of a transistor in one inverter may be higher than the threshold voltage of a corresponding transistor in a coupling inverter in the sense amplifier circuit.
  • an input signal to the sense amplifier circuit must be larger than a minimum voltage margin, which is determined by the offset voltage, for data in an associated memory cell to be properly read.
  • the offset voltage reduces the sensitivity of the sense amplifier circuit.
  • all of the above-mentioned variations and mismatches are collectively referred to as the “mismatch” in the sense amplifier circuit.
  • a sense amplifier containing mismatches may be equivalently represented by an ideal mismatch-free sense amplifier with an input-referred voltage source V os (i.e., providing an input-referred offset voltage) and an input-referred current source I os (providing an input-referred offset current) , as shown in Fig. 1C.
  • V os i.e., providing an input-referred offset voltage
  • I os providing an input-referred offset current
  • Fig. 2A shows a sense amplifier circuit in accordance with one embodiment of this invention. This sense amplifier circuit will be described in details below with reference to Fig. 2A.
  • the sense amplifier circuit may include an amplification circuit for amplifying a voltage signal.
  • the amplification circuit may include a first inverting amplifier connected to a first bitline BLa and a second inverting amplifier connected to a second bitline BLb.
  • the amplification circuit may be configured to amplify a signal (e.g., a voltage signal) applied between the first bitline BLa and the second bitline BLb.
  • the amplification circuit may include the first inverting amplifier INV1 (dashed box INV1 in Fig. 2A) and the second inverting amplifier INV2 (dashed box INV2 in Fig. 2A) .
  • the first inverting amplifier INV1 may be connected to a first bitline BLa
  • the second inverting amplifier INV2 may be connected to a second bitline BLb.
  • An input of the first inverting amplifier INV1 may be connected to an output of the second inverting amplifier INV2 at a first node a
  • an input of the second inverting amplifier INV2 may be connected to an output of the first inverting amplifier INV1 at a second node b.
  • first inverting amplifier INV1 and the second inverting amplifier INV2 may be cross-coupled with each other.
  • the first inverting amplifier INV1 and the second inverting amplifier INV2 may be both connected to a voltage node sapwr, and both connected a ground node sagnd.
  • the sense amplifier circuit may further include a compensation circuit coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit.
  • the input-referred offset voltage of the amplification circuit may be caused by the mismatches in the amplification circuit.
  • the input-referred offset voltage may reflect a difference in threshold voltages of corresponding transistors in the first inverting amplifier INV1 and the second inverting amplifier INV2.
  • the compensation circuit may be configured to compensate the input-referred offset voltage of the amplification circuit by conducting charge injections to the first bitline BLa and the second bitline BLb.
  • conducting charge injections to the first bitline BLa and the second bitline BLb may include: injecting a first charge generated by the first inverting amplifier INV1 to the second bitline BLb; and injecting a second charge generated by the second inverting amplifier INV2 to the first bitline BLa.
  • the first charge and the second charge may generate a compensation voltage between the first bitline BLa and the second bitline BLb after a distribution of the first charge and the second charge on the bitlines settled.
  • an electrical charge is “settled” on a bitline means the electrical charge has been fully propagated on the bitline, and details of this concept will be explained in greater details with reference to accompanying drawings in a later part of this application.
  • the compensation voltage may be substantially equal to the input-referred offset voltage of the amplification circuit.
  • a first voltage is “substantially equal” to a second voltage means the first voltage is within a certain range of the second voltage. The range may be, for example, ⁇ 10%or ⁇ 5%of the second voltage, and this invention is not limited in this regard.
  • the compensation voltage generated by the first charge and the second charge may be within ⁇ 5%of the input-referred offset voltage of the sense amplifier circuit.
  • the first charge and the second charge may have same of different charge amounts, and same or different charge polarities. This invention is not limited in these regards.
  • conducting charge injections to the first bitline BLa and the second bitline BLa may include: only injection the first charge generated by the first inverting amplifier INV1 to the second bitline BLb, or only injection the second charge generated by the second inverting amplifier INV2 to the first bitline BLa.
  • the first charge or the second charge may generate a compensation voltage between the first bitline BLa and the second bitline BLB after a distribution of the first charge or the second charge on the bitlines settled, and the compensation voltage may be substantially equal to the input-referred offset voltage of the amplification circuit.
  • the compensation circuit may include one or more capacitive elements.
  • the capacitive elements may be elements that are capable of storage electrical charges, and may include, but not limited to, capacitors, diodes, fie-effect transistor (FET) , metal-oxide-semiconductor field-effect transistor (MOSFET) that are capable of storing electrical charges.
  • the one or more capacitive element may include a Ni capacitor or a bitline parasitic capacitor.
  • the compensation circuit may include a first switch circuit S1, a second switch circuit S2, a third switch circuit S3, and a fourth switch circuit S4.
  • a first end of the first switch circuit S1 may be connected to a first end of the second switch circuit at the first bitline BLa, and a first end of the third switch circuit S3 may be connected to a first end of the fourth switch circuit S4 at the second bitline BLb.
  • a second end of the first switch circuit S1 may be connected to a second end of the fourth switch circuit S4 at the first node a, and a second end of the second switch circuit S2 may be connected to a second end of the third switch circuit S3 at the second node b.
  • each of the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 may be a switch and may be in one of “ON” or “OFF” statuses. This invention, however, is not limited herein. Other suitable circuits that can provide an on/off switch function may be used as the switch circuit.
  • each of the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 may be implemented using one or more transistors.
  • each of the switch circuits may comprise an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
  • NMOS N-type metal-oxide-semiconductor
  • PMOS P-type metal-oxide-semiconductor
  • the switch circuit may also be in an intermediate conductive status depending on the conductive status of the transistors.
  • a conductive state of each of these switch circuits may be controlled by applying a voltage on the corresponding transistors, such as on a gate terminal of corresponding NMOS transistor, PMOS transistor, or transmission gate.
  • the sense amplifier circuit may further include a switch control circuit (not shown in the drawings) coupled to the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4.
  • the switch control circuit may be configured to control a conductive status of each of these switch circuits.
  • the switch control circuit may control a conductive status of each of these switch circuits by applying a voltage on a gate terminal of a corresponding transistor in each of the switch circuits.
  • the first inverting amplifier INV1 may comprise a first transistor M1 and a second transistor M2.
  • Each of the first transistor M1 and the second transistor M2 may have a first terminal, a second terminal, and a gate terminal.
  • the second terminal of the first transistor M1 and the first terminal of the second transistor M2 may both be connected to the second node b.
  • the gate terminal of the first transistor M1 and the gate terminal of the second transistor M2 may both be connected to the first node a.
  • the second inverting amplifier may comprise a third transistor M3 and a fourth transistor M4.
  • Each of the third transistor M3 and the fourth transistor M4 may have a first terminal, a second terminal, and a gate terminal.
  • the second terminal of the third transistor M3 and the first terminal of the fourth transistor M4 may both be connected to the first node a.
  • the gate terminal of the third transistor M3 and the gate terminal of the fourth transistor M4 may both be connected to the second node b.
  • the first terminal of the first transistor M1 and the first terminal of the third transistor may be connected to the voltage node sapwr, and the second terminal of the second transistor M2 and the second terminal of the fourth transistor M4 may be connected to the ground node sagnd.
  • the first transistor M1 and the third transistor M3 may each have a first conductivity type
  • the second transistor M2 and the fourth transistor M4 may each have a second conductivity type opposing the first conductivity type.
  • the first transistor M1 and the third transistor M3 may be P-type transistors
  • the second transistor M2 and the fourth transistor M4 may be N-type transistors.
  • the sense amplifier circuit may be provided with a plurality of pull-up circuits of different voltage pull-up capabilities, and be provided with a plurality of pull-down circuits of different voltage pull-down capabilities.
  • One or more of the plurality of pull-up circuits may be selected to be coupled to the voltage node sapwr, and a pull-up voltage may be provided to the sense amplifier circuit through the selected one or more pull-up circuits.
  • One or more of the plurality of pull-down circuits may be selected to be coupled to the ground node sagnd, and a pull-down voltage may be provided to the sense amplifier circuit through the selected one or more pull-down circuits.
  • the first inverting amplifier INV1 and the second inverting amplifier INV2 may each comprise two transistors.
  • the first inverting amplifier INV1 and the second inverting amplifier INV2 may also be implemented by other suitable circuits, provided that the circuits can provide an inversion function.
  • the first inverting amplifier INV1 and the second inverting amplifier INV2 may each include three or more transistors.
  • Detailed composition of the first inverting amplifier INV1 and the second inverting amplifier INV2 are not limited in this invention.
  • the first switch circuit S1 and the second switch circuit S2 may be connected with the first bitline BLa
  • the third switch circuit S3 and the fourth switch circuit S4 may be connected with the second bitline BLb.
  • the first bitline BLa and the second bitline BLb may be connected to different internal components (e.g., inverting amplifiers) of the sense amplifier circuit.
  • conducting charge injections to first bitline BLa and the second bitline BLb may include: conducting charge injections to the first bitline BLa and the second bitline BLb by operating the first, the second, the third, and the fourth switch circuits.
  • the first charge and the second charge may, after settled on the bitlines, generate a compensation voltage between the first bitline BLa and the second bitline BLb to compensation the input-referred offset voltage in the amplification circuit, so that the performance of the associated memory device may be improved.
  • Fig. 3 shows a diagram illustrating a memory device in accordance with one embodiment of this invention.
  • the memory device may include a plurality of memory cells (not shown in Fig. 3) and a plurality of sense amplifier circuits.
  • Each of the sense amplifier circuits may be the sense amplifier circuit in any of the aforementioned embodiments. Relevant part in the aforementioned embodiments for the sense amplifier circuit may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness.
  • each of the first bitline and the second bitline may be connected with one of the plurality of memory cells.
  • the plurality of memory cells may be connected through a wordline (WL) .
  • the plurality of sense amplifier circuits may be alternately arranged on a first side of the wordline and a second side of the wordline opposing the first side.
  • Each of the sense amplifier circuits arranged on the first side of the wordline may be connected to one of the plurality of memory cells through the first bitline, and each of the sense amplifier circuits arranged on the second side of the wordline may be connected to one of the plurality of memory cells through the second bitline.
  • this invention further presents operation methods of the sense amplifier circuits, which compensate the input-referred offset voltage of the amplification circuits.
  • FIGs. 2A, 2B, and 2C show diagrams illustrating different stages of a sense amplifier circuit operation method in accordance with some embodiments of this invention.
  • FIG. 4 shows a flowchart illustrating a sense amplifier circuit operation method in accordance with one embodiment of this invention. This method will be described below in details with reference to these drawings.
  • the sense amplifier circuit operation method may be performed on a sense amplifier circuit shown in Fig. 2A. That is, the sense amplifier circuit may include an amplification circuit for amplifying a voltage signal and a compensation circuit for compensating an input-referred offset voltage of the amplification circuit.
  • the amplification circuit may include a first inverting amplifier INV1 and a second inverting amplifier INV2.
  • the compensation circuit may include a first switch circuit S1, a second switch circuit S2, a third switch circuit S3, and a fourth switch circuit S4.
  • the sense amplifier circuit may have a first bitline BLa and a second bitline BLb.
  • the sense amplifier circuit operation method may include generating, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline BLa and the second bitline BLb to compensate the input-referred offset voltage of the amplification circuit.
  • the sense amplifier circuit operation method may include the following steps S410 through S450.
  • a sense amplifier circuit may be provided.
  • the sense amplifier circuit may be a sense amplifier circuit in any of the aforementioned embodiments. Relevant parts in the aforementioned embodiments may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness.
  • step S420 the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 may all be switched on, as shown in Fig. 2A.
  • This step may be referred to as an equalization (EQ) step.
  • EQ equalization
  • the first bitline BLa is connected to both the first node a and the second node b
  • the second bitline BLb is connected to both the first node a and the second node b.
  • the fourth switch circuits may remain on for sufficiently long time to ensure that voltages on the first bitline BLa, the second bitline BLb, the first node a, and the second node b converge to one voltage level.
  • the voltage node sapwr may be provided an initial up voltage
  • the ground node sagnd may be provided an initial down voltage.
  • step S430 the second switch circuit S2 and the fourth switch circuit S4 may be switched off, while the first switch circuit S1 and the third switch circuit S3 remain on, as shown in Fig. 2B.
  • the voltage node sapwr may be provided a pull-up voltage higher than the initial up voltage
  • ground node sagnd may be provided a pull-down voltage lower than the initial down voltage.
  • the sense amplifier circuit may work as an amplifier.
  • step S420 Since in previous step (i.e., step S420) , voltages on the first bitline BLa, the second bitline BLb, the first node a, and the second node b have been converged to one voltage level, the first bitline BLa and the second bitline BLb do not have any external input.
  • a voltage difference between the first bitline BLa and the second bitline BLb may reflect an input-referred offset voltage in the amplification circuit (e.g., a difference between threshold voltages of corresponding transistors in the first inverting amplifier INV1 and the second inverting amplifier INV2) .
  • the first inverting amplifier INV1 and the second inverting amplifier INV2 may be cross-coupled with each other.
  • the first switch circuit S1 and the third switch circuit S3 may remain on for a Time of compensation (Toc) .
  • Toc Time of compensation
  • the voltage difference between the first bitline BLa and the second bitline BLb at the end of the Toc may reach a desired voltage level.
  • the desired voltage level may be a voltage level that reflects an input-referred offset voltage of the amplification circuit.
  • the input-referred offset voltage of the amplification circuit may be the difference between threshold voltages of corresponding transistors in the first inverting amplifier INV1 and the second inverting amplifier INV2, and the compensation voltage may reflect the difference between the threshold voltages.
  • the compensation voltage may be substantially equal to the input-referred offset voltage.
  • the desired voltage level may be any other value depending on specific needs, and this invention is not limited in this regard.
  • the aforementioned step S430 may also be understood as a charging process, in which the compensation circuit conducts a charging operation to inject charges to at least one of the first bitline BLa and the second bitline BLb.
  • the charges injected to the first bitline BLa and/or the second bitline BLb may settled on the bitlines, and voltage difference between near-ends of the first bitline BLa and the second bitline BLb may decrease during this process. Therefore, to sufficiently compensate the input-referred offset voltage, the voltage difference between near-ends of the first bitline BLa and the second bitline BLb may be larger than the input-referred offset voltage of the amplification circuit at the end of the charging operation.
  • the voltage difference may be 10%-40%larger than the input-referred offset voltage at the end of the charging operation.
  • the resulted voltage difference at the near-ends of the bitlines may be substantially equal to the input-referred offset voltage.
  • step S440 the first switch circuit S1 and the third switch circuit S3 may be switched off, resulting in all the four switch circuits being switched off.
  • the compensation voltage may be retained at the first bitline BLa and the second bitline BLb.
  • the voltage at the voltage node sapwr may be returned to the initial up voltage
  • the voltage at the ground node sagnd may be returned to the initial down voltage.
  • step S450 the second switch circuit S2 and the fourth switch circuit S4 may be switched on, while the first switch circuit S1 and the third switch circuit S3 remain off, as shown in Fig. 2C.
  • the voltage node sapwr may be provided a pull-up voltage
  • the ground node sagnd may be provided a pull-down voltage
  • the sense amplifier circuit may amplify an input signal between the first bitline BLa and the second bitline BLb.
  • Figs. 5A and 5B show diagrams illustrating waveforms of the voltage on the first bitline BLa and the voltage on the second bitline BLb of a sense amplifier circuit in accordance with one or more embodiments of this invention.
  • the sense amplifier circuit operation method will be further described below with reference to these drawings to fully appreciate the compensation capability of this sense amplifier circuit.
  • step S420 corresponding to time EQ in Fig. 5A, the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 are all switched on (as shown in Fig. 2A) .
  • the voltages on the first bitline BLa and the second bitline BLb may converge to one voltage.
  • step S430 corresponding to time Com start in Fig. 5A, the second switch circuit S2 and the fourth switch circuit S4 are switched off, while the first switch circuit S1 and the third switch circuit S3 remain on (as shown in Fig. 2B) .
  • the voltage node sapwr may be provided a pull-up voltage
  • the ground node sagnd may be provided a pull-down voltage
  • the sense amplifier may work as an amplifier and amplify a voltage difference (e.g., a difference between the threshold voltages of corresponding transistors in the inverting amplifiers) .
  • the voltage difference may be reflected as a difference on the voltages on the first bitline BLa and the second bitline BLb.
  • the larger an input-referred offset voltage the faster the voltages on the first bitline BLa and the second bitline BLb will diverge.
  • step S430 the second switch circuit S2 and the fourth switch circuit S4 may remain off, and the first switch circuit S1 and the third switch circuit S3 may remain on for a duration of Toc. During this time, the voltage of the first bitline BLa and the voltage of the second bitline BLb continue to diverge, as shown in Fig. 5A, thereby amplifying the voltage difference in the sense amplifier circuit.
  • step S440 corresponding to time Com end in Fig. 5A, all the four switch circuits are switched off, and the voltage difference on the first bitline BLa and the second bitline BLb (the compensation voltage) may be retained.
  • the input-referred offset voltage of the amplification circuit may be a difference between the threshold voltage of corresponding transistors in the first inverting amplifier and the second inverting amplifier.
  • the compensation voltage may reflect the difference between the threshold voltages.
  • the compensation voltage may have a substantially same magnitude as the difference between the threshold voltages.
  • the compensation voltage may be maintained on the first bitline BLa and the second bitline BLb until a particular memory cell corresponding to the sense amplifier circuit is selected (corresponding to time Q sharing in Fig. 5A) for reading data thereon. Accessing a memory cell may result in charge sharing between the capacitor of the memory cell and a bitline capacitor. The charge sharing may cause the voltage on the bitline corresponding to the memory cell either to increase for a stored logic one or to decrease for a stored logic zero.
  • the voltage difference between two bitlines may depend on a capacitor of the memory cell C mbit , an equivalent capacitor of the bitline C BL , and a voltage stored on the memory cell prior to the access V cell , and can be expressed as:
  • the voltage difference between the first bitline BLa and the second bitline BLb may begin to change and eventually may result in a voltage change of ⁇ V.
  • step S450 the second switch circuit S2 and the fourth switch circuit S4 are switched on while the first switch circuit S1 and the third switch circuit S3 remain off (as shown in Fig. 2C) .
  • the voltage node sapwr may be provided a pull-up voltage
  • the ground node may be provided a pull-down voltage
  • the sense amplifier circuit may amply the voltage different between the first bitline BLa and the second bitline BLb.
  • the voltage difference provided to the sense amplifier circuit is the signal voltage V sig superimposed on the compensation voltage. Since the compensation voltage may reflect the input-referred offset voltage in the amplification circuit (e.g., the compensation voltage may have a substantially same magnitude of the input-referred offset voltage) , the input-referred offset voltage of the sense amplifier circuit may be compensated.
  • Fig. 5B shows a diagram illustrating a waveform of the voltage on the first bitline BLa and the voltage on the second bitline BLb of a sense amplifier circuit in accordance with another embodiment of this invention.
  • Fig. 5B is similar to Fig. 5A except that the sense amplifier circuit of Fig. 5B has a different mismatch than that of Fig. 5A.
  • the voltage on the first bitline BLa and the voltage on the second bitline BLb may diverge differently than the corresponding voltages shown in Fig. 5A.
  • the time of compensation i.e., Toc
  • the compensation voltage between the first bitline BLa and the second bitline BLb may reflect a specific input-referred offset voltage in the sense amplifier circuit, therefore by choose a proper Toc, the input-referred offset voltage in the sense amplifier circuit may be automatically compensated.
  • At least one of the first bitline BLa and the second bitline BLa may be connected, through the compensation circuit, to one of the outputs of the first inverting amplifier INV1 and the second inverting amplifier INV2 during the signal amplification stage.
  • This at least one of the first bitline BLa and the second bitline BLb maybe connected to the other of the outputs of the first inverting amplifier INV1 and the second inverting amplifier INV2 during the offset compensation stage.
  • the sense amplifier circuit works as an amplifier to amplify a voltage caused by the mismatches in the sense amplifier circuit, therefore a gain of the sense amplifier circuit is larger than one during the offset compensation stage.
  • an output of the first inverting amplifier INV1 may be connected to the first bitline BLa, and an output of the second inverting amplifier INV2 may be connected to the second bitline BLb, while during the offset compensation stage, the output of the first inverting amplifier INV1 may be connected to the second bitline BLb, and the output of the second inverting amplifier INV2 may be connected to the first bitline BLa.
  • the compensation voltage may reflect the input-referred offset voltage of the amplification circuit (e.g., the compensation voltage may have a substantially same magnitude as the difference of the threshold voltages) . Then the first switch circuit and the third switch circuit are switched off, to retain the compensation voltage on the first bitline BLa and the second bitline BLb. When the second switch circuit and the fourth switch circuit are subsequently switched on to amplify an input signal, the input signal is superimposed on the compensation voltage so that the input-referred offset voltage of the amplification circuit may be compensated. Thus, the performance of the associated memory device may be improved.
  • bitlines such as bitline resistances R BL and bitline parasitic capacitance C BL
  • the sense amplifier circuit operation method of this invention takes into consideration these effects, and thus improves the accuracy of the input-referred offset voltage compensation.
  • Figs. 6A and 6B show enlarged diagrams of region A and region B of Fig. 5A, respectively.
  • Figs. 6C and 6D show diagrams illustrating distributions of charge densities on a first bitline and a second bitline of a sense amplifier circuit in accordance with one or more embodiments of this invention.
  • the sense amplifier circuit operation method will be further described below with reference to these drawings.
  • the voltage at the first bitline BLa (i.e., the voltage at the node of the first bitline BLa connected to the sense amplifier circuit) may begin to gradually decrease from a charge voltage to a settled voltage (i.e., from V1_charge to V1_settle) due to the propagation of charge along the first bitline BLa.
  • the amount of voltage drop (i.e., V1_charge –V1_settle) may be determined by total charge injected to the first bitline BLa and electronic characteristics of the first bitline BLa (e.g., bitline parasitic capacitance C BL ) .
  • FIG. 6C shows that immediately after Toc, the distribution of charge density on the first bitline BLa is positively corrected to the distance to the sense amplifier circuit (represented by horizontal axis of Fig. 6C) . That is, the closer a portion of the first bitline BLa to the sense amplifier circuit, the higher the charge density thereon. With the propagation of the charge along the first bitline BLa, the distribution of the charge density on the first bitline BLa will eventually settle to an approximately constant distribution ( “settled” line in Fig. 6C) . Similar to those on the first bitline BLa, the voltage and distribution of charge density on the second bitline BLb may go through a similar change after Toc, which are depicted in Figs. 6B and 6D, respectively.
  • the voltages on the first bitline and the second bitline immediately after Toc may be larger (in term of magnitude) than the voltages needed to compensate the input-referred offset voltage.
  • the compensation circuit when the compensation circuit is configured to compensate the input-referred offset voltage by conducting charge injections to the first bitline and the second bitline, the charges injected to the bitlines (i.e., the first charge and the second charge) may be determined on the basis that the settled voltages on the first bitline BLa and the second bitline BLa (i.e., V1_settle and V2_settle, respectively) may compensate the input-referred offset voltage.
  • the first charge and the second charge may be determined based on the electronic characteristics of the first bitline BLa and the second bitline BLb.
  • bitline resistances R BL and bitline parasitic capacitance C BL associated with the first bitline BLa and the second bitline BLb may be determined based on factors including, but not limited to, bitline resistances R BL and bitline parasitic capacitance C BL associated with the first bitline BLa and the second bitline BLb.
  • a mathematical model may be established to depict the relationship between the injected charges to compensate the input-referred offset voltage and the electronic characteristics of the first bitline BLa and the second bitline BLb. Then the first charge and the second charge may be determined based on this mathematical model.
  • the injected charges may be determined by other methods, and this invention is not limited in this regard. By taking into consideration charge propagation on the bitlines and the voltage deviations it causes, this method improves the accuracy of the input-referred offset voltage compensation.
  • Figs. 6A, 6B, 6C, and 6D show diagrams illustrating voltages and distributions of charge density on the first bitline BLa and the second bitline BLa in one specific compensation scenario (i.e., the compensation scenario shown in Fig. 5A) .
  • voltages and distributions of charge density on the bitlines on other compensation scenarios e.g., the compensation scenario shown in Fig. 5B
  • Detail description of those compensation scenarios are omitted herein for the sake of conciseness.
  • this invention further provides a memory device operation method.
  • the memory device in this operation method may include a wordline, a plurality of memory cells connected to the wordline, and a plurality of sense amplifier circuits each connected one of the plurality of memory cells.
  • Each of the sense amplifier circuits may be the sense amplifier circuit of any one of the aforementioned embodiments. Relevant part in the aforementioned embodiments for the sense amplifier circuit may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness.
  • the plurality of sense amplifier circuits may be alternately arranged on a first side of the wordline and a second side of the wordline opposing the first side.
  • the sense amplifier circuits arranged on the first side of the wordline may each have the first bitline connected to the corresponding memory cell, and the sense amplifier circuits arranged on the second side of the wordline may each have the second bitline connected to the corresponding memory cell.
  • the memory device operation method may further include: conducting a sense amplifier operation method for each of the sense amplifier circuits arranged on the first side of the wordline; and, subsequently, conducting the sense amplifier operation method for each of the sense amplifier circuits arranged on the second side of the wordline.
  • the sense amplifier operation method may be the method described in the aforementioned embodiments, hence detail descriptions of the sense amplifier operation method are omitted herein for the sake of conciseness.
  • the operation method that compensates the input-referred offset voltage of a sense amplifier circuit are first conducted for the sense amplifier circuits located on the first side of the wordline, and then conducted for the sense amplifier circuits located on the second side of the wordline.
  • interference between the sense amplifier circuits located on different sides of the wordline may be reduced, if not eliminated.
  • the sense amplifier circuit operation methods described above may further include methods to control the conductive statuses of the switch circuits of the sense amplifier circuit to improve read speed of data in a memory cell.
  • Figs. 7A and 7B show diagrams illustrating waveforms of the voltages on the first bitline and the second bitline of the sense amplifier circuit in accordance with one or more embodiments of this invention. The methods will be described below in details with reference to these drawings.
  • the methods to control the conductive statuses of the switch circuits of the sense amplifier circuit may be conducted following the aforementioned sense amplifier circuit operation method. More specifically, the methods may be conducted following step S450 of the aforementioned methods (i.e., after the second switch circuit and the fourth switch circuit are switched on) .
  • one of the methods may include: after Step S450, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit. This method will be described below in greater details.
  • the first bitline BLa and the second bitline BLb may be disconnected from the sense amplifier circuit. This may be done by switching off the second switch circuit and the fourth switch circuit.
  • bitline resistances R BL , and bitline parasitic capacitance C BL associated with the bitlines are disconnected from the sense amplifier circuit. Therefore the voltage signal may be amplified quicker than that when the bitlines are connected.
  • the second switch circuit and the fourth switch circuit may remain switched off for a predetermined period of time ( ⁇ t in Fig. 7A) . The predetermined period of time may be determined based on specific requirements, and is not limited in this invention. Then second switch circuit and the fourth switch circuit may be switched on to reconnect the bitlines to the sense amplifier circuit.
  • the voltage signal may be amplified quicker than that when the bitlines are connected.
  • the voltages on the first bitline and the second bitline may reach the corresponding target values quicker than that when the bitlines have not been disconnected (e.g., t r1 vs t r0 in Fig. 7A) .
  • the sense amplifier circuit may amplify an input voltage signal to a desired amplitude quicker, thereby improving the reading speed of the corresponding memory cell.
  • Fig. 7B shows waveforms of the voltages when the second switch circuit and the fourth switch circuit are set at a partial conductive status when reconnecting to the sense amplifier circuit. As shown in Fig.
  • the aforementioned methods to control the conductive statuses of the switch circuits of the sense amplifier circuit may also be conducted on a sense amplifier circuit without first performing the aforementioned sense amplifier circuit operation method. More specifically, the methods may be conducted on a sense amplifier circuit that is connected to a first bitline through a first bitline switch circuit, and connected to a second bitline through a second bitline switch circuit.
  • the sense amplifier circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline.
  • One of the methods may include: while the sense amplifier circuit amplifying the voltage signal, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit.
  • each of the first bitline switch circuit and the second bitline switch circuit may be set at a partial conductive status.
  • This invention further provides a calibration circuit configured to perform a calibration operation to determine a pull-up circuit, a pull-down circuit, a pull-up voltage (Vpup) and a pull-down voltage (Vpdn) for a sense amplifier circuit.
  • Fig. 8 shows a calibration circuit for a sense amplifier circuit in accordance with one embodiment of this invention.
  • the calibration circuit may include a duplication inverting amplifier.
  • the duplicated inverting amplifier may include a first duplicate transistor M10 and a second duplicate transistor M20.
  • the duplicated inverting amplifier may be a duplication of the aforementioned first inverting amplifier. That is, in the duplicated inverting amplifier, the first duplicate transistor M10 and the second duplicate transistor M20 may be a duplication of the first transistor M1 and the second transistor M2 in the aforementioned sense amplifier circuit, respectively.
  • the duplicated inverting amplifier may be a duplication of the second inverting amplifier in the aforementioned sense amplifier circuit.
  • the duplicated inverting amplifier may be other suitable circuit based on specific needs, and may have electronic characteristics that are the same with or different from that of the first inverting amplifier or the second inverting amplifier. This invention is not limited in this regard.
  • each of the first duplicate transistor M10 and the second duplicate transistor M20 may have a first terminal, a second terminal, and a gate terminal.
  • the gate terminal of the first duplicate transistor M10 may be connected to the gate terminal of the second duplicate transistor M20 at an output node z.
  • the second terminal of the first duplicate transistor M10 may be connected with the first terminal of the second duplicate transistor M20, the first terminal of the first duplicate transistor M10 may be connected to a voltage node sapwr0, and the second terminal of the second duplicate transistor M20 may be connected to a ground node sagnd0.
  • the voltage node sapwr0 may be provided with a plurality of pull-up circuits with different voltage pull-up capabilities, and the ground node may be provided with a plurality of pull-down circuits with different voltage pull-down capabilities.
  • One or more pull-up circuits from the plurality of pull-up circuits may be selected to be coupled to the voltage node sapwr0, and one or more pull-down circuits from the plurality of pull-down circuits may be selected to be coupled to the ground node sagnd0.
  • a pull-up voltage may be provided to the duplicated inverting amplifier through the selected one or more pull-up circuits, and a pull-down voltage may be provided to the duplicated inverting amplifier through the selected one or more pull-down circuits.
  • the plurality of pull-up circuits may be three pull-up circuits with different voltage pull-up capabilities
  • the plurality of pull-down circuits may be three pull-down circuits with different voltage pull-down capabilities.
  • An output voltage of the duplicated inverting amplifier at the output node z may be sent to a feedback circuit.
  • a calibration voltage may be provided to the feedback circuit to be compared with the output voltage.
  • the calibration voltage may be a desired voltage at the node z.
  • the calibration voltage may be half of a source voltage VH (i.e., 1/2 VH) .
  • An output of the feedback circuit may be provided to a calibration control circuit.
  • the calibration control circuit may adjust, based on a comparison result between the calibration voltage and the output voltage, the pull-up voltage Vpup and the pull-down voltage Vpdn to cause the output voltage to tune towards the calibration voltage.
  • Fig. 9 shows a flowchart illustrating a calibration process in accordance with one embodiment of this invention. The calibration process will be described below with reference to Fig. 9.
  • the calibration process may include the following steps S910 through S930.
  • one or more candidate pull-up circuits may be selected from a plurality of candidate pull-up circuits, and one or more candidate pull-down circuits may be selected from a plurality of candidate pull-down circuits according to a calibration voltage.
  • the one or more candidate pull-up circuits and the one or more candidate pull-down circuits may be selected to cause an output voltage at the output node z to approach the calibration voltage. More specific, the candidate pull-up circuits and the candidate pull-down circuits may be selected on the basis that they produce an output voltage at the output node z that is closer to the calibration voltage than any other combination of candidate pull-up circuits and candidate pull-down circuits.
  • a candidate pull-up voltage Vpup may be provided to the selected one or more candidate pull-up circuits, and a candidate pull-down voltage Vpdn may be provided to the selected one or more candidate pull-down circuits.
  • step S920 the pull-up voltage Vpup and the pull-down voltage Vpdn may be adjusted to cause the output voltage to further approach the calibration voltage.
  • step S930 the adjusted pull-up voltage Vpup and the adjusted pull-down voltage Vpdn may be saved in one or more registers.
  • the candidate pull-up voltage Vpup and the candidate pull-down voltage Vpdn stored in the one or more registers may be used in the aforementioned method for compensating an input-referred offset voltage of a sense amplifier circuit. That is, in the aforementioned method, providing a pull-up voltage to the voltage node may comprise: coupling the selected one or more candidate pull-up circuits to the voltage node; and providing the adjusted candidate pull-up voltage through the selected one or more candidate pull-up circuits to the voltage node.
  • Providing the pull-down voltage to the ground node may comprise: coupling the selected one or more candidate pull-down circuits to the ground node; and providing the adjusted candidate pull-down voltage through the selected one or more candidate pull-down circuits to the ground node.
  • the candidate pull-up voltage and the candidate pull-down voltage stored in the one or more registered may be used as a pull-up voltage and a pull-down voltage, respectively, for each of the plurality of sense amplifier circuit.
  • the calibration circuit may further include a timing unit configured for setting a fixed time interval, and the calibration circuit may be further configured to perform the calibration process repeatedly at the fixed time interval.
  • the pull-up voltage Vpup and the pull-down voltage Vpdn may be periodically adjusted according to changed conditions (e.g., temperature) or operational needs.
  • the fixed time interval may be 100 ms.
  • the output voltage of the duplicated inverting amplifier may be as close to the calibration voltage (e.g., 1/2 VH) as possible.
  • the difference between the voltage pulling capabilities of the pull-up circuit and the pull-down circuit may be compensated.
  • the Toc of the aforementioned compensation process may be chosen so that the voltage difference between the first bitline BLa and the second bitline BLb (i.e., the compensation voltage) at the end of step S430 may reflect an input-referred offset voltage of the sense amplifier circuit, so that the input-referred offset voltage may be properly compensated.
  • the voltage difference may have a substantially same magnitude with an input-referred offset voltage.
  • the Toc may be determined based on various factors including, but not limited to, the transconductance of the sense amplifier circuit as a whole G m , the bitline resistance R BL , and the bitline parasitic capacitance C BL . That is, the Toc may be determined by an equation of:
  • charge propagation on the bitlines may be taken into consideration, and the Toc may be determined so that the charges injected to the first bitline BLa and the second bitline BLa may, after fully propagated on the bitlines, generate a compensation voltage between the bitlines that compensates the input-referred offset voltage.
  • the Toc of a sense amplifier circuit may be determined through different methods.
  • the Toc may be determined by first establishing a mathematical model to obtain an analytical solution for the Toc, and then calculating the Toc based on the analytical solution.
  • the Toc may be obtained through a lookup table of the Toc. More specifically, a lookup table of the Toc on different conditions may first be established based on experimental data. The lookup table may include a plurality of compensation durations, each corresponding to one specific condition (i.e., when each of the factors, such as the transconductance G m , the bitline resistance R BL , and a bitline parasitic capacitor C BL , is at a specific value) . Then, a current condition may be determined.
  • Current condition may include current value for each of the aforementioned factors, which may include, by not be limited to the transconductance G m , the bitline resistance R BL , and the bitline parasitic capacitor C BL .
  • the Toc then may be determined by finding in the lookup table the compensation duration corresponding to the current condition.
  • Fig. 10A shows a diagram illustrating a circuit to determine the time of compensation in accordance with one embodiment of this invention.
  • the circuit to determine the time of compensation may be a feedback circuit and may include a sense amplifier (SA) circuit, a determination circuit, one or more counter/register, a delay generation circuit, and a switch control circuit.
  • An output of the SA circuit may be provided to the determination circuit, which may determine, based on the output and a pre-determined condition, whether a desired time of compensation has been reached.
  • the determination circuit may be connected to one or more counter/register, which may be further connected to the delay generation circuit.
  • the one or more counter/register and the delay generation circuit may be used to generate a delay signal according to the output of the determination circuit, the delay signal may be sent to the switch control circuit, and the switch control circuit may apply a Toc on the SA circuit based on the delay signal.
  • Fig. 10B shows a flowchart illustrating a method to determine the time of compensation in accordance with one embodiment of this invention.
  • the method to determine the time of compensation may include the following steps S1010 to S1070.
  • an equalization (EQ) process may be conducted on a sense amplifier (SA) circuit. That is, the SA circuit may have its two input bitlines connected to reset the SA circuit.
  • SA sense amplifier
  • step S1020 the two input bitlines of the SA circuit are separated, and one of the input bitlines may be selected to be read data (e.g., 0 or 1) thereon.
  • step S1030 an EQ process may be conducted the SA circuit to reset the SA circuit.
  • step S1050 after the Toc, the data on the selected input bitlines may be read.
  • step S1060 the data read from the selected input bitline may be compared with the data read in step S1020 to determine whether a change has occurred (i.e., changing from 0 to 1, or from 1 to 0) .
  • step S1070 is the determined Time of compensation (step S1070 in Fig. 10B) . If the data has not changed, then the method may return to step S1030, and another Time of compensation may be chosen to steps S1030 to S1060 may be repeated until a data change occurs.
  • the transconductance of the sense amplifier circuit G m , the bitline resistance R BL , and the bitline parasitic capacitor C BL may change with changed conditions (e.g., temperature) , which may affect the Toc and hence the accuracy of the compensation.
  • This invention further presents circuits and related methods that provide compensation to the transconductance of the sense amplifier circuit Gm, the bitline resistance R BL , and the bitline parasitic capacitor C BL , respectively, to accommodate for changed conditions, so that the Toc of an amplifier circuit may remain relatively unchanged.
  • Fig. 11 shows a diagram illustrating a sense amplifier circuit including a transconductance compensation circuit in accordance with some embodiments of this invention.
  • a sense amplifier circuit with a transconductance compensation circuit may include a transconductance compensation circuit coupled to the sense amplifier circuit (SA circuit) .
  • the transconductance compensation circuit may be coupled to, and be configured to provide compensation currents for, the pull-up circuit and the pull-down circuit of the sense amplifier circuit.
  • the transconductance compensation circuit may include a temperature sensor sensing a temperature and be configured to provide compensation currents to the pull-up circuit and the pull-down circuit of the sense amplifier circuit according to the sensed temperature.
  • the transconductance compensation circuit may include two constant-Gm circuits, each respectively coupled with the pull-up circuit and the pull-down circuit of the sense amplifier circuit.
  • Other circuits that can adjust a transconductance of the sense amplifier circuit according to external conditions may be used, and this invention is not limited in this regard.
  • Figs. 12A and 12B show diagrams illustrating a memory device including circuits for compensating bitline resistance in accordance with some embodiments of this invention.
  • Fig. 13 shows a diagram illustrating a memory device including circuits for compensating bitline parasitic capacitance in accordance with one embodiment of this invention.
  • a memory device may include a wordline, a plurality of memory cells connected to the wordline and a plurality of sense amplifier circuits each connected to one of the plurality of memory cells.
  • the sense amplifier circuit herein may be a sense amplifier circuit in any one of the aforementioned embodiments. Relevant part in the aforementioned embodiments for the sense amplifier circuit may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness.
  • each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits comprises an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
  • NMOS N-type metal-oxide-semiconductor
  • PMOS P-type metal-oxide-semiconductor
  • the memory device may include a dummy bitline configured to generate a bias voltage applying on at least one of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits.
  • the bias voltage may control a conductive state of the corresponding switch circuit.
  • each of the memory cells may be connected to a corresponding sense amplifier circuit through an input transistor.
  • the memory device may further include a dummy bitline coupled to at least one of the input transistors and a control circuit.
  • the control circuit may be configured to generate a control signal (e.g., a bias voltage VBIAS1) , which may be, through the dummy bitline, applied on the at least one of the input transistors to adjust a resistance of the at least one input transistor.
  • VBIAS1 bias voltage
  • each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable resistor.
  • the memory device may further include a dummy line coupled to at least one of the adjustable resistors and a resistance control circuit.
  • the resistance control circuit may be configured to generate a resistance control signal.
  • the dummy bitline may be configured to transmit the a resistance control signal to the at least one adjustable resistor for controlling a resistance of the at least one adjustable resistor.
  • the memory device may be connected with a reference resistor, which may be a standard resistor whose resistance under a specific condition has been accurately determined.
  • the resistance of the adjustable resistors may be adjusted based on measured resistance of the reference resistor under current condition to compensate the changed bitline resistance R BL .
  • the reference resistor may be connected in a voltage-dividing circuit, and the resistance of the reference resistor under current condition may be determined by measuring the voltage on the reference resistor. Other suitable methods may also be used to measure the resistance of the reference resistor under current condition, and this invention is not limited in this regard.
  • each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable capacitor.
  • the adjustable capacitor may be a P-N junction capacitor, whose capacitance may be adjusted by a voltage applied on a gate node of the P-N junction.
  • the adjustable capacitor may include a plurality of capacitors that can be serially or parallelly connected with each other.
  • a capacitor adjusting circuit may be coupled with the plurality of capacitors, and may be configured to select one or more capacitors from the plurality of capacitors to be connected to the sense amplifier circuit, thereby adjusting the capacitance of the adjustable capacitor.
  • the memory device may further include a dummy bitline coupled to at least one of the adjustable capacitors and a capacitance control circuit.
  • the capacitance control circuit may be configured to generate a capacitance control signal.
  • the dummy bitline may be configured to transmit the capacitance control signal to the at least one of the adjustable capacitors for controlling a capacitance of the at least one adjustable capacitor.
  • the capacitance control signal may be provide to the corresponding capacitor adjusting circuit to adjust the capacitance of the at least one adjustable capacitor.
  • the memory device may include a memory cell matrix comprising a plurality of rows of memory cells and a plurality of columns of memory cells. Each column of memory cells may be connected to one bitline, and each row of memory cells may be connected to one wordline. In this case, one dummy bitline may be provided for every predetermined number of bitlines. In one example, the predetermined number may be 100. The predetermined number may be determined according to specific requirement, and this invention is not limited in this regard.
  • this invention further provides an input-referred offset voltage compensation method, applicable to an amplifier circuit.
  • the method may include: connecting a first node of the amplifier circuit with a second node of the amplifier circuit through a control circuit coupled to the amplifier circuit to cause voltages on the first node and the second node to converge; separating the first node from the second node through the control circuit; determining a time of compensation; powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal, wherein the first signal is generated at the first node, and the second signal is generated at the second node; and routing the first signal to the second node, and the second signal to the first node through the control circuit to compensate an input-referred offset voltage of the amplifier circuit.
  • the input-referred offset voltage of the amplifier circuit may include a difference between threshold voltages of corresponding transistors in the amplifier circuit, and powering on the amplifier circuit for a time of compensation to generate a first signal and a second signal may include: determining the time of compensation; and powering on the amplifier circuit for the time of compensation to generate the first signal and the second signal.
  • a different between the first signal and the second signal reflects the difference between the threshold voltages.
  • determining the time of compensation may include: determining the time of compensation based on a transconductance of the amplifier circuit, a bitline resistance, and a bitline parasitic capacitance of the amplifier circuit.
  • determining the time of compensation may include: establishing a lookup table for the time of compensation, wherein the lookup table may include a plurality of compensation durations each corresponding to one specific condition; determining a current condition; and determining the time of compensation by finding the compensation duration in the lookup table corresponding to the current condition.
  • powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal may include: powering on the amplifier circuit by providing a pull-up voltage and a pull-down voltage to the amplifier circuit.
  • the aforementioned method may further include: conducting a calibration process to determine the pull-up voltage and the pull-down voltage.
  • the aforementioned method may further include: receiving an input signal pair for amplification on the first node and the second node, respectively.
  • the input signal pair may be superimposed with the second signal on the first node and the first signal on the second node, respectively.
  • This invention further provides another input-referred offset voltage compensation method, applicable to an amplification circuit having a first sub-circuit and a second sub-circuit, and having an input-referred offset voltage.
  • the method may include generating a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit in response to a voltage signal, wherein a difference between the first signal and the second signal reflects the input-referred offset voltage in the circuit; and connecting the first signal to the second I/O, and the second signal to the first I/O by a compensation circuit coupled to the amplification circuit to compensate the input-referred offset voltage.
  • the compensation circuit may include: a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit.
  • a first end of the first switch circuit may be connected to a first end of the second switch circuit at the first I/O.
  • a first end of the third switch circuit may be connected to a first end of the fourth switch circuit at the second I/O.
  • a second end of the first switch circuit may be connected to a second end of the fourth switch at an output of the second sub-circuit, and a second end of the second switch circuit may be connected to a second end of the third switch circuit at an output of the first sub-circuit.
  • generating a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit may include: generating, by operating the first, the second, the third, and the fourth switch circuits, the first signal by the first sub-circuit on the first I/O and the second signal by the second sub-circuit on the second I/O.
  • the first signal is connected to the second I/O
  • the second signal is connected to the first I/O.

Abstract

A sense amplifier circuit, memory device and related operation methods are provided. The sense amplifier circuit includes an amplification circuit for amplifying a voltage signal and a compensation circuit coupled to the amplification circuit. The amplification circuit includes a first inverting amplifier and a second inverting amplifier cross-coupled with each other, with the first inverting amplifier connected to a first bitline and the second inverting amplifier connected to a second bitline. The compensation circuit includes a first, a second, a third, and a fourth switch circuits, and is configured to generate a compensation voltage between the first bitline and the second bitline by conducting charge injections through operating the switch circuits to compensate an input-referred offset voltage of the amplification circuit. The operation methods take into consideration the effect of charge propagation on the bitlines to the voltages, therefore more accurately compensate the input-referred offset voltage.

Description

SENSE AMPLIFIER CIRCUIT, MEMORY DEVICE, AND OPERATION METHOD THEREOF TECHNICAL FIELD
This invention relates generally to the field of semiconductor technologies and, more specifically, to a sense amplifier circuit and its operation methods.
BACKGROUND
A sense amplifier circuit is a circuit in a semiconductor memory chip that amplifies a power signal of a memory cell. When reading data from a memory cell, the sense amplifier circuit accepts an input representing a data bit stored in the memory cell, and amplifies the input to a voltage level high enough to be recognizable by an external device so that the data bit of the memory cell can be properly read.
Modern memory devices are increasingly miniaturized in size and power consumption, and the amount of electric charge in individual memory cell is only capable of generating a signal of small magnitude for representing data in the memory cell. Therefore a sense amplifier circuit that can properly amplify small input signals is of vital importance in modern memory devices.
However, due to inevitable variation in circuit characteristics, there exists an offset voltage in the sense amplifier circuit that may reduce the sensitivity of the sense amplifier circuit and the performance of the associated memory cell. Due to the offset voltage, a voltage difference between two bitlines of a sense amplifier circuit must be larger than a minimum voltage, known as minimum voltage margin, for a sense amplifier circuit to work properly. In other words, a sense amplifier circuit with an offset voltage may require a larger input signal than what is otherwise needed to produce a recognizable voltage level. Additionally, voltage pulling capabilities between the pull-up circuit and the pull-down circuit of a sense amplifier circuit may be different, which may also impact the performance of a sense amplifier circuit. Therefore, a sense amplifier circuit that can remedy the aforementioned deficiencies, including the offset voltage, is desired.
It is to be noted that the above information disclosed in this Background section is only for facilitating the understanding of the background of this invention and therefore may contain information that does not form the prior art that is already known to a person of ordinary skill in the art.
SUMMARY
In view of the limitations of existing technologies described above, this disclosure provides a sense amplifier circuit, a memory device, and related operation methods that address the aforementioned limitations.
One aspect of this invention is directed to a sense amplifier circuit. The sense amplifier circuit may include an amplification circuit and a compensation circuit coupled to the amplification circuit.
The amplification circuit may include a first inverting amplifier and a second inverting amplifier. The first inverting amplifier may be connected to a first bitline, and the second inverting amplifier may be connected to a second bitline. The amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline. The compensation circuit may be coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit by conducting charge injections to at least one of the first bitline and the second bitline.
In some embodiments, in the aforementioned circuit, conducting charge injections to at least one of the first bitline and the second bitline may include: injecting a first charge generated by the first inverting amplifier to the second bitline; and/or injecting a second charge generated by the second inverting amplifier to the first bitline. The first charge and/or the second charge may generate a compensation voltage between the first bitline and the second bitline after a distribution of the first charge and/or the second charge on the bitlines settled, and the compensation voltage may be substantially equal to the input-referred offset voltage of the amplification circuit.
In some embodiments, in the aforementioned circuit, the compensation circuit may include one or more capacitive elements, and the one or more capacitive elements may include  a Ni capacitor or a bitline parasitic capacitor.
In some embodiments, in the aforementioned circuit, an input of the first inverting amplifier may be connected to an output of the second inverting amplifier at a first node, and an input of the second inverting amplifier may be connected to an output of the first inverting amplifier at a second node. The first inverting amplifier and the second inverting amplifier may both be connected to a voltage node, and both be connected to a ground node.
In some embodiments, in the aforementioned circuit, the compensation circuit may include a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit. A first end of the first switch circuit may be connected to a first end of the second switch circuit at the first bitline, and a first end of the third switch circuit may be connected to a first end of the fourth switch circuit at the second bitline. A second end of the first switch circuit may be connected to a second end of the fourth switch circuit at the first node, a second end of the second switch circuit may be connected to a second end of the third switch circuit at the second node.
In some embodiments, in the aforementioned circuit, each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit may comprise an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
In some embodiments, the aforementioned circuit may further comprise a switch control circuit coupled to the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit. The switch control circuit may be configured to control a conductive status of each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit.
In some embodiments, the aforementioned circuit may further include a transconductance compensation circuit coupled to a pull-up circuit and a pull-down circuit. The pull-up circuit may be coupled to the voltage node, and the pull-down circuit may be coupled to the ground node. The transconductance compensation circuit may include a temperature sensor sensing a temperature, and may be configured to provide compensation currents to the pull-up circuit and the pull-down circuit, respectively, to compensate the change of the transconductance of the sense amplifier circuit due to the change of the temperature.
In some embodiments, in the aforementioned circuit, the first inverting amplifier may include a first transistor and a second transistor, and the second inverting amplifier may include a third transistor and a fourth transistor. A second terminal of the first transistor and a first terminal of the second transistor may be connected to the second node, and a gate terminal of the first transistor and a gate terminal of the second transistor may be connected to the first node. A second terminal of the third transistor and a first terminal of the fourth transistor may be connected to the first node, and a gate terminal of the third transistor and a gate terminal of the fourth transistor may be connected to the second node. A first terminal of the first transistor and a first terminal of the third transistor may be connected to the voltage node, and a second terminal of the second transistor and a second terminal of the fourth transistor may be connected to the ground node.
In some embodiments, in the aforementioned circuit, the compensation circuit may be configured to generate, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit.
In some embodiments, in the aforementioned circuit, generating a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit may include: switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit; switching off the second switch circuit and the fourth switch circuit for a time of compensation to generate the compensation voltage between the first bitline and the second bitline; and switching off the first switch circuit and the third switch circuit.
Another aspect of this invention is directed to another sense amplifier circuit. The sense amplifier circuit may include an amplification circuit and a compensation circuit. The amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline. The amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline. The compensation circuit may be coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit. The compensation circuit may be configured to conduct a charging operation to charge at least one of the first  bitline and the second bitline. At the end of the charging operation, a voltage difference between near-ends of the first bitline and the second bitline may be larger than the input-referred offset voltage of the amplification circuit.
In some embodiments, in the aforementioned circuit, at the end of the charging operation, the voltage difference between the near-ends of the first bitline and the second bitline may be 10%-40%larger than the input-referred offset voltage of the amplification circuit.
Another aspect of this invention is directed to yet another sense amplifier circuit. The sense amplifier circuit may include an amplification circuit and a compensation circuit. The amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline. The amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage. The compensation circuit may be coupled to the first bitline, the second bitline, and the amplification circuit, and may be configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage. At least one of the first bitline and the second bitline may be connected, through the compensation circuit, to one of the outputs of the first inverting amplifier and the second inverting amplifier during the signal amplification stage, and the at least one of the first bitline and the second bitline may be connected to the other of the outputs of the first inverting amplifier and the second inverting amplifier during the offset compensation stage.
Another aspect of this invention is directed to yet another sense amplifier circuit. The sense amplifier circuit may include an amplification circuit and a compensation circuit. The amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline. The amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage. The compensation circuit may be coupled to the amplification circuit, and may be configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage. A gain of the sense amplifier circuit may be larger than one during the offset compensation stage.
Another aspect of this invention is directed to yet another sense amplifier circuit. The sense amplifier circuit may include an amplification circuit and a compensation circuit. The  amplification circuit may include a first inverting amplifier connected to a first bitline, and a second inverting amplifier connected to a second bitline. The amplification circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage. The compensation circuit may be coupled to the amplification circuit, and may be configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage. The first inverting amplifier and the second inverting amplifier may be cross-coupled during the offset compensation stage.
In some embodiments, in the aforementioned circuit, during the signal amplification stage, an output of the first inverting amplifier may be connected to the first bitline, and an output of the second inverting amplifier may be connected to the second bitline. During the offset compensation stage, the output of the first inverting amplifier may be connected to the second bitline, and the output of the second inverting amplifier may be connected to the first bitline.
Another aspect of this invention is directed to a memory device. The memory device may include a plurality of memory cells and a plurality of sense amplifier circuits. Each of the plurality of sense amplifier circuits may be the sense amplifier circuit of any of the aforementioned embodiments, and may be connected to one of the plurality of memory cells.
In some embodiments, in each of the plurality of sense amplifier circuits in the aforementioned memory device, conducting charge injections to at least one of the first bitline and the second bitline may include: injecting a first charge generated by the first inverting amplifier to the second bitline; and/or injecting a second charge generated by the second inverting amplifier to the first bitline. The first charge and/or the second charge may generate a compensation voltage between the first bitline and the second bitline after a distribution of the first charge and/or the second charge on the bitlines settled, and the compensation voltage is substantially equal to the input-referred offset voltage of the amplification circuit.
In some embodiments, in each of the plurality of sense amplifier circuits in the aforementioned memory device, the compensation circuit may include a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit. A first end of the first switch circuit may be connected to a first end of the second switch circuit at the first bitline, and a first end of the third switch circuit may be connected to a first end of the fourth switch  circuit at the second bitline. A second end of the first switch circuit may be connected to a second end of the fourth switch circuit at an output of the second inverting amplifier, and a second end of the second switch circuit may be connected to a second end of the third switch circuit at an output of the first inverting amplifier.
In some embodiments, in the aforementioned memory device, each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits may comprise an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
In some embodiments, in the aforementioned memory device, in each of the plurality of sense amplifier circuits, a bias voltage may be provided to at least one of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit to control a conductive state of the corresponding switch circuit.
In some embodiments, in the aforementioned memory device, each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable resistor. The memory device may further include a dummy bitline coupled to at least one of the adjustable resistors and a resistance control circuit. The resistance control circuit may be configured to generate a resistance control signal, and the dummy bitline may be configured to transmit the resistance control signal to the at least one of the adjustable resistors for controlling a resistance of the at least one of the adjustable resistors.
In some embodiments, the aforementioned memory device may be connected with a reference resistor, and the resistance control signal may be generated based on a measured resistance of the reference resistor.
In some embodiments, in the aforementioned memory device, each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable capacitor. The memory device may further include a dummy bitline coupled to at least one of the adjustable capacitors and a capacitance control circuit. The capacitance control circuit may be configured to generate a capacitance control signal, and the dummy bitline may be configured to transmit the capacitance control signal to the at least one of the adjustable capacitors for controlling a capacitance of the at least one of the adjustable capacitors.
Another aspect of this invention is direct to an input-referred offset voltage compensation method, applicable to the sense amplifier circuit of any of the aforementioned embodiments. The method may include generating, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit.
In some embodiments, in the aforementioned method, generating a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit may include: switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit; determining a time of compensation; switching off the second switch circuit and the fourth switch circuit for the time of compensation to generate the compensation voltage between the first bitline and the second bitline; and switching off the first switch circuit and the third switch circuit.
In some embodiments, in the aforementioned method, a voltage difference between near-ends of the first bitline and the second bitline may be larger than the input-referred offset voltage of the amplification circuit at the end of the time of compensation.
In some embodiments, in the aforementioned method, the voltage difference between near-ends of the first bitline and the second bitline may be 10%-40%larger than the input-referred offset voltage of the amplification circuit at the end of the time of compensation.
In some embodiments, in the aforementioned method, the gain of the sense amplifier circuit may be larger than one during the time of compensation.
In some embodiments, in the aforementioned method, switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit may include: switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit to cause voltages on the first bitline, the second bitline, the output of the first inverting amplifier and the output of the second inverting amplifier converge to one voltage level.
In some embodiments, the aforementioned method may further include, after generating the compensation voltage between the first bitline and the second bitline, providing an input signal between the first bitline and the second bitline; providing a pull-up voltage to the voltage node; providing a pull-down voltage to the ground node; and switching on the second switch  circuit and the fourth switch circuit to amplify the input signal, while the first switch circuit and the third switch circuit remain off.
In some embodiments, the aforementioned method may further include, after switching on the second switch circuit and the fourth switch circuit to amplify the input signal, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit.
In some embodiments, in the aforementioned method, reconnecting the sense amplifier circuit with the first bitline and the second bitline may include reconnecting the sense amplifier circuit with the first bitline and the second bitline by setting each of the second switch circuit and the fourth switch circuit at a partial conductive status.
In some embodiments, the aforementioned method may further include conducting a calibration process. The calibration process may include: selecting one or more candidate pull-up circuits from a plurality of candidate pull-up circuits to couple to a voltage node of a duplicated inverting amplifier, and selecting one or more candidate pull-down circuits from a plurality of candidate pull-down circuits to couple to a ground node of the duplicated inverting amplifier, to cause an output voltage of the duplicated inverting amplifier to approach a calibration voltage; adjusting a candidate pull-up voltage provided to the selected one or more candidate pull-up circuits, and adjusting a candidate pull-down voltage provided to the selected one or more candidate pull-down circuits to cause the output voltage to further approach the calibration voltage; and storing the adjusted candidate pull-up voltage and the adjusted candidate pull-down voltage in a register.
In some embodiments, the duplicated inverting amplifier may be a duplication circuit of the first inverting amplifier or the second inverting amplifier.
In some embodiments, conducting a calibration process may include conducting the calibration process repeatedly at a fixed time interval.
In some embodiments, the fixed time interval may be 100 ms.
In some embodiments, providing a pull-up voltage to the voltage node may include:  coupling the selected one or more candidate pull-up circuits to the voltage node; and providing the adjusted candidate pull-up voltage through the selected one or more candidate pull-up circuits to the voltage node. Providing the pull-down voltage to the ground node may include: coupling the selected one or more candidate pull-down circuits to the ground node; and providing the adjusted candidate pull-down voltage through the selected one or more candidate pull-down circuits to the ground node.
Another aspect of this invention is directed to an input-referred offset voltage compensation method, applicable to an amplifier circuit. The method may include: connecting, through a control circuit coupled to the amplifier circuit, a first node of the amplifier circuit with a second node of the amplifier circuit to cause voltages on the first node and the second node to converge; separating, through the control circuit, the first node from the second node; determining a time of compensation; powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal, wherein the first signal is generated at the first node, and the second signal is generated at the second node; and routing, through the control circuit, the first signal to the second node, and the second signal to the first node to compensate an input-referred offset voltage of the amplifier circuit.
In some embodiments, determining the time of compensation may include: determining the time of compensation based on a transconductance of the amplifier circuit, a bitline resistance, and a bitline parasitic capacitance of the amplifier circuit.
In some embodiments, in the aforementioned method, determining the time of compensation may include: establishing a lookup table for the time of compensation, wherein the lookup table includes a plurality of compensation durations each corresponding to one specific condition; determining a current condition; and determining the time of compensation by finding the compensation duration in the lookup table corresponding to the current condition.
In some embodiments, powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal may include: powering on the amplifier circuit by providing a pull-up voltage and a pull-down voltage to the amplifier circuit. The aforementioned method may further include conducting a calibration process to determine the pull-up voltage and the pull-down voltage.
In some embodiments, the aforementioned method may further include: receiving an  input signal pair for amplification on the first node and the second node, respectively. The input signal pair may be superimposed with the second signal on the first node and the first signal on the second node, respectively.
Another aspect of this invention is directed to a method to operate a sense amplifier circuit. The sense amplifier circuit may be connected to a first bitline through a first bitline switch circuit, and connected to a second bitline through a second bitline switch circuit. The sense amplifier circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline. The method may include: while the sense amplifier circuit amplifying the voltage signal, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit.
In some embodiments, in the aforementioned method, reconnecting the sense amplifier circuit with the first bitline and the second bitline may include: reconnecting the sense amplifier circuit with the first bitline and the second bitline by setting each of the first bitline switch circuit and the second bitline switch circuit at a partial conductive status.
Another aspect of this invention is directed to a memory device operation method, applicable to a memory device. The method may include: conducing the aforementioned input-referred offset voltage compensation method on a plurality of amplifier circuits arranged on a first side of a wordline of the memory device; and conducting the aforementioned input-referred offset voltage compensation method on a plurality of amplifier circuits arranged on a second side of the wordline of the memory device. The second side may be opposing the first side.
Another aspect of this invention is directed to an input-referred offset voltage compensation method, applicable to an amplification circuit having a first sub-circuit and a second sub-circuit, and having an input-referred offset voltage. The method may include: generating, in response to a voltage signal, a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit. A difference between the first signal and the second signal may reflect the  input-referred offset voltage in the circuit. The method may further include connecting, by a compensation circuit coupled to the amplification circuit, the first signal to the second I/O, and the second signal to the first I/O to compensate the input-referred offset voltage.
In some embodiments, the compensation circuit may include: a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit. A first end of the first switch circuit may be connected to a first end of the second switch circuit at the first I/O, and a first end of the third switch circuit may be connected to a first end of the fourth switch circuit at the second I/O. A second end of the first switch circuit may be connected to a second end of the fourth switch at an output of the second sub-circuit, and a second end of the second switch circuit may be connected to a second end of the third switch circuit at an output of the first sub-circuit. Generating a first signal by the first sub-circuit on a first I/O of the amplification circuit and a second signal by the second sub-circuit on a second I/O of the amplification circuit may include: generating, by operating the first, the second, the third, and the fourth switch circuits, the first signal by the first sub-circuit on the first I/O and the second signal by the second sub-circuit on the second I/O.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of this invention.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are incorporated in and constitute a part of the description, illustrate embodiments consistent with this invention and, together with the description, serve to explain the disclosed principles. It is apparent that these drawings present only some embodiments of this invention and those of ordinary skill in the art may obtain drawings of other embodiments from them without exerting any creative effort.
Fig. 1A shows a conventional sense amplifier circuit.
Figs. 1B and 1C show circuit diagrams illustrating, respectively, an sense amplifier circuit containing mismatches and an equivalent circuit including a mismatch-free sense amplifier circuit, an input-referred offset voltage source and an input-referred offset current source.
Figs. 2A, 2B, and 2C show different operation stages of a sense amplifier circuit in accordance with one embodiment of this invention.
Fig. 3 shows a diagram illustrating a memory device in accordance with one embodiment of this invention.
Fig. 4 shows a flowchart illustrating a method for compensating an input-referred offset voltage of a sense amplifier circuit in accordance with one embodiment of this invention.
Figs. 5A and 5B show diagrams illustrating waveforms of the voltages on a first bitline and a second bitline of a sense amplifier circuit in accordance with one or more embodiments of this invention.
Figs. 6A and 6B show enlarged diagrams of region A and region B of Fig. 5A, respectively.
Figs. 6C and 6D show diagrams illustrating distributions of the charge densities on a first bitline and a second bitline of a sense amplifier circuit in accordance with one or more embodiments of this invention.
Figs. 7A and 7B show diagrams illustrating waveforms of the voltages on a first bitline and a second bitline of sense amplifier circuit in accordance with one or more embodiments of this invention.
Fig. 8 shows a diagram illustrating a calibration circuit in accordance with one embodiment of this invention.
Fig. 9 shows a flowchart illustrating a calibration process in accordance with one embodiment of this invention.
Fig. 10A shows a diagram illustrating a circuit to determine the time of compensation in accordance with one embodiment of this invention.
Fig. 10B shows a flowchart illustrating a method to determine the time of compensation in accordance with one embodiment of this invention.
Fig. 11 shows a diagram illustrating a sense amplifier circuit including a transconductance compensation circuit in accordance with one embodiment of this invention.
Figs. 12A and 12B show diagrams illustrating a memory device including circuits for compensating bitline resistance in accordance with one or more embodiments of this invention.
Fig. 13 shows a diagram illustrating a memory device including circuits for  compensating bitline parasitic capacitor in accordance with one embodiment of this invention.
DETAILED DESCRIPTION OF THE EMBODIMENTS
Exemplary embodiments will now be described more fully with reference to the accompanying drawings. However, these exemplary embodiments can be implemented in many forms and should not be construed as being limited to those set forth herein. Rather, these embodiments are presented to provide a full and thorough understanding of this invention and to fully convey the concepts of the exemplary embodiments to others skilled in the art. In addition, the described features, structures, and characteristics may be combined in any suitable manner in one or more embodiments. In the following detailed description, many specific details are set forth to provide a more thorough understanding of this invention. However, those skilled in the art will recognize that the various embodiments can be practiced without one or more of the specific details or with other methods, components, materials, or the like. In some instances, well-known structures, materials, or operations are not shown or not described in detail to avoid obscuring aspects of the embodiments.
Further, the drawings are merely illustrative of this invention and are not necessarily drawn to scale. Throughout the drawing, like reference numbers indicate identical or similar elements, so any duplicate description of them will be omitted. The represented blocks in the drawing are purely functional entities, which do not necessarily correspond to physically separated entities. In other words, these functional entities may be implemented as software, or entirely or in part in one or more software-hardened modules, or in different networks and/or processor devices and/or microcontroller devices.
The flowcharts represented in the drawings are merely illustrative and do not necessarily include all shown steps. For example, some of these steps may be divided, while some can be at least partially combined. Therefore, the actual order in which they are performed may vary depending on the actual conditions.
1. Sense Amplifier Circuit
Fig. 1A shows a conventional sense amplifier circuit. As shown in Fig. 1A, a  conventional sense amplifier circuit may include a first inverter and a second inverter. The first inverter may include a first transistor M1 and a second transistor M2 connected together, and the second inverter may include a third transistor M3 and a fourth transistor M4 connected together. An input (node i1) of the first inverter may be connected to an output (node o2) of the second inverter, and an input (node i2) of the second inverter may be connected to an output (node o1) of the first inverter. That is, the first inverter and the second inverter may be cross-coupled with each other. The sense amplifier circuit may further include a pull-up circuit for providing a pull-up voltage, and a pull-down circuit for providing a pull-down voltage. When reading data from a memory cell, one of a bitline S x and a bitline S y may work as an input of the sense amplifier circuit and contain charges from the corresponding memory cell, while the other serving as a reference for the sensing operation.
As shown in Fig. 1A, a sense amplifier circuit may have two bitlines each connected with one or more memory cells. An input signal to a sense amplifier circuit may be received through one of the two bitlines, while the other bitline serving as a reference. While not reading data from a memory cell of the memory device, memory cells are electrically isolated from the sense amplifier circuit, thus no input signal is provided to a sense amplifier circuit. When one memory cell is selected for reading data, a transistor connected between the memory cell and the sense amplifier circuit becomes conductive, causing the storage capacitor associated with that memory cell be connected to a bitline of the sense amplifier circuit. Then the electric charge stored in the capacitor may generate an input signal (i.e., a voltage difference) on the bitlines. When amplifying the input signal, a high voltage may be applied on a voltage node, and a low voltage may be applied on a ground node of the sense amplifier circuit, and the input signal on the bitlines may be amplified. The amplified signal then may be sent to an external device through the bitlines to read the data of the memory cell.
A sense amplifier circuit, however, may have an offset voltage that may affect the sensitivity of the circuit. The offset voltage may be caused by various factors, including but not limited to, deviation between threshold voltages of corresponding transistors in the cross-coupled inverters, mismatch between series resistance on source/drain nodes of the transistors, mismatch between structural sizes of the corresponding circuit components, carrier mobility mismatch, substrate bias, mismatch on conductance coefficients, and mismatch on node  capacitances of corresponding transistors. In one example, the offset voltage may be caused by the difference between threshold voltages of corresponding transistors in two inverting amplifiers in the sense amplifier circuit. For example, due to the variation in the manufacturing process, the threshold voltage of a transistor in one inverter may be higher than the threshold voltage of a corresponding transistor in a coupling inverter in the sense amplifier circuit. As a result, an input signal to the sense amplifier circuit must be larger than a minimum voltage margin, which is determined by the offset voltage, for data in an associated memory cell to be properly read. In other words, the offset voltage reduces the sensitivity of the sense amplifier circuit. In this application, for the ease of description, all of the above-mentioned variations and mismatches are collectively referred to as the “mismatch” in the sense amplifier circuit.
The impact of the offset voltage to a sense amplifier circuit is further described with reference to Figs. 1B and 1C. The presence of mismatches in the sense amplifier circuit may produce DC output voltages that are indistinguishable from the DC component of the signal being amplified. A sense amplifier containing mismatches, as shown in Fig. 1B, may be equivalently represented by an ideal mismatch-free sense amplifier with an input-referred voltage source V os (i.e., providing an input-referred offset voltage) and an input-referred current source I os (providing an input-referred offset current) , as shown in Fig. 1C. In this application, the term “input-referred offset voltage” is used to represent the offset voltage of a sense amplifier containing mismatches.
The methods and devices that compensate a sense amplifier circuit from a voltage compensation perspective (i.e., compensating the input-referred offset voltage) are disclosed in this application. This invention, however, is not limited in this regard. Based on the same inventive concept disclosed herein, methods and devices that compensate a sense amplifier circuit from a current compensation perspective (i.e., compensating the input-referred offset current) are contemplated, and these methods and devices are within the protection scope of this application.
This application first presents a sense amplifier circuit that compensates an input-referred offset voltage therein. Fig. 2A shows a sense amplifier circuit in accordance with one embodiment of this invention. This sense amplifier circuit will be described in details below with reference to Fig. 2A.
As shown in Fig. 2A, the sense amplifier circuit may include an amplification circuit for amplifying a voltage signal. The amplification circuit may include a first inverting amplifier connected to a first bitline BLa and a second inverting amplifier connected to a second bitline BLb. The amplification circuit may be configured to amplify a signal (e.g., a voltage signal) applied between the first bitline BLa and the second bitline BLb.
More specifically, the amplification circuit may include the first inverting amplifier INV1 (dashed box INV1 in Fig. 2A) and the second inverting amplifier INV2 (dashed box INV2 in Fig. 2A) . The first inverting amplifier INV1 may be connected to a first bitline BLa, and the second inverting amplifier INV2 may be connected to a second bitline BLb. An input of the first inverting amplifier INV1 may be connected to an output of the second inverting amplifier INV2 at a first node a, and an input of the second inverting amplifier INV2 may be connected to an output of the first inverting amplifier INV1 at a second node b. That is, the first inverting amplifier INV1 and the second inverting amplifier INV2 may be cross-coupled with each other. The first inverting amplifier INV1 and the second inverting amplifier INV2 may be both connected to a voltage node sapwr, and both connected a ground node sagnd.
In some embodiments, as shown in Fig. 2A, the sense amplifier circuit may further include a compensation circuit coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit. The input-referred offset voltage of the amplification circuit may be caused by the mismatches in the amplification circuit. In some embodiments, the input-referred offset voltage may reflect a difference in threshold voltages of corresponding transistors in the first inverting amplifier INV1 and the second inverting amplifier INV2. The compensation circuit may be configured to compensate the input-referred offset voltage of the amplification circuit by conducting charge injections to the first bitline BLa and the second bitline BLb.
In some embodiments, conducting charge injections to the first bitline BLa and the second bitline BLb may include: injecting a first charge generated by the first inverting amplifier INV1 to the second bitline BLb; and injecting a second charge generated by the second inverting amplifier INV2 to the first bitline BLa. The first charge and the second charge may generate a compensation voltage between the first bitline BLa and the second bitline BLb after a distribution of the first charge and the second charge on the bitlines settled. In this  application, an electrical charge is “settled” on a bitline means the electrical charge has been fully propagated on the bitline, and details of this concept will be explained in greater details with reference to accompanying drawings in a later part of this application. The compensation voltage may be substantially equal to the input-referred offset voltage of the amplification circuit. In this application, a first voltage is “substantially equal” to a second voltage means the first voltage is within a certain range of the second voltage. The range may be, for example, ±10%or ±5%of the second voltage, and this invention is not limited in this regard. In one example, the compensation voltage generated by the first charge and the second charge may be within ±5%of the input-referred offset voltage of the sense amplifier circuit.
The first charge and the second charge may have same of different charge amounts, and same or different charge polarities. This invention is not limited in these regards.
In some embodiments, conducting charge injections to the first bitline BLa and the second bitline BLa may include: only injection the first charge generated by the first inverting amplifier INV1 to the second bitline BLb, or only injection the second charge generated by the second inverting amplifier INV2 to the first bitline BLa. In these scenarios, the first charge or the second charge may generate a compensation voltage between the first bitline BLa and the second bitline BLB after a distribution of the first charge or the second charge on the bitlines settled, and the compensation voltage may be substantially equal to the input-referred offset voltage of the amplification circuit.
The compensation circuit may include one or more capacitive elements. The capacitive elements may be elements that are capable of storage electrical charges, and may include, but not limited to, capacitors, diodes, fie-effect transistor (FET) , metal-oxide-semiconductor field-effect transistor (MOSFET) that are capable of storing electrical charges. In one example, the one or more capacitive element may include a Ni capacitor or a bitline parasitic capacitor.
In some embodiments, as shown in Fig. 2A, the compensation circuit may include a first switch circuit S1, a second switch circuit S2, a third switch circuit S3, and a fourth switch circuit S4. A first end of the first switch circuit S1 may be connected to a first end of the second switch circuit at the first bitline BLa, and a first end of the third switch circuit S3 may be connected to a first end of the fourth switch circuit S4 at the second bitline BLb. A second end of the first switch circuit S1 may be connected to a second end of the fourth switch circuit S4 at the first  node a, and a second end of the second switch circuit S2 may be connected to a second end of the third switch circuit S3 at the second node b.
In some embodiments, each of the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 may be a switch and may be in one of “ON” or “OFF” statuses. This invention, however, is not limited herein. Other suitable circuits that can provide an on/off switch function may be used as the switch circuit.
In some embodiments, each of the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 may be implemented using one or more transistors. For example, each of the switch circuits may comprise an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate. In that cases, other than an “ON” or “OFF” status, the switch circuit may also be in an intermediate conductive status depending on the conductive status of the transistors. A conductive state of each of these switch circuits may be controlled by applying a voltage on the corresponding transistors, such as on a gate terminal of corresponding NMOS transistor, PMOS transistor, or transmission gate.
Additionally, in some embodiments, the sense amplifier circuit may further include a switch control circuit (not shown in the drawings) coupled to the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4. The switch control circuit may be configured to control a conductive status of each of these switch circuits. In one example, the switch control circuit may control a conductive status of each of these switch circuits by applying a voltage on a gate terminal of a corresponding transistor in each of the switch circuits.
Referring to Fig. 2A, in some embodiments, the first inverting amplifier INV1 may comprise a first transistor M1 and a second transistor M2. Each of the first transistor M1 and the second transistor M2 may have a first terminal, a second terminal, and a gate terminal. The second terminal of the first transistor M1 and the first terminal of the second transistor M2 may both be connected to the second node b. The gate terminal of the first transistor M1 and the gate terminal of the second transistor M2 may both be connected to the first node a.
The second inverting amplifier may comprise a third transistor M3 and a fourth transistor M4. Each of the third transistor M3 and the fourth transistor M4 may have a first  terminal, a second terminal, and a gate terminal. The second terminal of the third transistor M3 and the first terminal of the fourth transistor M4 may both be connected to the first node a. The gate terminal of the third transistor M3 and the gate terminal of the fourth transistor M4 may both be connected to the second node b. The first terminal of the first transistor M1 and the first terminal of the third transistor may be connected to the voltage node sapwr, and the second terminal of the second transistor M2 and the second terminal of the fourth transistor M4 may be connected to the ground node sagnd.
In some embodiments, the first transistor M1 and the third transistor M3 may each have a first conductivity type, and the second transistor M2 and the fourth transistor M4 may each have a second conductivity type opposing the first conductivity type. For example, the first transistor M1 and the third transistor M3 may be P-type transistors, and the second transistor M2 and the fourth transistor M4 may be N-type transistors.
Referring to Fig. 2A, in some embodiments, the sense amplifier circuit may be provided with a plurality of pull-up circuits of different voltage pull-up capabilities, and be provided with a plurality of pull-down circuits of different voltage pull-down capabilities. One or more of the plurality of pull-up circuits may be selected to be coupled to the voltage node sapwr, and a pull-up voltage may be provided to the sense amplifier circuit through the selected one or more pull-up circuits. One or more of the plurality of pull-down circuits may be selected to be coupled to the ground node sagnd, and a pull-down voltage may be provided to the sense amplifier circuit through the selected one or more pull-down circuits.
In the aforementioned embodiments, the first inverting amplifier INV1 and the second inverting amplifier INV2 may each comprise two transistors. The first inverting amplifier INV1 and the second inverting amplifier INV2, however, may also be implemented by other suitable circuits, provided that the circuits can provide an inversion function. For example, the first inverting amplifier INV1 and the second inverting amplifier INV2 may each include three or more transistors. Detailed composition of the first inverting amplifier INV1 and the second inverting amplifier INV2 are not limited in this invention.
In the sense amplifier circuit in accordance with some embodiments of this invention, the first switch circuit S1 and the second switch circuit S2 may be connected with the first bitline BLa, and the third switch circuit S3 and the fourth switch circuit S4 may be connected  with the second bitline BLb. By controlling each of the switch circuits to be on “ON” or “OFF” status, the first bitline BLa and the second bitline BLb may be connected to different internal components (e.g., inverting amplifiers) of the sense amplifier circuit.
In some embodiments, conducting charge injections to first bitline BLa and the second bitline BLb may include: conducting charge injections to the first bitline BLa and the second bitline BLb by operating the first, the second, the third, and the fourth switch circuits. The first charge and the second charge may, after settled on the bitlines, generate a compensation voltage between the first bitline BLa and the second bitline BLb to compensation the input-referred offset voltage in the amplification circuit, so that the performance of the associated memory device may be improved.
Based on the aforementioned sense amplifier circuit, this invention further provides a memory device. Fig. 3 shows a diagram illustrating a memory device in accordance with one embodiment of this invention. As shown in Fig. 3, the memory device may include a plurality of memory cells (not shown in Fig. 3) and a plurality of sense amplifier circuits. Each of the sense amplifier circuits may be the sense amplifier circuit in any of the aforementioned embodiments. Relevant part in the aforementioned embodiments for the sense amplifier circuit may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness. For each of the plurality of sense amplifier circuits, each of the first bitline and the second bitline may be connected with one of the plurality of memory cells. When reading the data from the memory device, the data stored in a memory cell can be amplified by a corresponding sense amplifier circuit connected therein. The plurality of memory cells may be connected through a wordline (WL) .
In some embodiments, the plurality of sense amplifier circuits may be alternately arranged on a first side of the wordline and a second side of the wordline opposing the first side. Each of the sense amplifier circuits arranged on the first side of the wordline may be connected to one of the plurality of memory cells through the first bitline, and each of the sense amplifier circuits arranged on the second side of the wordline may be connected to one of the plurality of memory cells through the second bitline.
2. Operation Methods of the Sense Amplifier Circuits
Based on the aforementioned sense amplifier circuits, this invention further presents operation methods of the sense amplifier circuits, which compensate the input-referred offset voltage of the amplification circuits.
2.1 Compensate Input-referred Offset Voltage in the Amplification Circuit
Figs. 2A, 2B, and 2C show diagrams illustrating different stages of a sense amplifier circuit operation method in accordance with some embodiments of this invention. Fig. 4 shows a flowchart illustrating a sense amplifier circuit operation method in accordance with one embodiment of this invention. This method will be described below in details with reference to these drawings.
In one example, the sense amplifier circuit operation method may be performed on a sense amplifier circuit shown in Fig. 2A. That is, the sense amplifier circuit may include an amplification circuit for amplifying a voltage signal and a compensation circuit for compensating an input-referred offset voltage of the amplification circuit. The amplification circuit may include a first inverting amplifier INV1 and a second inverting amplifier INV2. The compensation circuit may include a first switch circuit S1, a second switch circuit S2, a third switch circuit S3, and a fourth switch circuit S4. The sense amplifier circuit may have a first bitline BLa and a second bitline BLb.
The sense amplifier circuit operation method may include generating, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline BLa and the second bitline BLb to compensate the input-referred offset voltage of the amplification circuit.
More specifically, referring to Fig. 4, the sense amplifier circuit operation method may include the following steps S410 through S450.
In step S410, a sense amplifier circuit may be provided. The sense amplifier circuit may be a sense amplifier circuit in any of the aforementioned embodiments. Relevant parts in the aforementioned embodiments may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness.
In step S420, the first switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 may all be switched on, as shown in Fig. 2A. This  step may be referred to as an equalization (EQ) step. In this step, since all the four switch circuits are switched on, the first bitline BLa is connected to both the first node a and the second node b, and the second bitline BLb is connected to both the first node a and the second node b. The fourth switch circuits may remain on for sufficiently long time to ensure that voltages on the first bitline BLa, the second bitline BLb, the first node a, and the second node b converge to one voltage level. In this step, the voltage node sapwr may be provided an initial up voltage, and the ground node sagnd may be provided an initial down voltage.
In step S430, the second switch circuit S2 and the fourth switch circuit S4 may be switched off, while the first switch circuit S1 and the third switch circuit S3 remain on, as shown in Fig. 2B. In this step, the voltage node sapwr may be provided a pull-up voltage higher than the initial up voltage, and ground node sagnd may be provided a pull-down voltage lower than the initial down voltage. Thus the sense amplifier circuit may work as an amplifier. Since in previous step (i.e., step S420) , voltages on the first bitline BLa, the second bitline BLb, the first node a, and the second node b have been converged to one voltage level, the first bitline BLa and the second bitline BLb do not have any external input. Thus a voltage difference between the first bitline BLa and the second bitline BLb may reflect an input-referred offset voltage in the amplification circuit (e.g., a difference between threshold voltages of corresponding transistors in the first inverting amplifier INV1 and the second inverting amplifier INV2) . In this step, the first inverting amplifier INV1 and the second inverting amplifier INV2 may be cross-coupled with each other.
The first switch circuit S1 and the third switch circuit S3 may remain on for a Time of compensation (Toc) . By choosing a proper Toc, the voltage difference between the first bitline BLa and the second bitline BLb at the end of the Toc, referred to as a compensation voltage, may reach a desired voltage level. In some embodiments, the desired voltage level may be a voltage level that reflects an input-referred offset voltage of the amplification circuit. In some embodiments, the input-referred offset voltage of the amplification circuit may be the difference between threshold voltages of corresponding transistors in the first inverting amplifier INV1 and the second inverting amplifier INV2, and the compensation voltage may reflect the difference between the threshold voltages. For example, the compensation voltage may be substantially equal to the input-referred offset voltage. The desired voltage level, however, may  be any other value depending on specific needs, and this invention is not limited in this regard.
The aforementioned step S430 may also be understood as a charging process, in which the compensation circuit conducts a charging operation to inject charges to at least one of the first bitline BLa and the second bitline BLb. Upon the completion of the charging operation, the charges injected to the first bitline BLa and/or the second bitline BLb may settled on the bitlines, and voltage difference between near-ends of the first bitline BLa and the second bitline BLb may decrease during this process. Therefore, to sufficiently compensate the input-referred offset voltage, the voltage difference between near-ends of the first bitline BLa and the second bitline BLb may be larger than the input-referred offset voltage of the amplification circuit at the end of the charging operation. For example, the voltage difference may be 10%-40%larger than the input-referred offset voltage at the end of the charging operation. Thus, after the charges injected to the first bitline BLa and the second bitline BLb settled on the bitlines, the resulted voltage difference at the near-ends of the bitlines may be substantially equal to the input-referred offset voltage.
Next, in step S440, the first switch circuit S1 and the third switch circuit S3 may be switched off, resulting in all the four switch circuits being switched off. Thus the compensation voltage may be retained at the first bitline BLa and the second bitline BLb. In this step, the voltage at the voltage node sapwr may be returned to the initial up voltage, and the voltage at the ground node sagnd may be returned to the initial down voltage.
Next, in step S450, the second switch circuit S2 and the fourth switch circuit S4 may be switched on, while the first switch circuit S1 and the third switch circuit S3 remain off, as shown in Fig. 2C. In this step, the voltage node sapwr may be provided a pull-up voltage, the ground node sagnd may be provided a pull-down voltage, and the sense amplifier circuit may amplify an input signal between the first bitline BLa and the second bitline BLb.
Figs. 5A and 5B show diagrams illustrating waveforms of the voltage on the first bitline BLa and the voltage on the second bitline BLb of a sense amplifier circuit in accordance with one or more embodiments of this invention. The sense amplifier circuit operation method will be further described below with reference to these drawings to fully appreciate the compensation capability of this sense amplifier circuit.
Referring to Figs. 4 and 5A, in step S420, corresponding to time EQ in Fig. 5A, the first  switch circuit S1, the second switch circuit S2, the third switch circuit S3, and the fourth switch circuit S4 are all switched on (as shown in Fig. 2A) . The voltages on the first bitline BLa and the second bitline BLb may converge to one voltage.
In step S430, corresponding to time Com start in Fig. 5A, the second switch circuit S2 and the fourth switch circuit S4 are switched off, while the first switch circuit S1 and the third switch circuit S3 remain on (as shown in Fig. 2B) . At this time, the voltage node sapwr may be provided a pull-up voltage, and the ground node sagnd may be provided a pull-down voltage, thus the sense amplifier may work as an amplifier and amplify a voltage difference (e.g., a difference between the threshold voltages of corresponding transistors in the inverting amplifiers) . The voltage difference may be reflected as a difference on the voltages on the first bitline BLa and the second bitline BLb. The larger an input-referred offset voltage, the faster the voltages on the first bitline BLa and the second bitline BLb will diverge.
In step S430, the second switch circuit S2 and the fourth switch circuit S4 may remain off, and the first switch circuit S1 and the third switch circuit S3 may remain on for a duration of Toc. During this time, the voltage of the first bitline BLa and the voltage of the second bitline BLb continue to diverge, as shown in Fig. 5A, thereby amplifying the voltage difference in the sense amplifier circuit.
Next, in step S440, corresponding to time Com end in Fig. 5A, all the four switch circuits are switched off, and the voltage difference on the first bitline BLa and the second bitline BLb (the compensation voltage) may be retained. In some embodiments, the input-referred offset voltage of the amplification circuit may be a difference between the threshold voltage of corresponding transistors in the first inverting amplifier and the second inverting amplifier. By choosing a proper Toc, the compensation voltage may reflect the difference between the threshold voltages. For example, the compensation voltage may have a substantially same magnitude as the difference between the threshold voltages.
As shown in Fig. 5A, the compensation voltage may be maintained on the first bitline BLa and the second bitline BLb until a particular memory cell corresponding to the sense amplifier circuit is selected (corresponding to time Q sharing in Fig. 5A) for reading data thereon. Accessing a memory cell may result in charge sharing between the capacitor of the memory cell and a bitline capacitor. The charge sharing may cause the voltage on the bitline  corresponding to the memory cell either to increase for a stored logic one or to decrease for a stored logic zero. When reading a memory cell, the voltage difference between two bitlines, i.e., signal voltage V sig, may depend on a capacitor of the memory cell C mbit, an equivalent capacitor of the bitline C BL, and a voltage stored on the memory cell prior to the access V cell, and can be expressed as:
Figure PCTCN2020074385-appb-000001
In this case, as shown in Fig. 5A, when the memory cell is accessed (i.e., at time Q sharing) , the voltage difference between the first bitline BLa and the second bitline BLb may begin to change and eventually may result in a voltage change of ΔV.
In step S450, the second switch circuit S2 and the fourth switch circuit S4 are switched on while the first switch circuit S1 and the third switch circuit S3 remain off (as shown in Fig. 2C) . In this step, starting from time Firing in Fig. 5A, the voltage node sapwr may be provided a pull-up voltage, the ground node may be provided a pull-down voltage, and the sense amplifier circuit may amply the voltage different between the first bitline BLa and the second bitline BLb. The voltage difference provided to the sense amplifier circuit is the signal voltage V sig superimposed on the compensation voltage. Since the compensation voltage may reflect the input-referred offset voltage in the amplification circuit (e.g., the compensation voltage may have a substantially same magnitude of the input-referred offset voltage) , the input-referred offset voltage of the sense amplifier circuit may be compensated.
Fig. 5B shows a diagram illustrating a waveform of the voltage on the first bitline BLa and the voltage on the second bitline BLb of a sense amplifier circuit in accordance with another embodiment of this invention. Fig. 5B is similar to Fig. 5A except that the sense amplifier circuit of Fig. 5B has a different mismatch than that of Fig. 5A. As a result, during the time of compensation (i.e., Toc) , the voltage on the first bitline BLa and the voltage on the second bitline BLb may diverge differently than the corresponding voltages shown in Fig. 5A. As shown in Figs. 5A and 5B, in the sense amplifier circuit operation method of this invention, the compensation voltage between the first bitline BLa and the second bitline BLb may reflect a specific input-referred offset voltage in the sense amplifier circuit, therefore by choose a proper Toc, the input-referred offset voltage in the sense amplifier circuit may be automatically  compensated.
As shown in Figs. 2A, 2B, and 2C, in the sense amplifier circuit operation methods of this invention, at least one of the first bitline BLa and the second bitline BLa may be connected, through the compensation circuit, to one of the outputs of the first inverting amplifier INV1 and the second inverting amplifier INV2 during the signal amplification stage. This at least one of the first bitline BLa and the second bitline BLb maybe connected to the other of the outputs of the first inverting amplifier INV1 and the second inverting amplifier INV2 during the offset compensation stage. That is, at least one of the first bitline BLa and the second bitline BLb will be connected to outputs of different inverting amplifiers during the signal amplification stage and the offset compensation stage. Additionally, during the offset compensation stage, the sense amplifier circuit works as an amplifier to amplify a voltage caused by the mismatches in the sense amplifier circuit, therefore a gain of the sense amplifier circuit is larger than one during the offset compensation stage. During the signal amplification stage, an output of the first inverting amplifier INV1 may be connected to the first bitline BLa, and an output of the second inverting amplifier INV2 may be connected to the second bitline BLb, while during the offset compensation stage, the output of the first inverting amplifier INV1 may be connected to the second bitline BLb, and the output of the second inverting amplifier INV2 may be connected to the first bitline BLa.
In the sense amplifier circuit operation method of this invention described above, all the four switch circuits are first switched on for a sufficiently long time to cause voltages on the first bitline BLa, the second bitline BLb, the first node a, and the second node b to converge to one voltage level. Then, the second switch circuit and the fourth switch circuit are switched off, while the first switch circuit and the third switch circuit remain on, for a duration of Toc. In this step, mismatches in the sense amplifier circuit (e.g., a difference in the threshold voltages of corresponding transistors) may result in a voltage difference (i.e., the compensation voltage) between the first bitline BLa and the second bitline BLb. By choosing a proper Toc, the compensation voltage may reflect the input-referred offset voltage of the amplification circuit (e.g., the compensation voltage may have a substantially same magnitude as the difference of the threshold voltages) . Then the first switch circuit and the third switch circuit are switched off, to retain the compensation voltage on the first bitline BLa and the second bitline BLb. When  the second switch circuit and the fourth switch circuit are subsequently switched on to amplify an input signal, the input signal is superimposed on the compensation voltage so that the input-referred offset voltage of the amplification circuit may be compensated. Thus, the performance of the associated memory device may be improved.
Inherent electrical characteristics of bitlines, such as bitline resistances R BL and bitline parasitic capacitance C BL, may affect a voltage on a bitline. The sense amplifier circuit operation method of this invention takes into consideration these effects, and thus improves the accuracy of the input-referred offset voltage compensation. Figs. 6A and 6B show enlarged diagrams of region A and region B of Fig. 5A, respectively. Figs. 6C and 6D show diagrams illustrating distributions of charge densities on a first bitline and a second bitline of a sense amplifier circuit in accordance with one or more embodiments of this invention. The sense amplifier circuit operation method will be further described below with reference to these drawings.
Referring to Fig. 6A, after the Toc (i.e., Com end) , the voltage at the first bitline BLa (i.e., the voltage at the node of the first bitline BLa connected to the sense amplifier circuit) may begin to gradually decrease from a charge voltage to a settled voltage (i.e., from V1_charge to V1_settle) due to the propagation of charge along the first bitline BLa. The amount of voltage drop (i.e., V1_charge –V1_settle) may be determined by total charge injected to the first bitline BLa and electronic characteristics of the first bitline BLa (e.g., bitline parasitic capacitance C BL) . Correspondingly, Fig. 6C shows that immediately after Toc, the distribution of charge density on the first bitline BLa is positively corrected to the distance to the sense amplifier circuit (represented by horizontal axis of Fig. 6C) . That is, the closer a portion of the first bitline BLa to the sense amplifier circuit, the higher the charge density thereon. With the propagation of the charge along the first bitline BLa, the distribution of the charge density on the first bitline BLa will eventually settle to an approximately constant distribution ( “settled” line in Fig. 6C) . Similar to those on the first bitline BLa, the voltage and distribution of charge density on the second bitline BLb may go through a similar change after Toc, which are depicted in Figs. 6B and 6D, respectively.
In some embodiments, taken into consideration charge propagation on the bitlines, the voltages on the first bitline and the second bitline immediately after Toc may be larger (in term of magnitude) than the voltages needed to compensate the input-referred offset voltage.
In some embodiment, when the compensation circuit is configured to compensate the input-referred offset voltage by conducting charge injections to the first bitline and the second bitline, the charges injected to the bitlines (i.e., the first charge and the second charge) may be determined on the basis that the settled voltages on the first bitline BLa and the second bitline BLa (i.e., V1_settle and V2_settle, respectively) may compensate the input-referred offset voltage. The first charge and the second charge may be determined based on the electronic characteristics of the first bitline BLa and the second bitline BLb. More specifically, they may be determined based on factors including, but not limited to, bitline resistances R BL and bitline parasitic capacitance C BL associated with the first bitline BLa and the second bitline BLb. In some embodiments, a mathematical model may be established to depict the relationship between the injected charges to compensate the input-referred offset voltage and the electronic characteristics of the first bitline BLa and the second bitline BLb. Then the first charge and the second charge may be determined based on this mathematical model. The injected charges may be determined by other methods, and this invention is not limited in this regard. By taking into consideration charge propagation on the bitlines and the voltage deviations it causes, this method improves the accuracy of the input-referred offset voltage compensation.
It should be noted that, Figs. 6A, 6B, 6C, and 6D show diagrams illustrating voltages and distributions of charge density on the first bitline BLa and the second bitline BLa in one specific compensation scenario (i.e., the compensation scenario shown in Fig. 5A) . Based on similar principles, voltages and distributions of charge density on the bitlines on other compensation scenarios (e.g., the compensation scenario shown in Fig. 5B) may be obtained. Detail description of those compensation scenarios are omitted herein for the sake of conciseness.
Based on the aforementioned sense amplifier circuit operation method, this invention further provides a memory device operation method. The memory device in this operation method may include a wordline, a plurality of memory cells connected to the wordline, and a plurality of sense amplifier circuits each connected one of the plurality of memory cells. Each of the sense amplifier circuits may be the sense amplifier circuit of any one of the aforementioned embodiments. Relevant part in the aforementioned embodiments for the sense amplifier circuit may be referred to for detail composition of the sense amplifier circuit, which  will not be repeatedly described herein for the sake of conciseness.
The plurality of sense amplifier circuits may be alternately arranged on a first side of the wordline and a second side of the wordline opposing the first side. The sense amplifier circuits arranged on the first side of the wordline may each have the first bitline connected to the corresponding memory cell, and the sense amplifier circuits arranged on the second side of the wordline may each have the second bitline connected to the corresponding memory cell.
The memory device operation method may further include: conducting a sense amplifier operation method for each of the sense amplifier circuits arranged on the first side of the wordline; and, subsequently, conducting the sense amplifier operation method for each of the sense amplifier circuits arranged on the second side of the wordline. The sense amplifier operation method may be the method described in the aforementioned embodiments, hence detail descriptions of the sense amplifier operation method are omitted herein for the sake of conciseness.
In the memory device operation method described above, the operation method that compensates the input-referred offset voltage of a sense amplifier circuit are first conducted for the sense amplifier circuits located on the first side of the wordline, and then conducted for the sense amplifier circuits located on the second side of the wordline. Thus, interference between the sense amplifier circuits located on different sides of the wordline may be reduced, if not eliminated.
2.2 Control Switch Circuits for Faster Read Speed
The sense amplifier circuit operation methods described above may further include methods to control the conductive statuses of the switch circuits of the sense amplifier circuit to improve read speed of data in a memory cell. Figs. 7A and 7B show diagrams illustrating waveforms of the voltages on the first bitline and the second bitline of the sense amplifier circuit in accordance with one or more embodiments of this invention. The methods will be described below in details with reference to these drawings.
In some embodiments, the methods to control the conductive statuses of the switch circuits of the sense amplifier circuit may be conducted following the aforementioned sense amplifier circuit operation method. More specifically, the methods may be conducted following  step S450 of the aforementioned methods (i.e., after the second switch circuit and the fourth switch circuit are switched on) .
In some embodiments, one of the methods may include: after Step S450, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the second switch circuit and the fourth switch circuit. This method will be described below in greater details.
Referring to Fig. 7A, at a time after the second switch circuit and the fourth switch circuit are switched on to amplify an input voltage signal (e.g., t s) , the first bitline BLa and the second bitline BLb may be disconnected from the sense amplifier circuit. This may be done by switching off the second switch circuit and the fourth switch circuit. When the bitlines are disconnected from the sense amplifier circuit, bitline resistances R BL, and bitline parasitic capacitance C BL associated with the bitlines are disconnected from the sense amplifier circuit. Therefore the voltage signal may be amplified quicker than that when the bitlines are connected. The second switch circuit and the fourth switch circuit may remain switched off for a predetermined period of time (Δt in Fig. 7A) . The predetermined period of time may be determined based on specific requirements, and is not limited in this invention. Then second switch circuit and the fourth switch circuit may be switched on to reconnect the bitlines to the sense amplifier circuit.
As shown in Fig. 7A, during a time period when the bitlines are disconnected (i.e., between t s and t e) , the voltage signal may be amplified quicker than that when the bitlines are connected. As a result, the voltages on the first bitline and the second bitline may reach the corresponding target values quicker than that when the bitlines have not been disconnected (e.g., t r1 vs t r0 in Fig. 7A) . Thus, by disconnecting the first bitline and the second bitline from the sense amplifier circuit for a predetermined period of time, the sense amplifier circuit may amplify an input voltage signal to a desired amplitude quicker, thereby improving the reading speed of the corresponding memory cell.
As shown in Fig. 7A, when the first bitline BLa and the second bitline BLb are  reconnected to the sense amplifier circuit (i.e., at t e) , since the bitline resistances R BL, and bitline parasitic capacitance C BL are reconnected to the sense amplifier circuit, the voltages may be temporarily pulled back, which is undesired since it prolongs the reading time. To address this deficiency, when reconnecting the sense amplifier circuit with the first bitline BLa and the second bitline BLb, instead of completely switching on the second switch circuit and the fourth switch circuit (i.e., setting them on a 100%conductive status) , the second switch circuit and the fourth switch circuit may be set at a partial conductive status, so that the adverse effect of the bitline resistances and bitline parasitic capacitance may be reduced. Fig. 7B shows waveforms of the voltages when the second switch circuit and the fourth switch circuit are set at a partial conductive status when reconnecting to the sense amplifier circuit. As shown in Fig. 7B, when the first bitline BLa and the second bitline BLb are reconnected and each of the second switch circuit and the fourth switch circuit is set at a partial conductive status (i.e., at t e) , the voltages on the first bitline BLa and the second bitline BLb are pulled back less when compared to that in Fig. 7A. Hence a faster reading speed can be achieved.
In some embodiments, the aforementioned methods to control the conductive statuses of the switch circuits of the sense amplifier circuit may also be conducted on a sense amplifier circuit without first performing the aforementioned sense amplifier circuit operation method. More specifically, the methods may be conducted on a sense amplifier circuit that is connected to a first bitline through a first bitline switch circuit, and connected to a second bitline through a second bitline switch circuit. The sense amplifier circuit may be configured to amplify a voltage signal applied between the first bitline and the second bitline.
One of the methods may include: while the sense amplifier circuit amplifying the voltage signal, disconnecting the sense amplifier circuit from the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit; keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and reconnecting the sense amplifier circuit with the first bitline and the second bitline by operating the first bitline switch circuit and the second bitline switch circuit.
In some embodiments, in the aforementioned method, when reconnecting the sense amplifier circuit with the first bitline and the second bitline, each of the first bitline switch  circuit and the second bitline switch circuit may be set at a partial conductive status.
2.3 Calibrate for Variation on Voltage Pulling Capabilities
This invention further provides a calibration circuit configured to perform a calibration operation to determine a pull-up circuit, a pull-down circuit, a pull-up voltage (Vpup) and a pull-down voltage (Vpdn) for a sense amplifier circuit. Fig. 8 shows a calibration circuit for a sense amplifier circuit in accordance with one embodiment of this invention.
As shown in Fig. 8, the calibration circuit may include a duplication inverting amplifier. The duplicated inverting amplifier may include a first duplicate transistor M10 and a second duplicate transistor M20. The duplicated inverting amplifier may be a duplication of the aforementioned first inverting amplifier. That is, in the duplicated inverting amplifier, the first duplicate transistor M10 and the second duplicate transistor M20 may be a duplication of the first transistor M1 and the second transistor M2 in the aforementioned sense amplifier circuit, respectively. In some embodiments, the duplicated inverting amplifier may be a duplication of the second inverting amplifier in the aforementioned sense amplifier circuit. The duplicated inverting amplifier may be other suitable circuit based on specific needs, and may have electronic characteristics that are the same with or different from that of the first inverting amplifier or the second inverting amplifier. This invention is not limited in this regard.
In some embodiments, in the duplicated inverting amplifier, each of the first duplicate transistor M10 and the second duplicate transistor M20 may have a first terminal, a second terminal, and a gate terminal. The gate terminal of the first duplicate transistor M10 may be connected to the gate terminal of the second duplicate transistor M20 at an output node z. The second terminal of the first duplicate transistor M10 may be connected with the first terminal of the second duplicate transistor M20, the first terminal of the first duplicate transistor M10 may be connected to a voltage node sapwr0, and the second terminal of the second duplicate transistor M20 may be connected to a ground node sagnd0.
The voltage node sapwr0 may be provided with a plurality of pull-up circuits with different voltage pull-up capabilities, and the ground node may be provided with a plurality of pull-down circuits with different voltage pull-down capabilities. One or more pull-up circuits from the plurality of pull-up circuits may be selected to be coupled to the voltage node sapwr0,  and one or more pull-down circuits from the plurality of pull-down circuits may be selected to be coupled to the ground node sagnd0. A pull-up voltage may be provided to the duplicated inverting amplifier through the selected one or more pull-up circuits, and a pull-down voltage may be provided to the duplicated inverting amplifier through the selected one or more pull-down circuits.
As shown in Fig. 8, in some embodiments, the plurality of pull-up circuits may be three pull-up circuits with different voltage pull-up capabilities, and the plurality of pull-down circuits may be three pull-down circuits with different voltage pull-down capabilities.
An output voltage of the duplicated inverting amplifier at the output node z may be sent to a feedback circuit. A calibration voltage may be provided to the feedback circuit to be compared with the output voltage. The calibration voltage may be a desired voltage at the node z. In one example, the calibration voltage may be half of a source voltage VH (i.e., 1/2 VH) . An output of the feedback circuit may be provided to a calibration control circuit. The calibration control circuit may adjust, based on a comparison result between the calibration voltage and the output voltage, the pull-up voltage Vpup and the pull-down voltage Vpdn to cause the output voltage to tune towards the calibration voltage.
Fig. 9 shows a flowchart illustrating a calibration process in accordance with one embodiment of this invention. The calibration process will be described below with reference to Fig. 9.
As shown in Fig. 9, the calibration process may include the following steps S910 through S930.
In step S910, one or more candidate pull-up circuits may be selected from a plurality of candidate pull-up circuits, and one or more candidate pull-down circuits may be selected from a plurality of candidate pull-down circuits according to a calibration voltage. The one or more candidate pull-up circuits and the one or more candidate pull-down circuits may be selected to cause an output voltage at the output node z to approach the calibration voltage. More specific, the candidate pull-up circuits and the candidate pull-down circuits may be selected on the basis that they produce an output voltage at the output node z that is closer to the calibration voltage than any other combination of candidate pull-up circuits and candidate pull-down circuits. In this step, a candidate pull-up voltage Vpup may be provided to the selected one or more  candidate pull-up circuits, and a candidate pull-down voltage Vpdn may be provided to the selected one or more candidate pull-down circuits.
In step S920, the pull-up voltage Vpup and the pull-down voltage Vpdn may be adjusted to cause the output voltage to further approach the calibration voltage.
In step S930, the adjusted pull-up voltage Vpup and the adjusted pull-down voltage Vpdn may be saved in one or more registers.
The candidate pull-up voltage Vpup and the candidate pull-down voltage Vpdn stored in the one or more registers may be used in the aforementioned method for compensating an input-referred offset voltage of a sense amplifier circuit. That is, in the aforementioned method, providing a pull-up voltage to the voltage node may comprise: coupling the selected one or more candidate pull-up circuits to the voltage node; and providing the adjusted candidate pull-up voltage through the selected one or more candidate pull-up circuits to the voltage node. Providing the pull-down voltage to the ground node may comprise: coupling the selected one or more candidate pull-down circuits to the ground node; and providing the adjusted candidate pull-down voltage through the selected one or more candidate pull-down circuits to the ground node.
Additionally, for a memory device including a plurality of sense amplifier circuits (i.e., a SA array) , the candidate pull-up voltage and the candidate pull-down voltage stored in the one or more registered may be used as a pull-up voltage and a pull-down voltage, respectively, for each of the plurality of sense amplifier circuit.
In some embodiments, the calibration circuit may further include a timing unit configured for setting a fixed time interval, and the calibration circuit may be further configured to perform the calibration process repeatedly at the fixed time interval. Thus, the pull-up voltage Vpup and the pull-down voltage Vpdn may be periodically adjusted according to changed conditions (e.g., temperature) or operational needs. In some embodiments, the fixed time interval may be 100 ms.
In the calibration process described above, by selecting one or more proper pull-up circuits from a plurality of candidate pull-up circuits, selecting one or more proper pull-down circuits from a candidate plurality of pull-down circuits, and by adjusting the pull-up voltage Vpup and the pull-down voltage Vpdn, the output voltage of the duplicated inverting amplifier  may be as close to the calibration voltage (e.g., 1/2 VH) as possible. Thus, the difference between the voltage pulling capabilities of the pull-up circuit and the pull-down circuit may be compensated.
3. Determination of Time of Compensation (Toc)
The Toc of the aforementioned compensation process may be chosen so that the voltage difference between the first bitline BLa and the second bitline BLb (i.e., the compensation voltage) at the end of step S430 may reflect an input-referred offset voltage of the sense amplifier circuit, so that the input-referred offset voltage may be properly compensated. For example, the voltage difference may have a substantially same magnitude with an input-referred offset voltage.
The Toc may be determined based on various factors including, but not limited to, the transconductance of the sense amplifier circuit as a whole G m, the bitline resistance R BL, and the bitline parasitic capacitance C BL. That is, the Toc may be determined by an equation of:
Toc=f (G m, R BL, C BL)
In some embodiments, when determining the Toc, charge propagation on the bitlines may be taken into consideration, and the Toc may be determined so that the charges injected to the first bitline BLa and the second bitline BLa may, after fully propagated on the bitlines, generate a compensation voltage between the bitlines that compensates the input-referred offset voltage.
The Toc of a sense amplifier circuit may be determined through different methods. In one embodiment, the Toc may be determined by first establishing a mathematical model to obtain an analytical solution for the Toc, and then calculating the Toc based on the analytical solution. In another embodiment, the Toc may be obtained through a lookup table of the Toc. More specifically, a lookup table of the Toc on different conditions may first be established based on experimental data. The lookup table may include a plurality of compensation durations, each corresponding to one specific condition (i.e., when each of the factors, such as the transconductance G m, the bitline resistance R BL, and a bitline parasitic capacitor C BL, is at a specific value) . Then, a current condition may be determined. Current condition may include current value for each of the aforementioned factors, which may include, by not be limited to  the transconductance G m, the bitline resistance R BL, and the bitline parasitic capacitor C BL. The Toc then may be determined by finding in the lookup table the compensation duration corresponding to the current condition.
Fig. 10A shows a diagram illustrating a circuit to determine the time of compensation in accordance with one embodiment of this invention. Referring to Fig. 10A, the circuit to determine the time of compensation may be a feedback circuit and may include a sense amplifier (SA) circuit, a determination circuit, one or more counter/register, a delay generation circuit, and a switch control circuit. An output of the SA circuit may be provided to the determination circuit, which may determine, based on the output and a pre-determined condition, whether a desired time of compensation has been reached. The determination circuit may be connected to one or more counter/register, which may be further connected to the delay generation circuit. The one or more counter/register and the delay generation circuit may be used to generate a delay signal according to the output of the determination circuit, the delay signal may be sent to the switch control circuit, and the switch control circuit may apply a Toc on the SA circuit based on the delay signal.
Fig. 10B shows a flowchart illustrating a method to determine the time of compensation in accordance with one embodiment of this invention. Referring to Fig. 10B, the method to determine the time of compensation may include the following steps S1010 to S1070.
In step S1010, an equalization (EQ) process may be conducted on a sense amplifier (SA) circuit. That is, the SA circuit may have its two input bitlines connected to reset the SA circuit.
In step S1020, the two input bitlines of the SA circuit are separated, and one of the input bitlines may be selected to be read data (e.g., 0 or 1) thereon.
In step S1030, an EQ process may be conducted the SA circuit to reset the SA circuit.
In step S1040, after the EQ process, one Time of compensation T i from a Time of compensation series (T i, i=1, 2, …) may be selected and applied on the SA circuit.
In step S1050, after the Toc, the data on the selected input bitlines may be read.
In step S1060, the data read from the selected input bitline may be compared with the data read in step S1020 to determine whether a change has occurred (i.e., changing from 0 to 1, or from 1 to 0) .
If the data has changed, then the method is completed, and T i is the determined Time of  compensation (step S1070 in Fig. 10B) . If the data has not changed, then the method may return to step S1030, and another Time of compensation may be chosen to steps S1030 to S1060 may be repeated until a data change occurs.
In some embodiments, the Time of compensation series (T i, i=1, 2, …) may include a plurality of monotonic increasing or decreasing values for Time of compensation.
4. Compensation Circuits for Constant Toc
The transconductance of the sense amplifier circuit G m, the bitline resistance R BL, and the bitline parasitic capacitor C BL may change with changed conditions (e.g., temperature) , which may affect the Toc and hence the accuracy of the compensation.
This invention further presents circuits and related methods that provide compensation to the transconductance of the sense amplifier circuit Gm, the bitline resistance R BL, and the bitline parasitic capacitor C BL, respectively, to accommodate for changed conditions, so that the Toc of an amplifier circuit may remain relatively unchanged.
Fig. 11 shows a diagram illustrating a sense amplifier circuit including a transconductance compensation circuit in accordance with some embodiments of this invention. As shown in Fig. 11, in some embodiments, a sense amplifier circuit with a transconductance compensation circuit may include a transconductance compensation circuit coupled to the sense amplifier circuit (SA circuit) . In some embodiments, the transconductance compensation circuit may be coupled to, and be configured to provide compensation currents for, the pull-up circuit and the pull-down circuit of the sense amplifier circuit. The transconductance compensation circuit may include a temperature sensor sensing a temperature and be configured to provide compensation currents to the pull-up circuit and the pull-down circuit of the sense amplifier circuit according to the sensed temperature.
In some embodiments, the transconductance compensation circuit may include two constant-Gm circuits, each respectively coupled with the pull-up circuit and the pull-down circuit of the sense amplifier circuit. Other circuits that can adjust a transconductance of the sense amplifier circuit according to external conditions may be used, and this invention is not limited in this regard.
Figs. 12A and 12B show diagrams illustrating a memory device including circuits for  compensating bitline resistance in accordance with some embodiments of this invention. Fig. 13 shows a diagram illustrating a memory device including circuits for compensating bitline parasitic capacitance in accordance with one embodiment of this invention. These memory devices will be described below with reference to these drawings.
In one example, a memory device may include a wordline, a plurality of memory cells connected to the wordline and a plurality of sense amplifier circuits each connected to one of the plurality of memory cells. The sense amplifier circuit herein may be a sense amplifier circuit in any one of the aforementioned embodiments. Relevant part in the aforementioned embodiments for the sense amplifier circuit may be referred to for detail composition of the sense amplifier circuit, which will not be repeatedly described herein for the sake of conciseness.
In some embodiments, in the memory device, each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits comprises an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
In some embodiments, the memory device may include a dummy bitline configured to generate a bias voltage applying on at least one of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits. The bias voltage may control a conductive state of the corresponding switch circuit.
In some embodiments, as shown in Fig. 12A, in the memory device, each of the memory cells may be connected to a corresponding sense amplifier circuit through an input transistor. The memory device may further include a dummy bitline coupled to at least one of the input transistors and a control circuit. The control circuit may be configured to generate a control signal (e.g., a bias voltage VBIAS1) , which may be, through the dummy bitline, applied on the at least one of the input transistors to adjust a resistance of the at least one input transistor. By adjusting the resistance of the at least one input transistor according to change external conditions, the bitline resistance R BL connected to each switch circuit may be compensated.
As shown in Fig. 12B, in another example, each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable resistor. The memory device may further include a dummy line coupled to at least one of the adjustable resistors and a  resistance control circuit. The resistance control circuit may be configured to generate a resistance control signal. The dummy bitline may be configured to transmit the a resistance control signal to the at least one adjustable resistor for controlling a resistance of the at least one adjustable resistor. By adjusting the resistance of the at least one adjustable resistor according to changed conditions, the resistance connected on each bitline of the sense amplifier circuit may be adjusted to compensate the changed bitline resistance R BL.
In some embodiments, the memory device may be connected with a reference resistor, which may be a standard resistor whose resistance under a specific condition has been accurately determined. The resistance of the adjustable resistors may be adjusted based on measured resistance of the reference resistor under current condition to compensate the changed bitline resistance R BL. In one example, the reference resistor may be connected in a voltage-dividing circuit, and the resistance of the reference resistor under current condition may be determined by measuring the voltage on the reference resistor. Other suitable methods may also be used to measure the resistance of the reference resistor under current condition, and this invention is not limited in this regard.
As shown in Fig. 13, in another example, each of the memory cells may be connected to a corresponding sense amplifier circuit through an adjustable capacitor. In some embodiments, the adjustable capacitor may be a P-N junction capacitor, whose capacitance may be adjusted by a voltage applied on a gate node of the P-N junction. In some embodiments, the adjustable capacitor may include a plurality of capacitors that can be serially or parallelly connected with each other. A capacitor adjusting circuit may be coupled with the plurality of capacitors, and may be configured to select one or more capacitors from the plurality of capacitors to be connected to the sense amplifier circuit, thereby adjusting the capacitance of the adjustable capacitor.
The memory device may further include a dummy bitline coupled to at least one of the adjustable capacitors and a capacitance control circuit. The capacitance control circuit may be configured to generate a capacitance control signal. The dummy bitline may be configured to transmit the capacitance control signal to the at least one of the adjustable capacitors for controlling a capacitance of the at least one adjustable capacitor. In one example, the capacitance control signal may be provide to the corresponding capacitor adjusting circuit to  adjust the capacitance of the at least one adjustable capacitor. By adjusting the capacitance of the at least one adjustable capacitor according to changed external conditions, the capacitance connected on each bitline of the sense amplifier circuit may be adjusted to compensate the bitline parasitic capacitor C BL.
In some embodiments, the memory device may include a memory cell matrix comprising a plurality of rows of memory cells and a plurality of columns of memory cells. Each column of memory cells may be connected to one bitline, and each row of memory cells may be connected to one wordline. In this case, one dummy bitline may be provided for every predetermined number of bitlines. In one example, the predetermined number may be 100. The predetermined number may be determined according to specific requirement, and this invention is not limited in this regard.
Based on the aforementioned sense amplifier circuit and operation methods thereof, this invention further provides an input-referred offset voltage compensation method, applicable to an amplifier circuit. The method may include: connecting a first node of the amplifier circuit with a second node of the amplifier circuit through a control circuit coupled to the amplifier circuit to cause voltages on the first node and the second node to converge; separating the first node from the second node through the control circuit; determining a time of compensation; powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal, wherein the first signal is generated at the first node, and the second signal is generated at the second node; and routing the first signal to the second node, and the second signal to the first node through the control circuit to compensate an input-referred offset voltage of the amplifier circuit.
In some embodiments, in the aforementioned method, the input-referred offset voltage of the amplifier circuit may include a difference between threshold voltages of corresponding transistors in the amplifier circuit, and powering on the amplifier circuit for a time of compensation to generate a first signal and a second signal may include: determining the time of compensation; and powering on the amplifier circuit for the time of compensation to generate the first signal and the second signal. A different between the first signal and the second signal reflects the difference between the threshold voltages.
In some embodiments, in the aforementioned method, determining the time of  compensation may include: determining the time of compensation based on a transconductance of the amplifier circuit, a bitline resistance, and a bitline parasitic capacitance of the amplifier circuit.
In some embodiments, in the aforementioned method, determining the time of compensation may include: establishing a lookup table for the time of compensation, wherein the lookup table may include a plurality of compensation durations each corresponding to one specific condition; determining a current condition; and determining the time of compensation by finding the compensation duration in the lookup table corresponding to the current condition.
In some embodiments, in the aforementioned method, powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal may include: powering on the amplifier circuit by providing a pull-up voltage and a pull-down voltage to the amplifier circuit. The aforementioned method may further include: conducting a calibration process to determine the pull-up voltage and the pull-down voltage.
In some embodiments, the aforementioned method may further include: receiving an input signal pair for amplification on the first node and the second node, respectively. The input signal pair may be superimposed with the second signal on the first node and the first signal on the second node, respectively.
This invention further provides another input-referred offset voltage compensation method, applicable to an amplification circuit having a first sub-circuit and a second sub-circuit, and having an input-referred offset voltage. The method may include generating a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit in response to a voltage signal, wherein a difference between the first signal and the second signal reflects the input-referred offset voltage in the circuit; and connecting the first signal to the second I/O, and the second signal to the first I/O by a compensation circuit coupled to the amplification circuit to compensate the input-referred offset voltage.
In some embodiments, in the aforementioned circuit, the compensation circuit may include: a first switch circuit, a second switch circuit, a third switch circuit, and a fourth switch circuit. A first end of the first switch circuit may be connected to a first end of the second switch circuit at the first I/O. A first end of the third switch circuit may be connected to a first end of  the fourth switch circuit at the second I/O. A second end of the first switch circuit may be connected to a second end of the fourth switch at an output of the second sub-circuit, and a second end of the second switch circuit may be connected to a second end of the third switch circuit at an output of the first sub-circuit.
In some embodiments, in the aforementioned method, generating a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit may include: generating, by operating the first, the second, the third, and the fourth switch circuits, the first signal by the first sub-circuit on the first I/O and the second signal by the second sub-circuit on the second I/O.
In the aforementioned method, through a compensation circuit, the first signal is connected to the second I/O, and the second signal is connected to the first I/O. When the circuit accepting an input signal from the first I/O and the second I/O, the input signal is superimposed with the first signal and the second signal, therefore the input-referred offset voltage of the circuit may be compensated.
The accompanying drawings are merely illustrative of a series of processes included in the method according to some embodiments of this invention and are not intended to be limiting. It will be readily appreciated that the way in which the processes are illustrated does not indicate any chronological order of them or limit them to a particular chronological order. Furthermore, it will also be readily appreciated that the processes may be performed, for example, synchronously or asynchronously in multiple modules.
Other embodiments of this invention will be apparent to those skilled in the art from considering the specification and practicing the embodiments disclosed herein. Accordingly, this disclosure is intended to cover all and any variations, uses, or adaptations of this invention which follow, in general, the principles thereof and include such departures from this invention as come within common knowledge or customary practice within the art to which this invention pertains. It is also intended that the specification and examples be considered as exemplary only, with true scope and spirit of this invention being indicated by the appended claims.

Claims (50)

  1. A sense amplifier circuit, comprising:
    an amplification circuit, comprising:
    a first inverting amplifier connected to a first bitline; and
    a second inverting amplifier connected to a second bitline, wherein the amplification circuit is configured to amplify a voltage signal applied between the first bitline and the second bitline; and
    a compensation circuit coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit by conducting charge injections to at least one of the first bitline and the second bitline.
  2. The sense amplifier circuit of claim 1, wherein conducting charge injections to at least one of the first bitline and the second bitline comprises:
    injecting a first charge generated by the first inverting amplifier to the second bitline; and/or
    injecting a second charge generated by the second inverting amplifier to the first bitline,
    wherein the first charge and/or the second charge generate a compensation voltage between the first bitline and the second bitline after a distribution of the first charge and/or the second charge on the bitlines settled, and the compensation voltage is substantially equal to the input-referred offset voltage of the amplification circuit.
  3. The sense amplifier circuit of claim 2, wherein the compensation circuit includes one or more capacitive elements.
  4. The sense amplifier circuit of claim 3, wherein the one or more capacitive elements comprise a Ni capacitor or a bitline parasitic capacitor.
  5. The sense amplifier circuit of claim 1, wherein an input of the first inverting amplifier is connected to an output of the second inverting amplifier at a first node, and an input of the  second inverting amplifier is connected to an output of the first inverting amplifier at a second node,
    and wherein the first inverting amplifier and the second inverting amplifier are both connected to a voltage node, and both connected to a ground node.
  6. The sense amplifier circuit of claim 5, wherein the compensation circuit comprises: 
    a first switch circuit;
    a second switch circuit;
    a third switch circuit; and
    a fourth switch circuit,
    wherein a first end of the first switch circuit is connected to a first end of the second switch circuit at the first bitline, a first end of the third switch circuit is connected to a first end of the fourth switch circuit at the second bitline, a second end of the first switch circuit is connected to a second end of the fourth switch circuit at the first node, and a second end of the second switch circuit is connected to a second end of the third switch circuit at the second node.
  7. The sense amplifier circuit of claim 6, wherein each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit comprises an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
  8. The sense amplifier circuit of claim 7, further comprising a switch control circuit coupled to the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit,
    wherein the switch control circuit is configured to control a conductive status of each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit.
  9. The sense amplifier circuit of claim 7, further comprising:
    a transconductance compensation circuit coupled to a pull-up circuit and a pull-down  circuit, the pull-up circuit coupled to the voltage node and the pull-down circuit coupled to the ground node,
    wherein the transconductance compensation circuit comprises a temperature sensor sensing a temperature, and is configured to provide compensation currents to the pull-up circuit and the pull-down circuit, respectively, to compensate a change of a transconductance of the sense amplifier circuit due to a change of the temperature.
  10. The sense amplifier circuit of claim 6, wherein the first inverting amplifier comprises a first transistor and a second transistor, the second inverting amplifier comprises a third transistor and a fourth transistor,
    and wherein a second terminal of the first transistor and a first terminal of the second transistor are connected to the second node, a gate terminal of the first transistor and a gate terminal of the second transistor are connected to the first node, a second terminal of the third transistor and a first terminal of the fourth transistor are connected to the first node, a gate terminal of the third transistor and a gate terminal of the fourth transistor are connected to the second node, a first terminal of the first transistor and a first terminal of the third transistor are connected to the voltage node, and a second terminal of the second transistor and a second terminal of the fourth transistor are connected to the ground node.
  11. The sense amplifier circuit of claim 6, wherein the compensation circuit is configured to generate, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit.
  12. The sense amplifier circuit of claim 11, wherein generating a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit comprises:
    switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit;
    switching off the second switch circuit and the fourth switch circuit for a time of  compensation to generate the compensation voltage between the first bitline and the second bitline; and
    switching off the first switch circuit and the third switch circuit.
  13. A sense amplifier circuit, comprising:
    an amplification circuit, comprising:
    a first inverting amplifier connected to a first bitline; and
    a second inverting amplifier connected to a second bitline, wherein the amplification circuit is configured to amplify a voltage signal applied between the first bitline and the second bitline; and
    a compensation circuit coupled to the amplification circuit and configured to compensate an input-referred offset voltage of the amplification circuit, wherein the compensation circuit is configured to conduct a charging operation to charge at least one of the first bitline and the second bitline,
    and wherein, at the end of the charging operation, a voltage difference between near-ends of the first bitline and the second bitline is larger than the input-referred offset voltage of the amplification circuit.
  14. The sense amplifier circuit of claim 13, wherein, at the end of the charging operation, the voltage difference between the near-ends of the first bitline and the second bitline is 10%-40%larger than the input-referred offset voltage of the amplification circuit.
  15. Asense amplifier circuit, comprising:
    an amplification circuit, comprising:
    a first inverting amplifier connected to a first bitline; and
    a second inverting amplifier connected to a second bitline, wherein the amplification circuit is configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage; and
    a compensation circuit coupled to the first bitline, the second bitline, and the amplification circuit, and configured to compensate an input-referred offset voltage of the  amplification circuit during an offset compensation stage,
    wherein at least one of the first bitline and the second bitline is connected, through the compensation circuit, to one of the outputs of the first inverting amplifier and the second inverting amplifier during the signal amplification stage, and the at least one of the first bitline and the second bitline is connected to the other of the outputs of the first inverting amplifier and the second inverting amplifier during the offset compensation stage.
  16. Asense amplifier circuit, comprising:
    an amplification circuit, comprising:
    a first inverting amplifier connected to a first bitline; and
    a second inverting amplifier connected to a second bitline, wherein the amplification circuit is configured to amplify a voltage signal applied between the first bitline and the second bitline; and
    a compensation circuit coupled to the amplification circuit, and configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage, wherein a gain of the sense amplifier circuit is larger than one during the offset compensation stage.
  17. Asense amplifier circuit, comprising:
    an amplification circuit, comprising:
    a first inverting amplifier connected to a first bitline; and
    a second inverting amplifier connected to a second bitline, wherein the amplification circuit is configured to amplify a voltage signal applied between the first bitline and the second bitline during a signal amplification stage; and
    a compensation circuit coupled to the amplification circuit, and configured to compensate an input-referred offset voltage of the amplification circuit during an offset compensation stage, wherein the first inverting amplifier and the second inverting amplifier are cross-coupled during the offset compensation stage.
  18. The sense amplifier circuit of claim 17, wherein during the signal amplification stage,  an output of the first inverting amplifier is connected to the first bitline, and an output of the second inverting amplifier is connected to the second bitline, and wherein during the offset compensation stage, the output of the first inverting amplifier is connected to the second bitline, and the output of the second inverting amplifier is connected to the first bitline.
  19. Amemory device, comprising:
    a plurality of memory cells; and
    a plurality of sense amplifier circuits, wherein each of the plurality of sense amplifier circuits is the sense amplifier circuit of claim 1,
    wherein, for each of the plurality of sense amplifier circuits, each of the first bitline and the second bitline is connected to one of the plurality of memory cells.
  20. The memory device of claim 19, wherein in each of the plurality of sense amplifier circuits, conducting charge injections to at least one of the first bitline and the second bitline comprises:
    injecting a first charge generated by the first inverting amplifier to the second bitline; and/or
    injecting a second charge generated by the second inverting amplifier to the first bitline,
    wherein the first charge and/or the second charge generate a compensation voltage between the first bitline and the second bitline after a distribution of the first charge and/or the second charge on the bitlines settled, and the compensation voltage is substantially equal to the input-referred offset voltage of the amplification circuit.
  21. The memory device of claim 19, wherein in each of the plurality of sense amplifier circuits, the compensation circuit comprises:
    a first switch circuit;
    a second switch circuit;
    a third switch circuit; and
    a fourth switch circuit,
    wherein a first end of the first switch circuit is connected to a first end of the second  switch circuit at the first bitline, a first end of the third switch circuit is connected to a first end of the fourth switch circuit at the second bitline, a second end of the first switch circuit is connected to a second end of the fourth switch circuit at an output of the second inverting amplifier, a second end of the second switch circuit is connected to a second end of the third switch circuit at an output of the first inverting amplifier.
  22. The memory device of claim 21, wherein each of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit in each of the plurality of sense amplifier circuits comprises an N-type metal-oxide-semiconductor (NMOS) transistor, a P-type metal-oxide-semiconductor (PMOS) transistor, or a transmission gate.
  23. The memory device of claim 22, wherein in each of the plurality of sense amplifier circuits, a bias voltage is provided to at least one of the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit to control a conductive state of the corresponding switch circuit.
  24. The memory device of claim 22, wherein each of the memory cells is connected to a corresponding sense amplifier circuit through an adjustable resistor,
    and wherein the memory device further comprises:
    a dummy bitline coupled to at least one of the adjustable resistors and a resistance control circuit,
    wherein the resistance control circuit is configured to generate a resistance control signal, and the dummy bitline is configured to transmit the resistance control signal to the at least one of the adjustable resistors for controlling a resistance of the at least one of the adjustable resistors.
  25. The memory device of claim 24, wherein the memory device is connected with a reference resistor, and the resistance control signal is generated based on a measured resistance of the reference resistor.
  26. The memory device of claim 22, wherein each of the memory cells is connected to a corresponding sense amplifier circuit through an adjustable capacitor,
    and wherein the memory device further comprises:
    a dummy bitline coupled to at least one of the adjustable capacitors and a capacitance control circuit,
    wherein the capacitance control circuit is configured to generate a capacitance control signal, wherein the dummy bitline is configured to transmit the capacitance control signal to the at least one of the adjustable capacitors for controlling a capacitance of the at least one of the adjustable capacitors.
  27. An input-referred offset voltage compensation method, applicable to the sense amplifier circuit of claim 6, the method comprising:
    generating, by operating the first, the second, the third, and the fourth switch circuits, a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit.
  28. The method of claim 27, wherein generating a compensation voltage between the first bitline and the second bitline to compensate the input-referred offset voltage of the amplification circuit comprises:
    switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit;
    determining a time of compensation;
    switching off the second switch circuit and the fourth switch circuit for the time of compensation to generate the compensation voltage between the first bitline and the second bitline; and
    switching off the first switch circuit and the third switch circuit.
  29. The method of claim 28, wherein a voltage difference between near-ends of the first bitline and the second bitline is larger than the input-referred offset voltage of the amplification circuit at the end of the time of compensation.
  30. The method of claim 29, wherein the voltage difference between the near-ends of the first bitline and the second bitline is 10%-40%larger than the input-referred offset voltage of the amplification circuit at the end of the time of compensation.
  31. The method of claim 28, wherein a gain of the sense amplifier circuit is larger than one during the time of compensation.
  32. The method of claim 28, wherein switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit comprises:
    switching on the first switch circuit, the second switch circuit, the third switch circuit, and the fourth switch circuit to cause voltages on the first bitline, the second bitline, the output of the first inverting amplifier and the output of the second inverting amplifier converge to one voltage level.
  33. The method of claim 27, further comprising: after generating the compensation voltage between the first bitline and the second bitline,
    providing an input signal between the first bitline and the second bitline;
    providing a pull-up voltage to the voltage node;
    providing a pull-down voltage to the ground node; and
    switching on the second switch circuit and the fourth switch circuit to amplify the input signal, while the first switch circuit and the third switch circuit remain off.
  34. The method of claim 33, further comprising: after switching on the second switch circuit and the fourth switch circuit to amplify the input signal,
    disconnecting, by operating the second switch circuit and the fourth switch circuit, the sense amplifier circuit from the first bitline and the second bitline;
    keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and
    reconnecting, by operating the second switch circuit and the fourth switch circuit, the sense amplifier circuit with the first bitline and the second bitline.
  35. The method of claim 34, wherein reconnecting the sense amplifier circuit with the first bitline and the second bitline comprises:
    reconnecting, by setting each of the second switch circuit and the fourth switch circuit at a partial conductive status, the sense amplifier circuit with the first bitline and the second bitline.
  36. The method of claim 33, further comprising:
    conducting a calibration process, comprising:
    selecting one or more candidate pull-up circuits from a plurality of candidate pull-up circuits to couple to a voltage node of a duplicated inverting amplifier, and selecting one or more candidate pull-down circuits from a plurality of candidate pull-down circuits to couple to a ground node of the duplicated inverting amplifier, to cause an output voltage of the duplicated inverting amplifier to approach a calibration voltage;
    adjusting a candidate pull-up voltage provided to the selected one or more candidate pull-up circuits, and adjusting a candidate pull-down voltage provided to the one or more selected candidate pull-down circuits to cause the output voltage to further approach the calibration voltage; and
    storing the adjusted candidate pull-up voltage and the adjusted candidate pull-down voltage in a register.
  37. The method of claim 36, wherein the duplicated inverting amplifier is a duplication circuit of the first inverting amplifier or the second inverting amplifier.
  38. The method of claim 36, wherein conducting a calibration process comprises:
    conducting the calibration process repeatedly at a fixed time interval.
  39. The method of claim 38, wherein the fixed time interval is 100 ms.
  40. The method of claim 36, wherein providing a pull-up voltage to the voltage node comprises:
    coupling the selected one or more candidate pull-up circuits to the voltage node; and
    providing the adjusted candidate pull-up voltage through the selected one or more candidate pull-up circuits to the voltage node,
    and wherein providing the pull-down voltage to the ground node comprises:
    coupling the selected one or more candidate pull-down circuits to the ground node; and 
    providing the adjusted candidate pull-down voltage through the selected one or more candidate pull-down circuits to the ground node.
  41. An input-referred offset voltage compensation method, applicable to an amplifier circuit, the method comprising:
    connecting, through a control circuit coupled to the amplifier circuit, a first node of the amplifier circuit with a second node of the amplifier circuit to cause voltages on the first node and the second node to converge;
    separating, through the control circuit, the first node from the second node;
    determining a time of compensation;
    powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal, wherein the first signal is generated at the first node, and the second signal is generated at the second node; and
    routing, through the control circuit, the first signal to the second node, and the second signal to the first node to compensate an input-referred offset voltage of the amplifier circuit.
  42. The method of claim 41, wherein determining the time of compensation comprises:
    determining, based on a transconductance of the amplifier circuit, a bitline resistance, and a bitline parasitic capacitance of the amplifier circuit, the time of compensation.
  43. The method of claim 41, wherein determining the time of compensation comprises:
    establishing a lookup table for the time of compensation, wherein the lookup table includes a plurality of compensation durations each corresponding to one specific condition;
    determining a current condition; and
    determining the time of compensation by finding the compensation duration in the  lookup table corresponding to the current condition.
  44. The method of claim 41, wherein powering on the amplifier circuit for the time of compensation to generate a first signal and a second signal comprises:
    powering on the amplifier circuit by providing a pull-up voltage and a pull-down voltage to the amplifier circuit,
    and wherein the method further comprises:
    conducting a calibration process to determine the pull-up voltage and the pull-down voltage.
  45. The method of claim 41, further comprising;
    receiving an input signal pair for amplification on the first node and the second node, respectively, wherein the input signal pair is superimposed with the second signal on the first node and the first signal on the second node, respectively.
  46. A method to operate a sense amplifier circuit, wherein the sense amplifier circuit is connected to a first bitline through a first bitline switch circuit, and connected to a second bitline through a second bitline switch circuit, and the sense amplifier circuit is configured to amplify a voltage signal applied between the first bitline and the second bitline, the method comprising: 
    while the sense amplifier circuit amplifying the voltage signal, disconnecting, by operating the first bitline switch circuit and the second bitline switch circuit, the sense amplifier circuit from the first bitline and the second bitline;
    keeping the sense amplifier circuit disconnected from the first bitline and the second bitline for a predetermined period of time; and
    reconnecting, by operating the first bitline switch circuit and the second bitline switch circuit, the sense amplifier circuit with the first bitline and the second bitline.
  47. The method of claim 46, wherein reconnecting the sense amplifier circuit with the first bitline and the second bitline comprises:
    reconnecting, by setting each of the first bitline switch circuit and the second bitline  switch circuit at a partial conductive status, the sense amplifier circuit with the first bitline and the second bitline.
  48. A memory device operation method, applicable to a memory device, the method comprising:
    conducing the method of claim 41 on a plurality of amplifier circuits arranged on a first side of a wordline of the memory device; and
    conducting the method of claim 41 on a plurality of amplifier circuits arranged on a second side of the wordline of the memory device opposing the first side.
  49. An input-referred offset voltage compensation method, applicable to an amplification circuit having a first sub-circuit and a second sub-circuit, and having an input-referred offset voltage, the method comprising:
    generating, in response to a voltage signal, a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit, wherein a difference between the first signal and the second signal reflects the input-referred offset voltage in the circuit; and
    connecting, by a compensation circuit coupled to the amplification circuit, the first signal to the second I/O, and the second signal to the first I/O to compensate the input-referred offset voltage.
  50. The method of claim 49, wherein the compensation circuit comprises:
    a first switch circuit;
    a second switch circuit;
    a third switch circuit; and
    a fourth switch circuit,
    wherein a first end of the first switch circuit is connected to a first end of the second switch circuit at the first I/O, a first end of the third switch circuit is connected to a first end of the fourth switch circuit at the second I/O, a second end of the first switch circuit is connected to a second end of the fourth switch at an output of the second sub-circuit, and a second end of  the second switch circuit is connected to a second end of the third switch circuit at an output of the first sub-circuit,
    and wherein generating a first signal by the first sub-circuit on a first I/O of the amplification circuit, and a second signal by the second sub-circuit on a second I/O of the amplification circuit comprises:
    generating, by operating the first, the second, the third, and the fourth switch circuits, the first signal by the first sub-circuit on the first I/O and the second signal by the second sub-circuit on the second I/O.
PCT/CN2020/074385 2020-02-06 2020-02-06 Sense amplifier circuit, memory device, and operation method thereof WO2021155521A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
CN202080081376.3A CN114730586A (en) 2020-02-06 2020-02-06 Sense amplifier circuit, memory and operating method thereof
EP20917463.0A EP4042422A4 (en) 2020-02-06 2020-02-06 Sense amplifier circuit, memory device, and operation method thereof
PCT/CN2020/074385 WO2021155521A1 (en) 2020-02-06 2020-02-06 Sense amplifier circuit, memory device, and operation method thereof
US17/741,722 US20220270653A1 (en) 2020-02-06 2022-05-11 Sense amplifier circuit, memory device, and operation method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2020/074385 WO2021155521A1 (en) 2020-02-06 2020-02-06 Sense amplifier circuit, memory device, and operation method thereof

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/741,722 Continuation US20220270653A1 (en) 2020-02-06 2022-05-11 Sense amplifier circuit, memory device, and operation method thereof

Publications (1)

Publication Number Publication Date
WO2021155521A1 true WO2021155521A1 (en) 2021-08-12

Family

ID=77199717

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2020/074385 WO2021155521A1 (en) 2020-02-06 2020-02-06 Sense amplifier circuit, memory device, and operation method thereof

Country Status (4)

Country Link
US (1) US20220270653A1 (en)
EP (1) EP4042422A4 (en)
CN (1) CN114730586A (en)
WO (1) WO2021155521A1 (en)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11887655B2 (en) 2020-08-13 2024-01-30 Anhui University Sense amplifier, memory, and method for controlling sense amplifier by configuring structures using switches
US11929111B2 (en) * 2020-09-01 2024-03-12 Anhui University Sense amplifier, memory and method for controlling sense amplifier
US11862285B2 (en) 2020-09-01 2024-01-02 Anhui University Sense amplifier, memory and control method of sense amplifier
CN116417026A (en) * 2021-12-31 2023-07-11 长鑫存储技术有限公司 Control amplifying circuit, sense amplifier and semiconductor memory
CN116434794B (en) * 2023-04-18 2023-09-29 安徽大学 Self-adaptive turn-off SRAM sensitive amplifier circuit and module based on lower cross coupling
CN116580730B (en) * 2023-07-12 2023-12-01 长鑫存储技术有限公司 Data transmission circuit and memory
CN117711458A (en) * 2024-02-06 2024-03-15 浙江力积存储科技有限公司 Semiconductor memory device, method for reducing write recovery time of semiconductor memory device, and memory array

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1909108A (en) * 2005-08-01 2007-02-07 旺宏电子股份有限公司 Sense amplifier with input offset compensation
CN101937701A (en) * 2009-06-30 2011-01-05 海力士半导体有限公司 Sense amplifier and semiconductor integrated circuit using the same
CN102446537A (en) * 2010-10-13 2012-05-09 台湾积体电路制造股份有限公司 Offset compensation for sense amplifiers
US8339159B2 (en) 2008-08-13 2012-12-25 Hynix Semiconductor Inc. Input buffer circuit of semiconductor apparatus
US20150036444A1 (en) 2013-08-01 2015-02-05 Samsung Electronics Co., Ltd. Sensor amplifier, memory device comprising same, and related method of operation
US20160093350A1 (en) * 2014-09-27 2016-03-31 Qualcomm Incorporated Latch offset cancelation sense amplifier
US20170069368A1 (en) 2015-09-09 2017-03-09 Samsung Electronics Co., Ltd. Memory device with switchable sense amplifier
CN107995991A (en) * 2015-04-09 2018-05-04 高通股份有限公司 Systems, devices and methods for sensing amplifier
US10074408B2 (en) 2016-08-24 2018-09-11 Samsung Electronics Co., Ltd. Bit line sense amplifier

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011071836A1 (en) * 2009-12-10 2011-06-16 Marvell World Trade Ltd Circuits and methods for calibrating offset in an amplifier

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1909108A (en) * 2005-08-01 2007-02-07 旺宏电子股份有限公司 Sense amplifier with input offset compensation
US8339159B2 (en) 2008-08-13 2012-12-25 Hynix Semiconductor Inc. Input buffer circuit of semiconductor apparatus
CN101937701A (en) * 2009-06-30 2011-01-05 海力士半导体有限公司 Sense amplifier and semiconductor integrated circuit using the same
CN102446537A (en) * 2010-10-13 2012-05-09 台湾积体电路制造股份有限公司 Offset compensation for sense amplifiers
US20150036444A1 (en) 2013-08-01 2015-02-05 Samsung Electronics Co., Ltd. Sensor amplifier, memory device comprising same, and related method of operation
US20160093350A1 (en) * 2014-09-27 2016-03-31 Qualcomm Incorporated Latch offset cancelation sense amplifier
CN107995991A (en) * 2015-04-09 2018-05-04 高通股份有限公司 Systems, devices and methods for sensing amplifier
US20170069368A1 (en) 2015-09-09 2017-03-09 Samsung Electronics Co., Ltd. Memory device with switchable sense amplifier
US10074408B2 (en) 2016-08-24 2018-09-11 Samsung Electronics Co., Ltd. Bit line sense amplifier

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP4042422A4

Also Published As

Publication number Publication date
EP4042422A4 (en) 2022-11-02
CN114730586A (en) 2022-07-08
US20220270653A1 (en) 2022-08-25
EP4042422A1 (en) 2022-08-17

Similar Documents

Publication Publication Date Title
WO2021155521A1 (en) Sense amplifier circuit, memory device, and operation method thereof
US9620207B2 (en) Reference voltage generators and sensing circuits
KR101196167B1 (en) Mram sense amplifier having a precharge circuit and method for sensing
EP1787301B1 (en) Current sense amplifier
US11902455B2 (en) Method and apparatus for noise injection for PUF generator characterization
US6608789B2 (en) Hysteresis reduced sense amplifier and method of operation
US5132932A (en) Dynamic random access memory having a plurality of rated voltages as operation supply voltage and operating method thereof
KR100558571B1 (en) Current sense amplifier circuit in semiconductor memory device
WO2022021776A1 (en) Sense amplifier, memory, and control method of sense amplifier
US7535782B2 (en) Sense amplifier circuit and method for a DRAM
US6304505B1 (en) Differential correlated double sampling DRAM sense amplifier
US5491435A (en) Data sensing circuit with additional capacitors for eliminating parasitic capacitance difference between sensing control nodes of sense amplifier
TWI753792B (en) Sense amplifier and operating moethod for non-volatile memory
US11862284B2 (en) Sense amplifier, memory and data readout method
US20110188325A1 (en) Semiconductor device and data processing system
US20230388135A1 (en) Method and apparatus for logic cell-based puf generators
US6584026B2 (en) Semiconductor integrated circuit capable of adjusting input offset voltage
US20090251975A1 (en) Circuit and Method for a Sense Amplifier with Instantaneous Pull Up/Pull Down Sensing
JPH0632219B2 (en) Memory circuit
WO2022021773A1 (en) Sense amplifier, memory, and method for controlling sense amplifier
US20030057520A1 (en) Sense amplifier
CN115762607A (en) Three-dimensional phase change memory writing circuit with temperature compensation function and writing operation method
JPS61134993A (en) Sense amplifier
US6151261A (en) Current detection type sense amplifier
US7057420B2 (en) Semiconductor device having sense amplifier driver with capacitor affected by off current

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 20917463

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2020917463

Country of ref document: EP

Effective date: 20220512

NENP Non-entry into the national phase

Ref country code: DE