WO2020123682A1 - High voltage semiconductor devices having improved electric field suppression - Google Patents

High voltage semiconductor devices having improved electric field suppression Download PDF

Info

Publication number
WO2020123682A1
WO2020123682A1 PCT/US2019/065767 US2019065767W WO2020123682A1 WO 2020123682 A1 WO2020123682 A1 WO 2020123682A1 US 2019065767 W US2019065767 W US 2019065767W WO 2020123682 A1 WO2020123682 A1 WO 2020123682A1
Authority
WO
WIPO (PCT)
Prior art keywords
semiconductor device
suppression layer
field
layer
field suppression
Prior art date
Application number
PCT/US2019/065767
Other languages
French (fr)
Inventor
Stephen Daley Arthur
Liangchun YU
Nancy Cecelia Stoffel
David Richard Esler
Christopher James Kapusta
Original Assignee
General Electric Company
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Company filed Critical General Electric Company
Priority to CN201980088826.9A priority Critical patent/CN113287192A/en
Priority to KR1020217021750A priority patent/KR20210092835A/en
Priority to JP2021533644A priority patent/JP7241879B2/en
Priority to EP19897345.5A priority patent/EP3895208A4/en
Publication of WO2020123682A1 publication Critical patent/WO2020123682A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/1608Silicon carbide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/8213Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using SiC technology
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/60Protection against electrostatic charges or discharges, e.g. Faraday shields
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02163Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
    • H01L2224/02165Reinforcing structures
    • H01L2224/02166Collar structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • H01L2224/05572Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/36Structure, shape, material or disposition of the strap connectors prior to the connecting process
    • H01L2224/37Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
    • H01L2224/37001Core members of the connector
    • H01L2224/37099Material
    • H01L2224/371Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/37117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/37124Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/36Structure, shape, material or disposition of the strap connectors prior to the connecting process
    • H01L2224/37Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
    • H01L2224/37001Core members of the connector
    • H01L2224/37099Material
    • H01L2224/371Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/37138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/37144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/36Structure, shape, material or disposition of the strap connectors prior to the connecting process
    • H01L2224/37Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
    • H01L2224/37001Core members of the connector
    • H01L2224/37099Material
    • H01L2224/371Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/37138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/37147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45014Ribbon connectors, e.g. rectangular cross-section
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45147Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49175Parallel arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/84Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
    • H01L2224/848Bonding techniques
    • H01L2224/84801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L24/36Structure, shape, material or disposition of the strap connectors prior to the connecting process
    • H01L24/37Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L24/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L24/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L24/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L24/41Structure, shape, material or disposition of the strap connectors after the connecting process of a plurality of strap connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/84Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/0619Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
    • H01L29/0623Buried supplementary region, e.g. buried guard ring
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1027IV
    • H01L2924/10272Silicon Carbide [SiC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1203Rectifying Diode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1301Thyristor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13062Junction field-effect transistor [JFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]

Definitions

  • the subject matter disclosed herein relates to semiconductor devices, and more particularly, to semiconductor devices having improved electric field suppression.
  • Power electronic systems such as power conversion systems
  • Many power electronics systems utilize various semiconductor devices and components, such as thyristors, diodes, and various types of transistors (e.g., metal-oxide-semiconductor field-effect transistors (MOSFETs), junction gate field-effect transistor (JFETs), insulated gate bipolar transistors (IGBTs), and other suitable transistors, in this power conversion process.
  • MOSFETs metal-oxide-semiconductor field-effect transistors
  • JFETs junction gate field-effect transistor
  • IGBTs insulated gate bipolar transistors
  • Various semiconductor devices may be included in power electronic systems to control the flow of current in a circuit.
  • a semiconductor device such as transistor (e.g., a metal-oxide-semiconductor field-effect transistor (MOSFET) or Insulated Gate Bipolar Transistors (IGBTs)) may be utilized.
  • transistor e.g., a metal-oxide-semiconductor field-effect transistor (MOSFET) or Insulated Gate Bipolar Transistors (IGBTs)
  • MOSFET metal-oxide-semiconductor field-effect transistor
  • IGBTs Insulated Gate Bipolar Transistors
  • SiC MOSFET silcon carbide metal-oxide-semiconductor field-effect transistor
  • SiC as the material for high voltage power devices presents challenges during fabrication and high voltage testing in both wafer-form and die- form in power modules.
  • the high voltage termination region is typically covered with materials of low dielectric strength, such as air when the device is in wafer form, and silicone gel when the device in module form.
  • materials of low dielectric strength such as air when the device is in wafer form, and silicone gel when the device in module form.
  • electric fields extend out of the semiconductor substrate and through the insulating layers that are fabricated as the passivation layers over the termination region. The electric field strengths can exceed the capabilities of the materials over the passivation, posing reliability risks or dielectric failure (arcing).
  • Embodiments described herein may address one or more of the challenges set forth above.
  • a semiconductor device in one embodiment, includes an electric field (E-field) suppression layer formed over a termination region.
  • the E-field suppression layer is patterned with openings over metal contact areas.
  • the E-field suppression layer has a thickness such that an electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
  • semiconductor device including a metal-oxide- semiconductor field-effect transistor (MOSFET) element.
  • the semiconductor device also includes one or more isolation layers formed over a surface of the MOSFET element.
  • the semiconductor device includes a patterned electric field (E-field) suppression layer formed over the one or more isolation layers, wherein the E-field suppression layer is configured to suppress an electrical field strength produced by the MOSFET element such that the electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
  • E-field electric field
  • a semiconductor device in a further embodiment, includes a silicon carbide (SiC) substrate, a termination region formed on the SiC substrate and metal contact areas formed on the SiC substrate.
  • the semiconductor device also includes an electric field (E-field) suppression layer formed over the termination region, wherein the E-field suppression layer is patterned with openings over metal contact areas, and wherein the E-field suppression layer comprises a thickness such that an electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
  • FIG. 1 is a block diagram of a power electronics system including a semiconductor device, in accordance with an embodiment of the present disclosure
  • FIG. 2 is a cross-sectional view of the termination region of a silicon carbide (SiC) semiconductor device that may be utilized in a power electronics system
  • FIG. 3 is a cross-sectional view of the termination region of a silicon carbide (SiC) semiconductor device that may be utilized in a power electronics system, in accordance with an embodiment of the present disclosure
  • FIG. 4 illustrates modeling results of electric field strength above the surface of the SiC semiconductor device of FIG. 3, through various materials and temperatures;
  • FIG. 5 illustrates a wafer fabricated with an E-field suppression layer, in accordance with an embodiment of the present invention
  • FIGS. 6A and 6B illustrate top and side views, respectively, of a portion of a SiC semiconductor device, fabricated in accordance with an embodiment of the present invention
  • FIGS. 7A and 7B illustrate top and side views, respectively, of a portion of a SiC semiconductor device, fabricated in accordance with another embodiment of the present invention.
  • FIGS. 8A and 8B illustrate top and side views, respectively, of a portion of a SiC semiconductor device, fabricated in accordance with another embodiment of the present invention.
  • the term“layer” refers to a material disposed on at least a portion of an underlying surface in a continuous or discontinuous manner. Further, the term “layer” does not necessarily mean a uniform thickness of the disposed material, and the disposed material may have a uniform or a variable thickness unless otherwise specified. Furthermore, the term“a layer” as used herein refers to a single layer or a plurality of layers, unless the context clearly dictates otherwise. Further, as used herein, the phrases “disposed on,”“sputtered on,” or“deposited on” refer to layers disposed directly in contact with each other or indirectly by having intervening layers there between, unless otherwise specifically indicated.
  • the term“adjacent” as used herein means that the two layers are disposed contiguously and are in direct contact with each other.
  • the term“on” describes the relative position of the layers/regions to each other and does not necessarily mean“on top of’ since the relative position above or below depends upon the orientation of the device to the viewer.
  • the use of“top,”“bottom,”“above,”“below,” “upper”, and variations of these terms is made for convenience, and does not require any particular orientation of the components unless otherwise stated.
  • the terms“lower,”“middle,” or“bottom” refer to a feature that is relatively nearer the substrate layer, while the terms“top” or“upper” refer to the particular feature that is relatively the farthest from the substrate layer.
  • MOSFET metal-oxide-semiconductor field-effect transistor
  • JFET junction field-effect transistor
  • IGBT insulated gate bipolar transistor
  • the present embodiments may also provide benefits to semiconductor devices that employ other substrate materials, such as silicon (Si), silicon carbide (SiC), germanium (Ge), aluminum nitride (AIN), gallium nitride (GaN), gallium arsenide (GaAs), diamond (C), for example.
  • substrate materials such as silicon (Si), silicon carbide (SiC), germanium (Ge), aluminum nitride (AIN), gallium nitride (GaN), gallium arsenide (GaAs), diamond (C), for example.
  • Present embodiments provide for semiconductor devices, such as SiC MOSFET devices, having certain regions, such as termination regions, covered with a robust, compliant, thick dielectric, electric field (E-field) suppression layer that is compatible with commercial fabrication and is sufficient to reduce the fringing field strengths below that needed for reliable module use (where the device is encapsulated in silicone gel) or below the dielectric strength of air to avoid arcing when probed in wafer form or in die form, even at rated temperatures.
  • E-field electric field
  • an E-field suppression layer may be patterned and disposed over the device termination region to avoid any arcing under high voltage testing, such as reversed bias at full voltage, and rated high temperatures.
  • the E-field suppression layer is a dielectric polyimide which may be provided and patterned in roll or sheet form. Metal contact areas on the upper surface of the SiC MOSFET remain exposed through the patterned thick E-field suppression layer for wire bonding or other contact schemes.
  • the E-field suppression layer can be singulated with the die during wafer sawing and remain part of the unpackaged die for discrete packaging or use in power modules where the E-field suppression layer provides protection from reliability failures associated with high electric fields.
  • the E-field suppression layer has a thickness sufficient to suppress or contain electric field arcing that may occur above the surface of the SiC MOSFET during high voltage testing.
  • the disclosed embodiments mitigate failures that may be associated with defects that may only be detectable via visual inspection, but where visual inspection during device fabrication is difficult or not possible. For instance, at certain points during manufacture of the semiconductor device there may be no ability to visually inspect for quality defects in or through the clear gel or assembly utilized to manufacture the device. Such visual inspection would typically be desirable to locate debris due to soldering or welding operations associated with fabrication of the semiconductor device (e.g., SiC MOSFET) or to identify other undesirable particles that may impact device operation or reliability. The inability to perform a visual inspection at certain points may be due to a lack of visual capability (no line of sight) to see die in assembly or because there may be no non-destructive test methods to inspect through the surrounding material (e.g., gel).
  • the surrounding material e.g., gel
  • the presently described semiconductor device having a thick E-field suppression layer over the termination region will mitigate failures that may have been associated with air bubbles or particles in previous designs, thereby eliminating the need for visual inspection that may have been beneficial in previous designs, to prevent device failure.
  • the present embodiments provide for a die-level full voltage rating which provides a higher quality and reliable part. Further in module construction the E-field in the gel can stay below the materials rated dielectric strength ratings avoiding reliability concerns that may be associated with particles and air bubbles.
  • POL Power Overlay
  • the device may be advantageously employed for bonding to SiC MOSFETs.
  • the device As the current density of the device rises, the device’s total current may be limited by the ampacity of the wire connection to the source bond (e.g. limited cross sectional area). This is especially true for smaller die with relatively large areas of the die used for termination.
  • the E-field suppression layer formed over the termination region may be utilized as a POL dielectric layer in conjunction with a POL metallization layer to form a POL structure that redistributes the bonding area to be larger than the original pad size.
  • the disclosed POL structure, incorporating the E-field suppression layer disposed over the termination region can also provide a re-metallization to be compatible with various metal types and various bonding techniques.
  • the die termination region of the semiconductor device typically produces the highest field in the design
  • implementation of the E-field suppression layer at the termination region may lessen the electrical requirements in subsequent device encapsulation, broadening the material properties allowed. This may allow for higher voltage die to be integrated with lower voltage module design features.
  • the E-field suppression layer provides stress buffering that might have otherwise damaged the device had such a layer not been provided, which may allow for the use of rigid encapsulation materials providing for larger volume device sizes or more intricate 3D module shapes.
  • FIG. 1 illustrates a block diagram of an embodiment of a power electronics system 10 (e.g., a power conversion system, a switching system, etc.).
  • the power electronics system 10 may include a power source 12, an electrical load 14, at least one semiconductor device 16 (e.g., a switching device), and a controller 18 (e.g., an electronic control unit).
  • the power source 12 may include an alternating current (AC) power source or a direct current (DC) power source.
  • the power source 12 may include a power grid, an electrical generator, a battery, or the like.
  • the power source 12 may be electrically connected to the semiconductor device 16 and may supply electrical current (e.g., AC current or DC current) to the semiconductor device 16.
  • the at least one semiconductor device 16 may be electrically connected to the electrical load 14 and may supply electrical current (e.g., AC current or DC current) to the electrical load 14.
  • the electrical load 14 may include a DC load or an AC load.
  • the electrical load 14 may be configured to store the electrical power and/or to use the electrical power to perform an operation.
  • the electrical load 14 may include a battery, a computer, an electric motor, or the like.
  • the semiconductor device 16 may be communicatively coupled to the controller 18 via one or more wired and/or wireless connections.
  • the controller 18 may include one or more processors and one or more memory devices (e.g., tangible, non-transitory, computer-readable media) storing instructions executable by the one or more processors.
  • the controller 18 may include logic arrays and/or control circuitry.
  • the controller 18 may be configured to switch the semiconductor device 16 between a conducting state (e.g., an on state) and a non-conducting state (e.g., an off state). Further, the semiconductor device 16 may be configured to control the flow of electrical current from the power source 12 to the electrical load 14.
  • the semiconductor device 16 may allow or enable current to flow from the power source 12 to the electrical load 14 when the semiconductor device 16 is in the conducting state. Additionally, the semiconductor device 16 may block the flow of current from the power source to the electrical load 14 when the semiconductor device 16 is in the non-conducting state.
  • the semiconductor device 16 comprises a silicon carbide metal oxide semiconductor field effect transistor (SiC MOSFET) fabricated to include a thick dielectric layer patterned over the termination regions, as summarized above and described in further detail below.
  • the controller 18 may be configured to control the semiconductor device 16 to convert AC current from the power source 12 into DC current.
  • FIG. 2 is a cross-sectional view of an embodiment of a portion of a semiconductor device 16 that may be used in the power electronics system 10 of FIG. 1.
  • the semiconductor device 16 illustrated in FIG. 2 is a portion of a planar n- channel silicon carbide metal oxide semiconductor field effect transistor (SiC MOSFET), hereinafter referred to as the SiC MOSFET device 20.
  • SiC MOSFET silicon carbide metal oxide semiconductor field effect transistor
  • the termination region of the SiC MOSFET device 20 may exhibit high electrical field, particularly under certain operating conditions, discussed in detail below.
  • the illustrated SiC MOSFET device 20 is described in conjunction with experimental data and simulation results provided to demonstrate certain reliability issues that have been identified and which may be associated with testing SiC MOSFET devices in wafer form and die form.
  • only the termination region of the SiC MOSFET device 20 has been illustrated to more clearly describe the experimental/modeling data and the challenges that may be associated with testing SiC MOSFET devices (and other high voltage devices) over the full voltage and temperature ratings.
  • the illustrated SiC MOSFET device 20 of FIG. 2 includes a semiconductor substrate layer 22, a semiconductor drift layer 24, a blocking junction 26 and a junction termination region 28.
  • the semiconductor substrate layer 22 and the semiconductor drift layer 24 may comprise silicon carbide (SiC).
  • the semiconductor drift layer 24 may be of a first conductivity type (e.g., an n-type drift layer) and may interface directly with (i.e., disposed in direct contact with) the underlying SiC substrate layer 22.
  • the semiconductor substrate layer 22 may have the first conductivity type and may be more heavily doped than the semiconductor drift layer 24 (e.g., an n+ substrate layer).
  • the blocking junction 26 may be formed in or on an upper portion of the semiconductor drift layer 24 and may be heavily doped with a second conductivity type (e.g., a p+ blocking junction) to provide a PN junction at the interface with the n-type portion of the semiconductor drift layer 24.
  • the junction termination (JTE) region 28 is provided as a termination of the PN junction between the blocking junction 26 and the semiconductor drift layer 24.
  • the JTE region 28 is a region having a graded doping profile relative to the proximity with the blocking junction 26. That is, the JTE region 28 may be doped most heavily with the second conductivity type (e.g., p+) at the interface with the blocking junction 26.
  • the JTE region 28 As the JTE region 28 extends laterally further from the interface with the blocking junction 26, the JTE region 28 gradually becomes less heavily doped. This graduated doping from heavy to light across the JTE region 28 creates a graded distribution of charge and spreads the electric field across the region.
  • the JTE region 28 described herein provides an illustrative example of a junction termination, and more specifically, the JTE region 28 described herein depicts an illustrative example of a graded zone JTE.
  • implanted regions having the second conductivity type e.g., p-type
  • implanted regions having the second conductivity type may additionally or alternatively be implemented to have one or more properties corresponding to another termination and/or junction termination structure.
  • implanted regions may be implemented as a single zone JTE, which may include a single implanted region in contact with an intermediate well region, and/or as a multiple zone JTE, which may include two or more connected implanted regions.
  • the two or more connected implanted regions may have the same or different properties, and at least one of the two or more connected implanted regions may contact the intermediate well region.
  • the implanted regions may be implemented to form a multiple floating zone JTE.
  • a first implanted region may contact the intermediate well region, while a set of additional implanted regions, such as floating regions, having different spacing and/or widths may be implanted disconnected from the first implanted region and from one another.
  • the implanted regions e.g., floating regions
  • FFR floating field ring
  • the floating regions may be implanted disconnected from one another and disconnected from the intermediate well region.
  • the implanted regions may be implemented to form a space modulated JTE, which may include a first implanted region in contact with the intermediate well region and disconnected from a set of additional implanted regions implanted to form a FFR.
  • a space modulated JTE which may include a first implanted region in contact with the intermediate well region and disconnected from a set of additional implanted regions implanted to form a FFR.
  • the terms“semiconductor elements,”“transistor elements,” “active elements,”“active device elements,”“MOSFET elements,” or the like refer to the layers and materials that make up the portions of the device that are formed on, in, above or around the semiconductor materials. These terms do not include any dielectric materials disposed over the surface of the device.
  • the semiconductor elements (transistor elements, active elements, active device elements) of the SiC MOSFET device 20 include a semiconductor substrate layer 22, a semiconductor drift layer 24, a blocking junction 26 and a junction termination region 28.
  • the term is not inclusive of the overlying dielectric or insulative isolation materials further described below.
  • the SiC MOSFET device 20 may also be coated with a number of dielectric films and insulation layers to provide physical and electrical isolation of the underlying device.
  • the SiC MOSFET device 20 may include a passivation layer 30 and a dielectric layer 32.
  • the SiC MOSFET device 20 may be tested in a post-fabrication material or environment 34. That is, element 34 is used herein to designate the testing environment when the SiC MOSFET 20 is still in wafer or die form.
  • the passivation layer 30 may include one or more thin layers of insulation material, such as oxides and nitrides, that are used to form passivation layers during typical wafer processing.
  • the thin layer or layers that form the passivation layer 30 may be deposited by standard deposition techniques to form a passivation layer 30 having a thickness in the range of approximately 1-10 microns (pm), for instance.
  • the passivation layer 30 has a thickness of approximately 1.8 pm.
  • TABLE 1 provides a list of glassy films having various film types, dielectric properties and possible thicknesses under standard processing, that may be used alone or in combination with one another (or like-materials) to form the passivation layer 30.
  • the thickness of the materials in the passivation layer 30 is generally limited to less than 10 pm using standard deposition techniques.
  • the passivation layer 30 provides some electrical isolation of the termination region of the SiC MOSFET device 20. However, this electrical isolation may be insufficient to fully isolate the active materials during high voltage operations, as described below.
  • a dielectric layer 32 may be formed over the passivation layer 30.
  • polyimides or similar materials
  • TABLE 2 provides a list of various polyimides that may be considered for on-wafer termination region coverage and that may be deposited by standard techniques used in wafer processing.
  • the thickness of the materials in the dielectric layer 32 is generally limited to less than 15 pm using standard deposition techniques. While the dielectric layer 32 may provide further isolation of the termination region of the SiC MOSFET device 20, this layer, in combination with the passivation layer 30, may not be sufficient to fully isolate the device during high voltage operation.
  • the SiC MOSFET device 20 When the SiC MOSFET device 20 has been fabricated but is still in wafer form, the device may be electrically probed at the termination region for reliability and functional testing. That is, it is beneficial to test the SiC MOSFET devices 20 in wafer form before the die are singulated and packaged to identify known good die. The sooner that defects are identified, the less time and material may be wasted by further processing devices that will eventually be scrapped. By testing the SiC MOSFET device 20 in wafer form (and again in die form, before further packaging), known good die can be identified early. Thus, when the SiC MOSFET device 20 is in wafer form, it is typically probed in a post fabrication material (environment) 34, such as air or gel.
  • a post fabrication material (environment) 34 such as air or gel.
  • the SiC MOSFET device 20 should be tested over a full range of possible operating temperatures and electrical limits for which the SiC MOSFET device 20 is rated to perform.
  • the electrical probing of the SiC MOSFET device 20 in wafer form may present problems at full power ratings and temperature, based on the high E-fields produced at the terminal regions at high voltages.
  • the post-fabrication material 34 may include one of the materials provided in TABLE 3.
  • the dielectric strength of dry air is the lowest of the post-fabrication materials or test environments 34 at standard temperature and pressure (STP).
  • STP standard temperature and pressure
  • the SiC MOSFET device 20 should be able to be tested to its highest rated voltage operation in dry air, while keeping the E-field strength measurable at a surface of the SiC MOSFET device 20 to a level at or below 3.0E4 V/cm.
  • Test results of the various embodiments of the SiC MOSFET device 20 described above having a glassy film passivation layer 30 having a thickness of less than 10 pm and a polyimide dielectric layer 32 having a thickness of less than 15 pm, have demonstrated that the illustrated design of FIG.
  • the described passivation layer 30 in combination with the dielectric layer 32 do not provide the necessary protection to avoid arcing during testing in wafer or die form, without special test equipment, at high temperature rating limits of the MOSFET device 20 (e.g., 175°C - 200°C) and high voltage rating limits of the MOSFET device 20 (e.g., 1700 V under full reverse bias conditions) in gel or air.
  • high temperature rating limits of the MOSFET device 20 e.g., 175°C - 200°C
  • high voltage rating limits of the MOSFET device 20 e.g., 1700 V under full reverse bias conditions
  • an E-field suppression layer (illustrated and described further below with regard to FIGS. 3-7B) is disclosed herein, in accordance with embodiments of the present invention.
  • the E-field suppression layer provides further electrical isolation of the termination region of the SiC MOSFET device 20 such that the device may be reliably tested in wafer and die form, at all rated temperatures and voltages.
  • FIG. 3 illustrates the SiC MOSFET device 20, having an E-field suppression layer 36 formed on the dielectric layer 32.
  • the E-field suppression layer 36 provides sufficient isolation of the electric fields produced over the termination region of the SiC MOSFET device 20 in wafer form or die form, over full temperature and voltage ratings.
  • a sufficient thickness T of the E-field suppression layer 36 when utilizing a material having E-field strengths in the range of 2.0E6 - 5.0E6 V/cm and dielectric constants in the range of 2.9 - 3.6 was found to be in the range of approximately 80 pm - 100 pm, depending on the thicknesses and materials chosen for the underlying passivation layer 30 and dielectric layer 32.
  • This range of thicknesses T of the E-field suppression layer 36 also provides sufficient electrical isolation in the“worst case” test environment of air.
  • the thickness T of the E-field suppression layer 36 may be reduced below the range of approximately 80 pm - 100 pm, if the dielectric strength and/or thicknesses of the passivation layer 30 or dielectric layer 32 are increased.
  • the thickness T may be greater. For instance, in other embodiments, the thickness T may be in the range approximately 50 pm - 200 pm
  • the selection of these materials and the deposition techniques that are commonly available in typical fabrication facilities may limit material selection and thickness capabilities to materials and thicknesses similar to those described with regard to TABLES 1 and 2.
  • the thickness of the E-field suppression layer 36 may also be reduced, as described further below with regard to FIG. 4.
  • a thickness T of the E-field suppression layer 36 be in the range of approximately 80 pm - 100 pm, for materials having E-field strengths in the range of 2.0E6 - 5.0E6 V/cm and dielectric constants in the range of 2.9 - 3.6, many conventional techniques are not capable of depositing materials, such as those described above in TABLE 2, to the appropriate thickness range. Accordingly, other forms of materials are disclosed herein, as selectable materials for the E-field suppression layer 36. For instance, polyimide, polybenzoxazole (PBO), or a mixture of the two may be utilized as the E-field suppression layer 36.
  • PBO polybenzoxazole
  • the thick dielectric utilized for the E-field suppression layer 36 may be provided as dry film in sheet or roll-form of a polyimide (e.g., Kapton brand). While polyimide in sheet form is generally described below as a material candidate for this E- field suppression layer 36 and has been demonstrated for its experimental validation, other high temperature dielectric materials are available in a sheet form.
  • a polyimide e.g., Kapton brand
  • Polyetherimide (Ultem), Polyimides, polyetherimides, Liquid Crysal Polymer (LCP) polysulfones, polyether ether ketones (PEEK), polyarylene ether ketone, epoxies, and polybenzoxazole and fluoropolymers or epoxy are also available in 100 to 500 um thick sheets and may be considered as well.
  • LCP Liquid Crysal Polymer
  • PEEK polyether ether ketones
  • epoxies polybenzoxazole and fluoropolymers or epoxy
  • model results 40 are illustrated. Specifically, the SiC MOSFET device 20 was modeled, having a passivation layer 30 and dielectric layer 32 having similar properties to those described above with regard to TABLES 1 and 2 and having an E-field suppression layer (e.g., a polyimide material) 36 formed thereon.
  • E-field suppression layer e.g., a polyimide material
  • the simulated measurements of the E-field strength through the simulated polyimide were plotted as a function of distance from semiconductor the surface of the SiC MOSFET device 20 (along the x-axis 44) to determine a thickness of the polyimide E-field suppression layer 36 to sufficiently suppress the electric field produced at the most extreme operating conditions (e.g., 1700 V under full reverse bias conditions) in gel or air. That is, selection of the thickness of the polyimide E-field suppression layer 36 can be determined such that the electric field magnitude of E-field suppression layer 36 is greater than or equal to the dielectric strength of the testing environment (i.e., the post-fabrication material 34). Further consideration may be provided if the dielectric strength of the post-fabrication material 34 varies with temperature (such as silicone gel).
  • the dielectric strength of the silicone gel at room temperature is approximately 1.75E5 V/cm and approximately 1.0E5 V/cm at 175°C.
  • the dielectric strength of air is approximately 3.0E4 over the standard operating range of the SiC MOSFET device 20.
  • the thickness of the E-field suppression layer 36 should be chosen to reliably suppress any E-field that might be produced above the termination region of the SiC MOSFET device 20.
  • simulation test results under these three conditions demonstrate minimum thicknesses of the E-field suppression layer 36 to ensure reliable testing over the full voltage and temperature range of the SiC MOSFET device 20.
  • the curve 46 models the electric field strength through the thickness of the polyimide, and thus provides threshold thicknesses for the E-field suppression layer 36 to provide adequate suppression of the electric field at 1700V. If the post-fabrication material 34 in which the device is to be tested is a silicone gel and the SiC MOSFET device 20 is operating in room temperature, a threshold thickness of approximately 25 pm of the E-field suppression layer will reduce the electrical field magnitude to less than 1.75E5 V/cm, which is sufficient to suppress the maximum E-field that may be produced above the termination region, as indicated by point 48 on the curve 46.
  • a threshold thickness of approximately 44 pm of the E-field suppression layer 36 will reduce the electrical field magnitude to less than 1.0E5 V/cm, which is sufficient to suppress the maximum E-field that may be produced above the termination region, as indicated by point 50 on the curve 46. If the post-fabrication material 34 is air and the MOSFET device 20 is operating at any temperature, a threshold thickness of approximately 94 pm of the E-field suppression layer 36 will reduce the electrical field magnitude above this layer to less than 3.0E4 V/cm, which is sufficient to suppress the maximum E-field that may be produced above the termination region, as indicated by point 52 of the curve 46.
  • a total dielectric thickness of approximately 94 pm should be selected to mitigate reliability risk and/or dielectric failure (i.e, arcing) during testing at rated voltages and temperatures of the MOSFET device 20. That is, a combined thickness of the passivation layer 30, dielectric layer 32 and E-field suppression layer 36 should be approximately 94 pm (or greater), to ensure reliable testing. Thus, in an embodiment where the thickness of the passivation layer 30 is approximately 1.8 pm, the thickness of the dielectric layer 32 is approximately 12 pm, the thickness of the E-field suppression layer 36 should be greater than or equal approximately 82.2 pm. [0048] FIG.
  • each die includes an E-field suppression layer 36.
  • the passivation layer 30 (not visible) was deposited to a thickness of approximately 1.8 pm.
  • a polyimide Kapton film available in roll form was adhered to the wafer and provides the E-field suppression layer 36.
  • the combined thickness of the E- field suppression layer 36 and underlying dielectric layer 32 was approximately 87 pm.
  • the E-field suppression layer 36 was patterned via laser ablation to expose the gate metal 64 and source pad 66 for probing.
  • the SiC MOSFET devices 20 were 1200 volt rated SiC devices which were probed at full breakdown voltage at test temperatures ranging from room temperature to 200°C, with no arcing observed. In fact, using these materials and thicknesses, the E-field suppression layer 36 was found to reliably contain the arcing when operating all the way up to approximately 1800 volts.
  • the E-field suppression layer 36 may be any material that may be patterned (before or after deposition or placement onto the wafer) to expose underlying contact structures and that provides the sufficient suppression of any electric field that might be produced by the semiconductor elements of the SiC MOSFET device 20 during normally rated operating conditions (e.g., voltages and temperatures).
  • FIG. 6A illustrates a top view of a single SiC MOSFET 20
  • FIG. 6B illustrates a side view of the SiC MOSFET device 20
  • the SiC MOSFET 20 includes an E-field suppression layer 36, patterned to expose the source metal pad 66.
  • the E-field suppression layer 36 has a thickness T (e.g., 80 pm - 100 pm) that is sufficient to contain any electrical field 70 that may be produced at the termination region when the SiC MOSFET device 20 is operating at its highest voltage rating (e.g., 1700V).
  • any particles, debris or air bubbles that may be present on the top surface of the E-field suppression layer 36 will not impact operation of the device.
  • the SiC MOSFET device 20 is later packaged, thereby eliminating the ability to visually inspect the surface of the device 20 for such debris, the detrimental impact of any particles, debris or air bubbles (in the packaging material) will be mitigated, as any particles will not react with the residual electric fields due to the reduction of the electric field 70, within the E-field suppression layer 36. Also, illustrated in FIGS.
  • bonding elements 72 which are electrically coupled to the source metal pad 66 to provide electrical connection to the SiC MOSFET device 20.
  • the bonding elements 72 are aluminum wedge bond elements that may electrically couple the SiC MOSFET device 20 to external elements, devices or systems.
  • other types of bonding elements e.g., wire bonds, straps, etc.
  • other conductive metals e.g., copper, gold, etc.
  • FIGS. 7 A and 7B illustrate top and side views, respectively, of an alternative embodiment of the SiC MOSFET device 20, having an improved bonding structure, utilizing the E-field suppression layer 36.
  • an additional layer of metallization 74 is provided over the entire SiC MOSFET device 20.
  • the E-field suppression layer 36 may also provide a dielectric layer as an insulative barrier between the metallization 74 and the underlying active areas of the SiC MOSFET device 20.
  • the E-field suppression layer 36 and the metallization 74 combine to provide a power overlay (POL) structure.
  • POL power overlay
  • POL structures may be advantageously employed for bonding to SiC MOSFET devices 20.
  • the device As the current density of the device increases, the device’s total current may be limited by the ampacity of the wire connection to the source bond (e.g. limited cross sectional area). This is especially true for smaller die with relatively large areas of the die used for termination.
  • the E-field suppression layer 36 formed over the termination region may be utilized as a POL dielectric layer in conjunction with a POL metallization layer 74 to form a POL structure that redistributes the bonding area to be larger than the original pad size (i.e., source metal pad 66), while maintaining electrical isolation from the underlying active regions of the SiC MOSFET device 20.
  • the disclosed POL structure incorporating the E-field suppression layer 36 disposed over the termination region, can also provide a re-metallization to be compatible with various metal types and various bonding techniques.
  • the metallization 74 may be copper (Cu) with Nickel-Gold (NiAu) for better bonding.
  • the number of bonding elements 72 may be increased because the size of the metallization 74 is larger than the underlying source metal pad 66.
  • the bonding elements 72 are aluminum wedge bond elements.
  • the bonding elements 72 are copper wedge bond elements.
  • other types of bonding elements e.g., wire bonds, straps, etc.
  • other conductive metals may be used in certain embodiments.
  • FIGS. 8A and 8B illustrate top and side views, respectively, of an alternative embodiment of the SiC MOSFET device 20, having an improved bonding structure, utilizing the E-field suppression layer 36 and a bonding element 72 that may lower the on- resistance of the package during operation.
  • the presently illustrated embodiment includes a POL structure for redistribution of the bonding region over a larger area.
  • the POL structure includes the E-field suppression layer 36 (POL dielectric) and the metallization layer 74.
  • the metallization 74 may be copper (Cu) with Nickel-Gold (NiAu) for better bonding.
  • the bonding element 72 may be a copper strap or copper clip bonding element that may electrically and physically coupled to the underlying metallization 74 using solder 76, for instance.
  • solder 76 may be used in place of the solder 76.
  • the usage of copper clip bonding may lower the on- resistance of the package during operation.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

A semiconductor device (16) is provided. The semiconductor device (16) includes an electric field (E-field) suppression layer (36) formed over a termination region. The E-field suppression layer (36) is patterned with openings over metal contact areas (66). The E-field suppression layer (36) has a thickness such that an electric field strength above the E-field suppression layer (36) is below a dielectric strength of an adjacent material when the semiconductor device (16) is operating at or below a maximum voltage.

Description

HIGH VOLTAGE SEMICONDUCTOR DEVICES HAVING IMPROVED ELECTRIC FIELD SUPPRESSION
BACKGROUND
[0001] The subject matter disclosed herein relates to semiconductor devices, and more particularly, to semiconductor devices having improved electric field suppression.
[0002] Power electronic systems, such as power conversion systems, are widely used throughout modem electrical systems to convert electrical power from one form to another form for consumption by a load. Many power electronics systems utilize various semiconductor devices and components, such as thyristors, diodes, and various types of transistors (e.g., metal-oxide-semiconductor field-effect transistors (MOSFETs), junction gate field-effect transistor (JFETs), insulated gate bipolar transistors (IGBTs), and other suitable transistors, in this power conversion process. Various semiconductor devices may be included in power electronic systems to control the flow of current in a circuit. In particular, a semiconductor device, such as transistor (e.g., a metal-oxide-semiconductor field-effect transistor (MOSFET) or Insulated Gate Bipolar Transistors (IGBTs)) may be utilized. However, while particular types of transistors, or other semiconductor devices, may be utilized in high power applications due to certain benefits provided by selection of such transistors, each type of transistor may present a number of design considerations and challenges to ensure reliable operation.
[0003] One often-used semiconductor device in power electronic systems is a silcon carbide metal-oxide-semiconductor field-effect transistor (SiC MOSFET). The potential performance benefits of SiC MOSFETs in high power, high frequency power switching applications have been well established. For instance, SiC allows for a high critical electric field strength (2-3MV/cm) that is approximately lOx higher than that achievable using semiconductor devices (e.g., transistors) fabricated on silicon (Si) substrates. Thus, utilization of SiC substrates provide for devices having high-voltage, high-frequency and high-efficiency performance, since SiC unipolar devices (JFETs, MOSFETs) offer low losses in voltage classes where Si unipolar devices cannot. However, the high electric field associated with SiC materials under blocking conditions (and the interaction of the electric field with dielectric systems above the SiC surface) complicates design, fabrication and testing of SiC MOSFET devices.
[0004] In particular, the use of SiC as the material for high voltage power devices presents challenges during fabrication and high voltage testing in both wafer-form and die- form in power modules. In both wafer-form and die-form, the high voltage termination region is typically covered with materials of low dielectric strength, such as air when the device is in wafer form, and silicone gel when the device in module form. When the devices are tested under certain conditions, such as high voltage reverse bias conditions, electric fields extend out of the semiconductor substrate and through the insulating layers that are fabricated as the passivation layers over the termination region. The electric field strengths can exceed the capabilities of the materials over the passivation, posing reliability risks or dielectric failure (arcing).
[0005] Embodiments described herein may address one or more of the challenges set forth above.
BRIEF DESCRIPTION
[0006] In one embodiment, a semiconductor device is provided. The semiconductor device includes an electric field (E-field) suppression layer formed over a termination region. The E-field suppression layer is patterned with openings over metal contact areas. The E-field suppression layer has a thickness such that an electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
[0007] In another embodiment, semiconductor device including a metal-oxide- semiconductor field-effect transistor (MOSFET) element is provided. The semiconductor device also includes one or more isolation layers formed over a surface of the MOSFET element. Further, the semiconductor device includes a patterned electric field (E-field) suppression layer formed over the one or more isolation layers, wherein the E-field suppression layer is configured to suppress an electrical field strength produced by the MOSFET element such that the electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
[0008] In a further embodiment, a semiconductor device is provided. The semiconductor device includes a silicon carbide (SiC) substrate, a termination region formed on the SiC substrate and metal contact areas formed on the SiC substrate. The semiconductor device also includes an electric field (E-field) suppression layer formed over the termination region, wherein the E-field suppression layer is patterned with openings over metal contact areas, and wherein the E-field suppression layer comprises a thickness such that an electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] These and other features, aspects, and advantages of the present invention will become better understood when the following detailed description is read with reference to the accompanying drawings in which like characters represent like parts throughout the drawings, wherein:
[0010] FIG. 1 is a block diagram of a power electronics system including a semiconductor device, in accordance with an embodiment of the present disclosure;
[0011] FIG. 2 is a cross-sectional view of the termination region of a silicon carbide (SiC) semiconductor device that may be utilized in a power electronics system; [0012] FIG. 3 is a cross-sectional view of the termination region of a silicon carbide (SiC) semiconductor device that may be utilized in a power electronics system, in accordance with an embodiment of the present disclosure;
[0013] FIG. 4 illustrates modeling results of electric field strength above the surface of the SiC semiconductor device of FIG. 3, through various materials and temperatures;
[0014] FIG. 5 illustrates a wafer fabricated with an E-field suppression layer, in accordance with an embodiment of the present invention;
[0015] FIGS. 6A and 6B illustrate top and side views, respectively, of a portion of a SiC semiconductor device, fabricated in accordance with an embodiment of the present invention;
[0016] FIGS. 7A and 7B illustrate top and side views, respectively, of a portion of a SiC semiconductor device, fabricated in accordance with another embodiment of the present invention; and
[0017] FIGS. 8A and 8B illustrate top and side views, respectively, of a portion of a SiC semiconductor device, fabricated in accordance with another embodiment of the present invention.
DETAILED DESCRIPTION
[0018] One or more specific embodiments will be described below. In an effort to provide a concise description of these embodiments, not all features of an actual implementation are described in the specification. It should be appreciated that in the development of any such actual implementation, as in any engineering or design project, numerous implementation-specific decisions must be made to achieve the developers’ specific goals, such as compliance with system-related and business-related constraints, which may vary from one implementation to another. Moreover, it should be appreciated that such a development effort might be complex and time consuming, but would nevertheless be a routine undertaking of design, fabrication, and manufacture for those of ordinary skill having the benefit of this disclosure.
[0019] Unless defined otherwise, technical and scientific terms used herein have the same meaning as is commonly understood by one of ordinary skill in the art to which this disclosure belongs. The terms“first,”“second,” and the like, as used herein do not denote any order, quantity, or importance, but rather are used to distinguish one element from another. Also, when introducing elements of various embodiments of the present disclosure, the articles“a,”“an,” and“the” are intended to mean that there are one or more of the elements. The terms“comprising,”“including,” and“having” are intended to be inclusive and mean that there may be additional elements other than the listed elements. If ranges are disclosed, the endpoints of all ranges directed to the same component or property are inclusive and independently combinable. The modifier“approximately” used in connection with a quantity is inclusive of the stated value and has the meaning dictated by the context (e.g., includes the degree of process variations or errors associated with measurement of the particular quantity).
[0020] As used herein, the term“layer” refers to a material disposed on at least a portion of an underlying surface in a continuous or discontinuous manner. Further, the term “layer” does not necessarily mean a uniform thickness of the disposed material, and the disposed material may have a uniform or a variable thickness unless otherwise specified. Furthermore, the term“a layer” as used herein refers to a single layer or a plurality of layers, unless the context clearly dictates otherwise. Further, as used herein, the phrases “disposed on,”“sputtered on,” or“deposited on” refer to layers disposed directly in contact with each other or indirectly by having intervening layers there between, unless otherwise specifically indicated. The term“adjacent” as used herein means that the two layers are disposed contiguously and are in direct contact with each other. Further, the term“on” describes the relative position of the layers/regions to each other and does not necessarily mean“on top of’ since the relative position above or below depends upon the orientation of the device to the viewer. Moreover, the use of“top,”“bottom,”“above,”“below,” “upper”, and variations of these terms is made for convenience, and does not require any particular orientation of the components unless otherwise stated. With this in mind, as used herein, the terms“lower,”“middle,” or“bottom” refer to a feature that is relatively nearer the substrate layer, while the terms“top” or“upper” refer to the particular feature that is relatively the farthest from the substrate layer.
[0021] Various semiconductor devices may be included in power conversion systems. In particular, a semiconductor device, such as transistor (e.g., metal-oxide-semiconductor field-effect transistor (MOSFET), junction field-effect transistor (JFET) or insulated gate bipolar transistor (IGBT)), and power diodes may be utilized. It should be appreciated that while the present embodiments are described herein in the context of metal-oxide- semiconductor field-effect transistors (MOSFETS), some of the present techniques may be applicable to other types of semiconductor device structures, such as other types of transistors or other semiconductor devices utilized in high voltage systems. Further, while the presently described embodiments have been tested to provide particular benefits to silicon carbide based semiconductor devices (e.g., SiC MOSFETS), the present embodiments may also provide benefits to semiconductor devices that employ other substrate materials, such as silicon (Si), silicon carbide (SiC), germanium (Ge), aluminum nitride (AIN), gallium nitride (GaN), gallium arsenide (GaAs), diamond (C), for example.
[0022] Technical effects of embodiments of the present invention provide robust semiconductor devices that may be utilized in high voltage systems and which are testable to full voltage and rated temperatures in wafer form without special probing techniques for arc suppression (e.g. probing using removable liquid dielectric layers or the use of high pressure probing chambers) and testable to full voltage and rated temperatures in die form. Present embodiments provide for semiconductor devices, such as SiC MOSFET devices, having certain regions, such as termination regions, covered with a robust, compliant, thick dielectric, electric field (E-field) suppression layer that is compatible with commercial fabrication and is sufficient to reduce the fringing field strengths below that needed for reliable module use (where the device is encapsulated in silicone gel) or below the dielectric strength of air to avoid arcing when probed in wafer form or in die form, even at rated temperatures.
[0023] More specifically, an E-field suppression layer may be patterned and disposed over the device termination region to avoid any arcing under high voltage testing, such as reversed bias at full voltage, and rated high temperatures. In one embodiment, the E-field suppression layer is a dielectric polyimide which may be provided and patterned in roll or sheet form. Metal contact areas on the upper surface of the SiC MOSFET remain exposed through the patterned thick E-field suppression layer for wire bonding or other contact schemes. The E-field suppression layer can be singulated with the die during wafer sawing and remain part of the unpackaged die for discrete packaging or use in power modules where the E-field suppression layer provides protection from reliability failures associated with high electric fields. The E-field suppression layer has a thickness sufficient to suppress or contain electric field arcing that may occur above the surface of the SiC MOSFET during high voltage testing.
[0024] Technical effects of the present embodiments allow for testing of the semiconductor devices at full-rated voltage and temperature without the use of special testing equipment and with reduced risk of damage to the semiconductor device or test equipment. Confidence in the yield of“known good die” from wafer probe is enhanced and reliability risks are reduced. Quality issues from insufficient dielectric strength (i.e. air gaps over the termination due to fill issues or bubbles) can be determined at the wafer- level, before the die is assembled into a high value assembly, thereby reducing cost associated with scrapping devices after assembly.
[0025] Further, the disclosed embodiments mitigate failures that may be associated with defects that may only be detectable via visual inspection, but where visual inspection during device fabrication is difficult or not possible. For instance, at certain points during manufacture of the semiconductor device there may be no ability to visually inspect for quality defects in or through the clear gel or assembly utilized to manufacture the device. Such visual inspection would typically be desirable to locate debris due to soldering or welding operations associated with fabrication of the semiconductor device (e.g., SiC MOSFET) or to identify other undesirable particles that may impact device operation or reliability. The inability to perform a visual inspection at certain points may be due to a lack of visual capability (no line of sight) to see die in assembly or because there may be no non-destructive test methods to inspect through the surrounding material (e.g., gel). Advantageously, the presently described semiconductor device having a thick E-field suppression layer over the termination region will mitigate failures that may have been associated with air bubbles or particles in previous designs, thereby eliminating the need for visual inspection that may have been beneficial in previous designs, to prevent device failure. Thus, the present embodiments provide for a die-level full voltage rating which provides a higher quality and reliable part. Further in module construction the E-field in the gel can stay below the materials rated dielectric strength ratings avoiding reliability concerns that may be associated with particles and air bubbles.
[0026] Still further, in accordance with embodiments provided herein, Power Overlay (POL) structures may be advantageously employed for bonding to SiC MOSFETs. As the current density of the device rises, the device’s total current may be limited by the ampacity of the wire connection to the source bond (e.g. limited cross sectional area). This is especially true for smaller die with relatively large areas of the die used for termination. As provided herein, the E-field suppression layer formed over the termination region may be utilized as a POL dielectric layer in conjunction with a POL metallization layer to form a POL structure that redistributes the bonding area to be larger than the original pad size. The disclosed POL structure, incorporating the E-field suppression layer disposed over the termination region, can also provide a re-metallization to be compatible with various metal types and various bonding techniques.
[0027] As a further technical effect in accordance with the presently described embodiments, because the die termination region of the semiconductor device typically produces the highest field in the design, implementation of the E-field suppression layer at the termination region may lessen the electrical requirements in subsequent device encapsulation, broadening the material properties allowed. This may allow for higher voltage die to be integrated with lower voltage module design features. Also, the E-field suppression layer provides stress buffering that might have otherwise damaged the device had such a layer not been provided, which may allow for the use of rigid encapsulation materials providing for larger volume device sizes or more intricate 3D module shapes.
[0028] With the foregoing in mind, FIG. 1 illustrates a block diagram of an embodiment of a power electronics system 10 (e.g., a power conversion system, a switching system, etc.). The power electronics system 10 may include a power source 12, an electrical load 14, at least one semiconductor device 16 (e.g., a switching device), and a controller 18 (e.g., an electronic control unit). The power source 12 may include an alternating current (AC) power source or a direct current (DC) power source. In some embodiments, the power source 12 may include a power grid, an electrical generator, a battery, or the like. The power source 12 may be electrically connected to the semiconductor device 16 and may supply electrical current (e.g., AC current or DC current) to the semiconductor device 16. Additionally, the at least one semiconductor device 16 may be electrically connected to the electrical load 14 and may supply electrical current (e.g., AC current or DC current) to the electrical load 14. The electrical load 14 may include a DC load or an AC load. In certain embodiments, the electrical load 14 may be configured to store the electrical power and/or to use the electrical power to perform an operation. For example, the electrical load 14 may include a battery, a computer, an electric motor, or the like.
[0029] The semiconductor device 16 may be communicatively coupled to the controller 18 via one or more wired and/or wireless connections. In some embodiments, the controller 18 may include one or more processors and one or more memory devices (e.g., tangible, non-transitory, computer-readable media) storing instructions executable by the one or more processors. In certain embodiments, the controller 18 may include logic arrays and/or control circuitry. The controller 18 may be configured to switch the semiconductor device 16 between a conducting state (e.g., an on state) and a non-conducting state (e.g., an off state). Further, the semiconductor device 16 may be configured to control the flow of electrical current from the power source 12 to the electrical load 14. In particular, the semiconductor device 16 may allow or enable current to flow from the power source 12 to the electrical load 14 when the semiconductor device 16 is in the conducting state. Additionally, the semiconductor device 16 may block the flow of current from the power source to the electrical load 14 when the semiconductor device 16 is in the non-conducting state. In accordance with one embodiment, the semiconductor device 16 comprises a silicon carbide metal oxide semiconductor field effect transistor (SiC MOSFET) fabricated to include a thick dielectric layer patterned over the termination regions, as summarized above and described in further detail below. In some embodiments, the controller 18 may be configured to control the semiconductor device 16 to convert AC current from the power source 12 into DC current.
[0030] FIG. 2 is a cross-sectional view of an embodiment of a portion of a semiconductor device 16 that may be used in the power electronics system 10 of FIG. 1. In particular, the semiconductor device 16 illustrated in FIG. 2 is a portion of a planar n- channel silicon carbide metal oxide semiconductor field effect transistor (SiC MOSFET), hereinafter referred to as the SiC MOSFET device 20. As previously described, during operation and testing of the device, the termination region of the SiC MOSFET device 20 may exhibit high electrical field, particularly under certain operating conditions, discussed in detail below. Accordingly, the illustrated SiC MOSFET device 20 is described in conjunction with experimental data and simulation results provided to demonstrate certain reliability issues that have been identified and which may be associated with testing SiC MOSFET devices in wafer form and die form. In particular, only the termination region of the SiC MOSFET device 20 has been illustrated to more clearly describe the experimental/modeling data and the challenges that may be associated with testing SiC MOSFET devices (and other high voltage devices) over the full voltage and temperature ratings.
[0031] The illustrated SiC MOSFET device 20 of FIG. 2 includes a semiconductor substrate layer 22, a semiconductor drift layer 24, a blocking junction 26 and a junction termination region 28. In the embodiment described above, the semiconductor substrate layer 22 and the semiconductor drift layer 24 may comprise silicon carbide (SiC). The semiconductor drift layer 24 may be of a first conductivity type (e.g., an n-type drift layer) and may interface directly with (i.e., disposed in direct contact with) the underlying SiC substrate layer 22. In some embodiments, the semiconductor substrate layer 22 may have the first conductivity type and may be more heavily doped than the semiconductor drift layer 24 (e.g., an n+ substrate layer). The blocking junction 26 may be formed in or on an upper portion of the semiconductor drift layer 24 and may be heavily doped with a second conductivity type (e.g., a p+ blocking junction) to provide a PN junction at the interface with the n-type portion of the semiconductor drift layer 24. The junction termination (JTE) region 28 is provided as a termination of the PN junction between the blocking junction 26 and the semiconductor drift layer 24. The JTE region 28 is a region having a graded doping profile relative to the proximity with the blocking junction 26. That is, the JTE region 28 may be doped most heavily with the second conductivity type (e.g., p+) at the interface with the blocking junction 26. As the JTE region 28 extends laterally further from the interface with the blocking junction 26, the JTE region 28 gradually becomes less heavily doped. This graduated doping from heavy to light across the JTE region 28 creates a graded distribution of charge and spreads the electric field across the region.
[0032] The JTE region 28 described herein provides an illustrative example of a junction termination, and more specifically, the JTE region 28 described herein depicts an illustrative example of a graded zone JTE. However, in some embodiments, implanted regions having the second conductivity type (e.g., p-type), such as floating regions, may additionally or alternatively be implemented to have one or more properties corresponding to another termination and/or junction termination structure. For instance, implanted regions may be implemented as a single zone JTE, which may include a single implanted region in contact with an intermediate well region, and/or as a multiple zone JTE, which may include two or more connected implanted regions. In some embodiments, the two or more connected implanted regions may have the same or different properties, and at least one of the two or more connected implanted regions may contact the intermediate well region. Additionally, in some embodiments, the implanted regions may be implemented to form a multiple floating zone JTE. In such embodiments, a first implanted region may contact the intermediate well region, while a set of additional implanted regions, such as floating regions, having different spacing and/or widths may be implanted disconnected from the first implanted region and from one another. Further, in some embodiments, the implanted regions (e.g., floating regions) may be implemented to form a floating field ring (FFR) termination. In such embodiments, the floating regions may be implanted disconnected from one another and disconnected from the intermediate well region. Additionally, or alternatively, the implanted regions may be implemented to form a space modulated JTE, which may include a first implanted region in contact with the intermediate well region and disconnected from a set of additional implanted regions implanted to form a FFR. Accordingly, it may be appreciated that techniques described herein may be applied to any suitable junction termination, such as a single zone JTE, a multiple zone JTE, a graded JTE, a multiple floating zone JTE, a FFR, a space modulated JTE, and/or the like, and that embodiments described herein are intended to be illustrative and not limiting.
[0033] As used herein, the terms“semiconductor elements,”“transistor elements,” “active elements,”“active device elements,”“MOSFET elements,” or the like, refer to the layers and materials that make up the portions of the device that are formed on, in, above or around the semiconductor materials. These terms do not include any dielectric materials disposed over the surface of the device. For instance, in the illustrated example, the semiconductor elements (transistor elements, active elements, active device elements) of the SiC MOSFET device 20 include a semiconductor substrate layer 22, a semiconductor drift layer 24, a blocking junction 26 and a junction termination region 28. However, the term is not inclusive of the overlying dielectric or insulative isolation materials further described below.
[0034] As will be appreciated, the SiC MOSFET device 20 may also be coated with a number of dielectric films and insulation layers to provide physical and electrical isolation of the underlying device. For instance, the SiC MOSFET device 20 may include a passivation layer 30 and a dielectric layer 32. As described further below, when the SiC MOSFET device 20 is in wafer form or die form before the device is fully packaged, the SiC MOSFET device 20 may be tested in a post-fabrication material or environment 34. That is, element 34 is used herein to designate the testing environment when the SiC MOSFET 20 is still in wafer or die form.
[0035] The passivation layer 30 may include one or more thin layers of insulation material, such as oxides and nitrides, that are used to form passivation layers during typical wafer processing. The thin layer or layers that form the passivation layer 30 may be deposited by standard deposition techniques to form a passivation layer 30 having a thickness in the range of approximately 1-10 microns (pm), for instance. In one embodiment of the MOSFET device 20 described in detail below with regard to simulation testing, the passivation layer 30 has a thickness of approximately 1.8 pm. By way of example, TABLE 1 provides a list of glassy films having various film types, dielectric properties and possible thicknesses under standard processing, that may be used alone or in combination with one another (or like-materials) to form the passivation layer 30.
Figure imgf000016_0001
TABLE 1
[0036] As is evident from TABLE 1, while the dielectric strength of the oxide and nitride materials is excellent (e.g., in the range of 3.0E6 - 10.0E6 V/cm), the thickness of the materials in the passivation layer 30 is generally limited to less than 10 pm using standard deposition techniques. Thus, the passivation layer 30 provides some electrical isolation of the termination region of the SiC MOSFET device 20. However, this electrical isolation may be insufficient to fully isolate the active materials during high voltage operations, as described below.
[0037] To provide further electrical isolation of the underlying termination region of the SiC MOSFET device 20, a dielectric layer 32 may be formed over the passivation layer 30. In accordance with standard deposition techniques employed in wafer processing, polyimides (or similar materials) may be deposited alone or in combination with one another to form the dielectric layer 32. By way of example, TABLE 2 provides a list of various polyimides that may be considered for on-wafer termination region coverage and that may be deposited by standard techniques used in wafer processing.
Figure imgf000017_0001
TABLE 2
[0038] As is evident from TABLE 2, while the dielectric strength of the polyimide materials is good (e.g., in the range of 2.75E6 - 4.70E6 V/cm), the thickness of the materials in the dielectric layer 32 is generally limited to less than 15 pm using standard deposition techniques. While the dielectric layer 32 may provide further isolation of the termination region of the SiC MOSFET device 20, this layer, in combination with the passivation layer 30, may not be sufficient to fully isolate the device during high voltage operation.
[0039] When the SiC MOSFET device 20 has been fabricated but is still in wafer form, the device may be electrically probed at the termination region for reliability and functional testing. That is, it is beneficial to test the SiC MOSFET devices 20 in wafer form before the die are singulated and packaged to identify known good die. The sooner that defects are identified, the less time and material may be wasted by further processing devices that will eventually be scrapped. By testing the SiC MOSFET device 20 in wafer form (and again in die form, before further packaging), known good die can be identified early. Thus, when the SiC MOSFET device 20 is in wafer form, it is typically probed in a post fabrication material (environment) 34, such as air or gel. Notably, to make the electrical testing optimally meaningful, the SiC MOSFET device 20 should be tested over a full range of possible operating temperatures and electrical limits for which the SiC MOSFET device 20 is rated to perform. However, the electrical probing of the SiC MOSFET device 20 in wafer form may present problems at full power ratings and temperature, based on the high E-fields produced at the terminal regions at high voltages. Consider, for example, that the post-fabrication material 34 may include one of the materials provided in TABLE 3.
Figure imgf000018_0001
TABLE 3
[0040] Notably, the dielectric strength of dry air is the lowest of the post-fabrication materials or test environments 34 at standard temperature and pressure (STP). Thus, in testing the SiC MOSFET device 20 in wafer form, the SiC MOSFET device 20 should be able to be tested to its highest rated voltage operation in dry air, while keeping the E-field strength measurable at a surface of the SiC MOSFET device 20 to a level at or below 3.0E4 V/cm. Test results of the various embodiments of the SiC MOSFET device 20 described above having a glassy film passivation layer 30 having a thickness of less than 10 pm and a polyimide dielectric layer 32 having a thickness of less than 15 pm, have demonstrated that the illustrated design of FIG. 2, with no additional material, is insufficient to provide complete electrical isolation in typical post-fabrication material 34. Specifically, simulation results of the SiC MOSFET device 20 being tested under reverse bias conditions (1700 V) in air suggest that the measurable magnitude of the electric field strength is approximately 2.7E5 V/cm, which is well above the target maximum E-field strength in air at the surface of 3.0E4 V/cm. That is, the described passivation layer 30 in combination with the dielectric layer 32 do not provide the necessary protection to avoid arcing during testing in wafer or die form, without special test equipment, at high temperature rating limits of the MOSFET device 20 (e.g., 175°C - 200°C) and high voltage rating limits of the MOSFET device 20 (e.g., 1700 V under full reverse bias conditions) in gel or air.
[0041] To mitigate the likelihood of arcing above the materials formed over the termination region of the SiC MOSFET device 20 during wafer testing and die testing, but before completed packaging of the SiC MOSFET device 20, an E-field suppression layer (illustrated and described further below with regard to FIGS. 3-7B) is disclosed herein, in accordance with embodiments of the present invention. The E-field suppression layer provides further electrical isolation of the termination region of the SiC MOSFET device 20 such that the device may be reliably tested in wafer and die form, at all rated temperatures and voltages.
[0042] In selecting materials to be used for the E-field suppression layer that may be deposited, disposed or generally formed on top of the illustrated dielectric layer 32, certain design considerations were made. Because the materials of the dielectric layer 32 have favorable properties, including high dielectric strength, similar dielectric materials were examined for usage at the E-field suppression layer. Simulations were thus run to model results of a SiC MOSFET device 20 having additional dielectric material over the passivation layer 30 and dielectric layer 32 to determine an appropriate thickness of dielectric material having E-field strengths in the range of 2.0E6 - 5.0E6 V/cm and dielectric constants in the range of 2.9 - 3.6 to form an E-field suppression layer to reliably test the SiC MOSFET device 20.
[0043] FIG. 3 illustrates the SiC MOSFET device 20, having an E-field suppression layer 36 formed on the dielectric layer 32. In accordance with embodiments described herein, the E-field suppression layer 36 provides sufficient isolation of the electric fields produced over the termination region of the SiC MOSFET device 20 in wafer form or die form, over full temperature and voltage ratings. As will be described with regard to the simulated test results illustrated in FIG. 4 a sufficient thickness T of the E-field suppression layer 36 when utilizing a material having E-field strengths in the range of 2.0E6 - 5.0E6 V/cm and dielectric constants in the range of 2.9 - 3.6 was found to be in the range of approximately 80 pm - 100 pm, depending on the thicknesses and materials chosen for the underlying passivation layer 30 and dielectric layer 32. This range of thicknesses T of the E-field suppression layer 36 also provides sufficient electrical isolation in the“worst case” test environment of air. As will be appreciated, the thickness T of the E-field suppression layer 36 may be reduced below the range of approximately 80 pm - 100 pm, if the dielectric strength and/or thicknesses of the passivation layer 30 or dielectric layer 32 are increased. In certain embodiments the thickness T may be greater. For instance, in other embodiments, the thickness T may be in the range approximately 50 pm - 200 pm However, the selection of these materials and the deposition techniques that are commonly available in typical fabrication facilities may limit material selection and thickness capabilities to materials and thicknesses similar to those described with regard to TABLES 1 and 2. Further, if the test environment (i.e., the post-fabrication material 34) is known to be something other than air (e.g., silicone gel), the thickness of the E-field suppression layer 36 may also be reduced, as described further below with regard to FIG. 4.
[0044] As will also be described, based on the simulated test results indicating that a thickness T of the E-field suppression layer 36 be in the range of approximately 80 pm - 100 pm, for materials having E-field strengths in the range of 2.0E6 - 5.0E6 V/cm and dielectric constants in the range of 2.9 - 3.6, many conventional techniques are not capable of depositing materials, such as those described above in TABLE 2, to the appropriate thickness range. Accordingly, other forms of materials are disclosed herein, as selectable materials for the E-field suppression layer 36. For instance, polyimide, polybenzoxazole (PBO), or a mixture of the two may be utilized as the E-field suppression layer 36. These materials may be applied to the chip surface as a liquid dielectric that is dispensed cured and patterned. The material may be spuncast, dipcoated, spray coated, or screen printed. It is also possible to additively apply the liquid resin material using additive techniques which may include screenprinting, aerosol jet printing, gravure, or syringe dispense. In one embodiment, the thick dielectric utilized for the E-field suppression layer 36 may be provided as dry film in sheet or roll-form of a polyimide (e.g., Kapton brand). While polyimide in sheet form is generally described below as a material candidate for this E- field suppression layer 36 and has been demonstrated for its experimental validation, other high temperature dielectric materials are available in a sheet form. For instance, Polyetherimide (Ultem), Polyimides, polyetherimides, Liquid Crysal Polymer (LCP) polysulfones, polyether ether ketones (PEEK), polyarylene ether ketone, epoxies, and polybenzoxazole and fluoropolymers or epoxy are also available in 100 to 500 um thick sheets and may be considered as well.
[0045] Referring to FIG. 4, model results 40 are illustrated. Specifically, the SiC MOSFET device 20 was modeled, having a passivation layer 30 and dielectric layer 32 having similar properties to those described above with regard to TABLES 1 and 2 and having an E-field suppression layer (e.g., a polyimide material) 36 formed thereon. The simulated measurements of the E-field strength through the simulated polyimide (along the y-axis 42) were plotted as a function of distance from semiconductor the surface of the SiC MOSFET device 20 (along the x-axis 44) to determine a thickness of the polyimide E-field suppression layer 36 to sufficiently suppress the electric field produced at the most extreme operating conditions (e.g., 1700 V under full reverse bias conditions) in gel or air. That is, selection of the thickness of the polyimide E-field suppression layer 36 can be determined such that the electric field magnitude of E-field suppression layer 36 is greater than or equal to the dielectric strength of the testing environment (i.e., the post-fabrication material 34). Further consideration may be provided if the dielectric strength of the post-fabrication material 34 varies with temperature (such as silicone gel).
[0046] Referring again to TABLE 3, if silicone gel is the post-fabrication material 34, the dielectric strength of the silicone gel at room temperature (25°C) is approximately 1.75E5 V/cm and approximately 1.0E5 V/cm at 175°C. The dielectric strength of air is approximately 3.0E4 over the standard operating range of the SiC MOSFET device 20. Accordingly, the thickness of the E-field suppression layer 36 should be chosen to reliably suppress any E-field that might be produced above the termination region of the SiC MOSFET device 20. Returning again to FIG. 4, simulation test results under these three conditions demonstrate minimum thicknesses of the E-field suppression layer 36 to ensure reliable testing over the full voltage and temperature range of the SiC MOSFET device 20.
[0047] Specifically, the curve 46 models the electric field strength through the thickness of the polyimide, and thus provides threshold thicknesses for the E-field suppression layer 36 to provide adequate suppression of the electric field at 1700V. If the post-fabrication material 34 in which the device is to be tested is a silicone gel and the SiC MOSFET device 20 is operating in room temperature, a threshold thickness of approximately 25 pm of the E-field suppression layer will reduce the electrical field magnitude to less than 1.75E5 V/cm, which is sufficient to suppress the maximum E-field that may be produced above the termination region, as indicated by point 48 on the curve 46. If the post-fabrication material 34 is a silicone gel and the MOSFET device 20 is operating in a temperature of 175°C, a threshold thickness of approximately 44 pm of the E-field suppression layer 36 will reduce the electrical field magnitude to less than 1.0E5 V/cm, which is sufficient to suppress the maximum E-field that may be produced above the termination region, as indicated by point 50 on the curve 46. If the post-fabrication material 34 is air and the MOSFET device 20 is operating at any temperature, a threshold thickness of approximately 94 pm of the E-field suppression layer 36 will reduce the electrical field magnitude above this layer to less than 3.0E4 V/cm, which is sufficient to suppress the maximum E-field that may be produced above the termination region, as indicated by point 52 of the curve 46. Thus, to allow for a“worst-case” testing scenario wherein the testing environment (i.e., the post-fabrication material 34) is air, a total dielectric thickness of approximately 94 pm should be selected to mitigate reliability risk and/or dielectric failure (i.e, arcing) during testing at rated voltages and temperatures of the MOSFET device 20. That is, a combined thickness of the passivation layer 30, dielectric layer 32 and E-field suppression layer 36 should be approximately 94 pm (or greater), to ensure reliable testing. Thus, in an embodiment where the thickness of the passivation layer 30 is approximately 1.8 pm, the thickness of the dielectric layer 32 is approximately 12 pm, the thickness of the E-field suppression layer 36 should be greater than or equal approximately 82.2 pm. [0048] FIG. 5 illustrates a test wafer 60 including a number of SiC MOSFET devices 20, fabricated in accordance with the present embodiments and tested to provide experimental validation. An enlarged view of a portion 62 of the wafer 60 is provided to better illustrate the SiC MOSFET die 20. In accordance with the present embodiments, each die includes an E-field suppression layer 36. For testing and validation purposes in wafer form, the passivation layer 30 (not visible) was deposited to a thickness of approximately 1.8 pm. A polyimide Kapton film available in roll form was adhered to the wafer and provides the E-field suppression layer 36. The combined thickness of the E- field suppression layer 36 and underlying dielectric layer 32 was approximately 87 pm. Before the film (E-field suppression layer 36) was aligned and adhered to the wafer, the E- field suppression layer 36 was patterned via laser ablation to expose the gate metal 64 and source pad 66 for probing. The SiC MOSFET devices 20 were 1200 volt rated SiC devices which were probed at full breakdown voltage at test temperatures ranging from room temperature to 200°C, with no arcing observed. In fact, using these materials and thicknesses, the E-field suppression layer 36 was found to reliably contain the arcing when operating all the way up to approximately 1800 volts. Notably, the E-field suppression layer 36 may be any material that may be patterned (before or after deposition or placement onto the wafer) to expose underlying contact structures and that provides the sufficient suppression of any electric field that might be produced by the semiconductor elements of the SiC MOSFET device 20 during normally rated operating conditions (e.g., voltages and temperatures).
[0049] Referring now to FIGS. 6 A and 6B, other features and benefits of embodiments of the present invention are described. Specifically, FIG. 6A illustrates a top view of a single SiC MOSFET 20, and FIG. 6B illustrates a side view of the SiC MOSFET device 20. As illustrated, the SiC MOSFET 20 includes an E-field suppression layer 36, patterned to expose the source metal pad 66. As previously described, the E-field suppression layer 36 has a thickness T (e.g., 80 pm - 100 pm) that is sufficient to contain any electrical field 70 that may be produced at the termination region when the SiC MOSFET device 20 is operating at its highest voltage rating (e.g., 1700V). In addition to the previously described benefits of the thick E-field suppression layer 36, because the electric field 70 is reduced below levels of concern within the E-field suppression layer 36, any particles, debris or air bubbles that may be present on the top surface of the E-field suppression layer 36 will not impact operation of the device. Thus, when the SiC MOSFET device 20 is later packaged, thereby eliminating the ability to visually inspect the surface of the device 20 for such debris, the detrimental impact of any particles, debris or air bubbles (in the packaging material) will be mitigated, as any particles will not react with the residual electric fields due to the reduction of the electric field 70, within the E-field suppression layer 36. Also, illustrated in FIGS. 6 A and 6B are bonding elements 72 which are electrically coupled to the source metal pad 66 to provide electrical connection to the SiC MOSFET device 20. In one embodiment, the bonding elements 72 are aluminum wedge bond elements that may electrically couple the SiC MOSFET device 20 to external elements, devices or systems. As will be appreciated, other types of bonding elements (e.g., wire bonds, straps, etc.) and other conductive metals (e.g., copper, gold, etc.) may be used in certain embodiments.
[0050] FIGS. 7 A and 7B illustrate top and side views, respectively, of an alternative embodiment of the SiC MOSFET device 20, having an improved bonding structure, utilizing the E-field suppression layer 36. In order to increase the number of bonding elements 72 and provide better current density for the SiC MOSFET device 20, an additional layer of metallization 74 is provided over the entire SiC MOSFET device 20. Advantageously, in addition to the benefits described above, the E-field suppression layer 36 may also provide a dielectric layer as an insulative barrier between the metallization 74 and the underlying active areas of the SiC MOSFET device 20. In this embodiment, the E-field suppression layer 36 and the metallization 74 combine to provide a power overlay (POL) structure. POL structures may be advantageously employed for bonding to SiC MOSFET devices 20. As the current density of the device increases, the device’s total current may be limited by the ampacity of the wire connection to the source bond (e.g. limited cross sectional area). This is especially true for smaller die with relatively large areas of the die used for termination. As provided herein, the E-field suppression layer 36 formed over the termination region may be utilized as a POL dielectric layer in conjunction with a POL metallization layer 74 to form a POL structure that redistributes the bonding area to be larger than the original pad size (i.e., source metal pad 66), while maintaining electrical isolation from the underlying active regions of the SiC MOSFET device 20. The disclosed POL structure, incorporating the E-field suppression layer 36 disposed over the termination region, can also provide a re-metallization to be compatible with various metal types and various bonding techniques. For instance, the metallization 74 may be copper (Cu) with Nickel-Gold (NiAu) for better bonding. The number of bonding elements 72 may be increased because the size of the metallization 74 is larger than the underlying source metal pad 66. In one embodiment, the bonding elements 72 are aluminum wedge bond elements. In another embodiment, the bonding elements 72 are copper wedge bond elements. As will be appreciated, other types of bonding elements (e.g., wire bonds, straps, etc.) and other conductive metals may be used in certain embodiments.
[0051] FIGS. 8A and 8B illustrate top and side views, respectively, of an alternative embodiment of the SiC MOSFET device 20, having an improved bonding structure, utilizing the E-field suppression layer 36 and a bonding element 72 that may lower the on- resistance of the package during operation. As with the embodiment illustrated in FIGS. 7 A and 7B, the presently illustrated embodiment includes a POL structure for redistribution of the bonding region over a larger area. The POL structure includes the E-field suppression layer 36 (POL dielectric) and the metallization layer 74. The metallization 74 may be copper (Cu) with Nickel-Gold (NiAu) for better bonding. In the illustrated embodiment, the bonding element 72 may be a copper strap or copper clip bonding element that may electrically and physically coupled to the underlying metallization 74 using solder 76, for instance. As will be appreciated, other conductive adhesives may be used in place of the solder 76. Advantageously, the usage of copper clip bonding may lower the on- resistance of the package during operation.
[0052] This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to practice the invention, including making and using any devices or systems and performing any incorporated methods. The patentable scope of the invention is defined by the claims, and may include other examples that occur to those skilled in the art. Such other examples are intended to be within the scope of the claims if they have structural elements that do not differ from the literal language of the claims, or if they include equivalent structural elements with insubstantial differences from the literal languages of the claims.

Claims

1. A semiconductor device comprising:
an electric field (E-field) suppression layer formed over a termination region, wherein the E-field suppression layer is patterned with openings over metal contact areas, and wherein the E-field suppression layer comprises a thickness such that an electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
2. The semiconductor device of claim 1, wherein the device comprises a transistor, diode, MOSFET, JFET, IGBT, or thyristors.
3. The semiconductor device of claim 1, further comprising:
a substrate;
a semiconductor drift layer formed on the substrate;
a blocking junction formed in the drift layer; and
a junction termination region formed in the semiconductor drift layer and laterally adjacent to the blocking junction.
4. The semiconductor device of claim 3, wherein at least one of the substrate or drift layer comprises silicon carbide (SiC).
5. The semiconductor device of claim 1, wherein the maximum voltage is 900 volts to 10 KV.
6. The semiconductor device of claim 1, further comprising a passivation layer formed below the E-field suppression layer.
7. The semiconductor device of claim 6, comprising a dielectric layer formed over the passivation layer and below the E-field suppression layer.
8. The semiconductor device of claim 1, wherein the E-field suppression layer comprises a thickness in the range approximately 50 pm - 200 pm.
9. The semiconductor device of claim 1, wherein the E-field suppression layer comprises polyimide, polybenzoxazole (PBO), epoxy, bisbenzocyclobutene (BCB), polyetherimide (Ultem), polyetherimide, liquid crysal polymer (LCP), polysulfones, polyether ether ketone (PEEK), polyarylene ether ketone, fluoropolymer, or combinations thereof.
10. The semiconductor device of claim 1, comprising a power overlay (POL) structure configured to enlarge an underlying bonding area, wherein the POL structure comprises: the E-field suppression layer; and
a metallization layer formed at least partially above the E-field suppression layer.
11. The semiconductor device of claim 10, wherein the metallization layer is a re metallization layer.
12. The semiconductor device of claim 10, wherein the metallization layer extends into the openings, and wherein the metallization layer is electrically coupled to the metal contact areas through the openings.
13. The semiconductor device of claim 1, wherein the E-field suppression layer comprises a material applicable in dry film form.
14. A semiconductor device comprising:
a metal-oxide-semiconductor field-effect transistor (MOSFET) element; one or more isolation layers formed over a surface of the MOSFET element; and a patterned electric field (E-field) suppression layer formed over the one or more isolation layers, wherein the E-field suppression layer is configured to suppress an electrical field strength produced by the MOSFET element such that the electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
15. The semiconductor device of claim 14, wherein the one or more isolation layers comprise a passivation layer and a dielectric layer.
16. The semiconductor device of claim 14, wherein the E-field suppression layer comprises polyimide, polybenzoxazole (PBO), epoxy, bisbenzocyclobutene (BCB), polyetherimide (Ultem), polyetherimide, liquid crysal polymer (LCP), polysulfones, polyether ether ketone (PEEK), polyarylene ether ketone, fluoropolymer, or combinations thereof.
17. The semiconductor device of claim 14, wherein the E-field suppression layer comprises a thickness in the range approximately 50 pm - 200 pm.
18. The semiconductor device of claim 14, wherein the E-field suppression layer covers a termination region of the MOSFET element, and wherein the E-field suppression layer is patterned to expose an underlying gate pad, a source pad or both, of the SiC MOSFET element.
19. The semiconductor device of claim 18, further comprising a metallization layer disposed at least partially above the E-field suppression layer and extending into openings of the patterned E-field suppression layer such that the metallization layer is electrically coupled to the underlying gate pad, the source pad or both, of the SiC MOSFET element.
20. The semiconductor device of claim 19, wherein the metallization layer comprises an area that is greater than an area of the underlying gate pad, the source pad or both, of the SiC MOSFET element.
21. The semiconductor device of claim 14, wherein the MOSFET element comprises silicon carbide (SiC).
22. A semiconductor device, comprising:
a silicon carbide (SiC) substrate;
a termination region formed on the SiC substrate;
metal contact areas formed on the SiC substrate; and
an electric field (E-field) suppression layer formed over the termination region, wherein the E-field suppression layer is patterned with openings over metal contact areas, and wherein the E-field suppression layer comprises a thickness such that an electric field strength above the E-field suppression layer is below a dielectric strength of an adjacent material when the semiconductor device is operating at or below a maximum voltage.
23. The semiconductor device of claim 22, wherein the E-field suppression layer comprises a thickness in the range approximately 50 pm - 200 pm.
24. The semiconductor device of claim 22, wherein the E-field suppression layer comprises a thickness in the range approximately 80 pm - 100 pm.
25. The semiconductor device of claim 22, comprising a metallization layer formed at least partially above the E-field suppression layer.
26. The semiconductor device of claim 25, wherein the metallization layer extends into the openings, and wherein the metallization layer is electrically coupled to the metal contact areas through the openings.
27. The semiconductor device of claim 22, wherein the E-field suppression layer comprises polyimide, polybenzoxazole (PBO), epoxy, bisbenzocyclobutene (BCB), polyetherimide (Ultem), polyetherimide, liquid crysal polymer (LCP), polysulfones, polyether ether ketone (PEEK), polyarylene ether ketone, fluoropolymer, or combinations thereof.
PCT/US2019/065767 2018-12-14 2019-12-11 High voltage semiconductor devices having improved electric field suppression WO2020123682A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
CN201980088826.9A CN113287192A (en) 2018-12-14 2019-12-11 High voltage semiconductor device with improved electric field suppression
KR1020217021750A KR20210092835A (en) 2018-12-14 2019-12-11 High-voltage semiconductor devices with improved electric field suppression
JP2021533644A JP7241879B2 (en) 2018-12-14 2019-12-11 High voltage semiconductor device with improved field suppression
EP19897345.5A EP3895208A4 (en) 2018-12-14 2019-12-11 High voltage semiconductor devices having improved electric field suppression

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US16/220,979 2018-12-14
US16/220,979 US11538769B2 (en) 2018-12-14 2018-12-14 High voltage semiconductor devices having improved electric field suppression

Publications (1)

Publication Number Publication Date
WO2020123682A1 true WO2020123682A1 (en) 2020-06-18

Family

ID=71071873

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2019/065767 WO2020123682A1 (en) 2018-12-14 2019-12-11 High voltage semiconductor devices having improved electric field suppression

Country Status (6)

Country Link
US (1) US11538769B2 (en)
EP (1) EP3895208A4 (en)
JP (1) JP7241879B2 (en)
KR (1) KR20210092835A (en)
CN (1) CN113287192A (en)
WO (1) WO2020123682A1 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220223560A1 (en) * 2021-01-14 2022-07-14 Changxin Memory Technologies, Inc. Chip structure, packaging structure and manufacturing method of chip structure

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008043475A1 (en) * 2006-10-06 2008-04-17 Polyic Gmbh & Co. Kg Field effect transistor, and electric circuit
US20080286968A1 (en) * 2004-10-21 2008-11-20 Siliconix Technology C.V. Solderable top metal for silicon carbide semiconductor devices
US20110079792A1 (en) * 2009-10-02 2011-04-07 Arkansas Power Electronics International, Inc. Semiconductor device and method of fabricating the semiconductor device
KR101439281B1 (en) * 2013-04-24 2014-09-15 순천대학교 산학협력단 Heterostructure field effect transistor and its manufacturing method
US20150021617A1 (en) 2013-07-17 2015-01-22 Toyoda Gosei Co., Ltd. Semiconductor device
US20180174938A1 (en) 2016-12-19 2018-06-21 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device
CN108562813A (en) * 2018-04-02 2018-09-21 重庆大学 A kind of test device of SiC Mosfet electrical properties

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6573534B1 (en) 1995-09-06 2003-06-03 Denso Corporation Silicon carbide semiconductor device
US5969538A (en) 1996-10-31 1999-10-19 Texas Instruments Incorporated Semiconductor wafer with interconnect between dies for testing and a process of testing
US8178435B2 (en) 1998-12-21 2012-05-15 Megica Corporation High performance system-on-chip inductor using post passivation process
US6410356B1 (en) 2000-03-07 2002-06-25 General Electric Company Silicon carbide large area device fabrication apparatus and method
JP2005209861A (en) 2004-01-22 2005-08-04 Nippon Steel Corp Wafer-level package and method for manufacturing the same
JP2005327789A (en) 2004-05-12 2005-11-24 Sharp Corp Pressure-sensitive adhesive sheet for both dicing and die-bonding, and method of manufacturing semiconductor device using the same
US20070007983A1 (en) 2005-01-06 2007-01-11 Salmon Peter C Semiconductor wafer tester
US8318562B2 (en) 2007-04-02 2012-11-27 University Of South Carolina Method to increase breakdown voltage of semiconductor devices
TWI463581B (en) 2007-07-30 2014-12-01 Stats Chippac Ltd Semiconductor device and method of providing common voltage bus and wire bondable redistribution
CN101946322B (en) 2008-02-12 2012-12-19 三菱电机株式会社 Silicon carbide semiconductor device
US7943421B2 (en) 2008-12-05 2011-05-17 Taiwan Semiconductor Manufacturing Company, Ltd. Component stacking using pre-formed adhesive films
DE112010000882B4 (en) * 2009-02-24 2015-03-19 Mitsubishi Electric Corporation The silicon carbide semiconductor device
JP5601863B2 (en) * 2010-03-29 2014-10-08 三菱電機株式会社 Power semiconductor device
JP5664302B2 (en) * 2011-02-08 2015-02-04 株式会社デンソー Semiconductor device
DE112011105785B4 (en) * 2011-10-26 2015-05-13 Toyota Jidosha Kabushiki Kaisha Semiconductor device
US9343383B2 (en) 2012-03-02 2016-05-17 Cree, Inc. High voltage semiconductor devices including electric arc suppression material and methods of forming the same
JP5600698B2 (en) 2012-03-14 2014-10-01 株式会社 日立パワーデバイス Power semiconductor module with SiC element
JP6112699B2 (en) * 2012-03-30 2017-04-12 富士電機株式会社 Method for manufacturing silicon carbide semiconductor device and silicon carbide semiconductor device manufactured by the method
US9406762B2 (en) * 2012-05-17 2016-08-02 General Electric Company Semiconductor device with junction termination extension
JP2013247320A (en) 2012-05-29 2013-12-09 Inpaq Technology Co Ltd Method for preparing thin film device and method for preparing common mode filter using the same
US9299630B2 (en) 2012-07-30 2016-03-29 General Electric Company Diffusion barrier for surface mount modules
US9337163B2 (en) 2012-11-13 2016-05-10 General Electric Company Low profile surface mount package with isolated tab
JP5994604B2 (en) * 2012-11-28 2016-09-21 住友電気工業株式会社 Silicon carbide semiconductor device and manufacturing method thereof
WO2014122919A1 (en) 2013-02-05 2014-08-14 三菱電機株式会社 Insulating gate-type silicon carbide semiconductor device and method for manufacturing same
US9035395B2 (en) * 2013-04-04 2015-05-19 Monolith Semiconductor, Inc. Semiconductor devices comprising getter layers and methods of making and using the same
US9613843B2 (en) 2014-10-13 2017-04-04 General Electric Company Power overlay structure having wirebonds and method of manufacturing same
WO2016103434A1 (en) * 2014-12-26 2016-06-30 株式会社日立製作所 Semiconductor device, method for manufacturing same, and semiconductor module
WO2016166808A1 (en) * 2015-04-14 2016-10-20 三菱電機株式会社 Semiconductor device
US20170012010A1 (en) 2015-07-09 2017-01-12 Inpaq Technology Co., Ltd. Semiconductor package structure and method of the same
US10892237B2 (en) 2018-12-14 2021-01-12 General Electric Company Methods of fabricating high voltage semiconductor devices having improved electric field suppression

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080286968A1 (en) * 2004-10-21 2008-11-20 Siliconix Technology C.V. Solderable top metal for silicon carbide semiconductor devices
WO2008043475A1 (en) * 2006-10-06 2008-04-17 Polyic Gmbh & Co. Kg Field effect transistor, and electric circuit
US20110079792A1 (en) * 2009-10-02 2011-04-07 Arkansas Power Electronics International, Inc. Semiconductor device and method of fabricating the semiconductor device
KR101439281B1 (en) * 2013-04-24 2014-09-15 순천대학교 산학협력단 Heterostructure field effect transistor and its manufacturing method
US20150021617A1 (en) 2013-07-17 2015-01-22 Toyoda Gosei Co., Ltd. Semiconductor device
US20180174938A1 (en) 2016-12-19 2018-06-21 Panasonic Intellectual Property Management Co., Ltd. Semiconductor device
CN108562813A (en) * 2018-04-02 2018-09-21 重庆大学 A kind of test device of SiC Mosfet electrical properties

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP3895208A4

Also Published As

Publication number Publication date
CN113287192A (en) 2021-08-20
EP3895208A1 (en) 2021-10-20
US20200194387A1 (en) 2020-06-18
US11538769B2 (en) 2022-12-27
EP3895208A4 (en) 2022-09-07
JP2022513216A (en) 2022-02-07
KR20210092835A (en) 2021-07-26
JP7241879B2 (en) 2023-03-17

Similar Documents

Publication Publication Date Title
Liu Power electronic packaging: design, assembly process, reliability and modeling
JP2024050746A (en) Method for fabricating high voltage semiconductor devices with improved electric field suppression - Patents.com
JP6224292B2 (en) Semiconductor device and semiconductor module
Zhao et al. Flexible epoxy-resin substrate based 1.2 kV SiC half bridge module with ultra-low parasitics and high functionality
TWI638461B (en) Semiconductor device and power converter
JP2010232576A (en) Power semiconductor apparatus
JP2019050320A (en) Semiconductor device and method of manufacturing the same
WO2016103335A1 (en) Semiconductor device and power conversion device using same
JPWO2016016970A1 (en) SEMICONDUCTOR DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND POWER CONVERSION DEVICE
US11538769B2 (en) High voltage semiconductor devices having improved electric field suppression
CN107680944A (en) Power semiconductor modular
EP4084064A1 (en) Semiconductor device
US9453977B2 (en) Assembly of integrated circuit chips having an overvoltage protection component
JP2019195013A (en) Semiconductor device and manufacturing method thereof
US9960131B2 (en) Method for thermo-mechanical stress reduction in semiconductor devices and corresponding device
EP3401954B1 (en) Semiconductor device
US8836150B2 (en) Semiconductor device
WO2017216991A1 (en) Semiconductor apparatus, method for manufacturing semiconductor apparatus, semiconductor module, and power conversion apparatus
JP2017143185A (en) Semiconductor device and manufacturing method of the same
EP3324434B1 (en) Semiconductor assembly with bonding pedestal and method for operating such semiconductor assembly
US10186607B2 (en) Power semiconductor device including a semiconductor switching element
US20120112308A1 (en) Semiconductor device, semiconductor group member and semiconductor device manufacturing method
Ye et al. Surge Current Test of SiC MOSFET with Planar Assembly and Joining Technology
Ke et al. Investigation of Package Effects on the Edge Termination E-Field for HV WBG Power Semiconductors
US20140175658A1 (en) Anchoring a trace on a substrate to reduce peeling of the trace

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 19897345

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2021533644

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 20217021750

Country of ref document: KR

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 2019897345

Country of ref document: EP

Effective date: 20210714