WO2017116658A1 - Low power sense amplifier for a flash memory system - Google Patents

Low power sense amplifier for a flash memory system Download PDF

Info

Publication number
WO2017116658A1
WO2017116658A1 PCT/US2016/065936 US2016065936W WO2017116658A1 WO 2017116658 A1 WO2017116658 A1 WO 2017116658A1 US 2016065936 W US2016065936 W US 2016065936W WO 2017116658 A1 WO2017116658 A1 WO 2017116658A1
Authority
WO
WIPO (PCT)
Prior art keywords
flash memory
memory cell
sense amplifier
bit line
array
Prior art date
Application number
PCT/US2016/065936
Other languages
French (fr)
Inventor
Xiaozhou QIAN
Xiao Yan PI
Kai Man YUE
Qing RAO
Lisa BIAN
Original Assignee
Silicon Storage Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from CN201511030454.4A external-priority patent/CN106935267B/en
Application filed by Silicon Storage Technology, Inc. filed Critical Silicon Storage Technology, Inc.
Priority to KR1020187018054A priority Critical patent/KR102133106B1/en
Priority to JP2018533738A priority patent/JP6686148B2/en
Priority to EP16882287.2A priority patent/EP3384497B1/en
Priority to EP21211953.1A priority patent/EP3982365B1/en
Priority to TW105143902A priority patent/TWI633555B/en
Priority to TW107120201A priority patent/TWI670718B/en
Publication of WO2017116658A1 publication Critical patent/WO2017116658A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits
    • G11C16/28Sensing or reading circuits; Data output circuits using differential sensing or reference cells, e.g. dummy cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/062Differential amplifiers of non-latching type, e.g. comparators, long-tailed pairs
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/32Timing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/22Control and timing of internal memory operations
    • G11C2207/2254Calibration
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/14Dummy cell management; Sense reference voltage generators

Definitions

  • Flash memory systems are well-known.
  • a sense amplifier is used to read data from a flash memory cell.
  • Figure 1 depicts a prior art sense amplifier 100.
  • Sense amplifier 100 comprises selected flash memory cell 102, which is the cell to be read.
  • Sense amplifier 100 also comprises reference flash memory cell 122, against which selected flash memory cell 102 is compared.
  • PMOS transistors 104, 106, 124, and 126 and NMOS transistors 108, 110, 112, 128, and 130 are arranged as shown.
  • PMOS transistor 104 is controlled by CASREF (column address strobe reference)
  • PMOS 106 is controlled by SEN_B (sense amplifier enable, active low)
  • NMOS transistors 108, 112, and 128 are controlled by ATD (address transition detection, which detects a change in the received address)
  • NMOS transistors 110 and 130 are controlled by YMUX (Y multiplexor) which activates a BL (bit line).
  • Selected flash memory cell 102 receives WL (word line) and SL (source line)
  • reference memory cell 122 receives SL (source line).
  • Comparator 130 receives two inputs that are directly related to the current drawn by selected flash memory cell 102 and reference memory cell 122, and the output SOUT is directly indicative of the data value stored in selected flash memory cell 102.
  • reference memory cell 122 and its associated circuitry typically are provided in a separate read bank than the read bank in which selected memory cell 102 is located, which requires a large die area and more power consumption for additional Y-decoding.
  • the CASREF signal also is sensitive to noise, and the CASREF circuit also consumes significant standby current.
  • What is needed is an improved sense amplifier design for a flash memory system that consumes less power than prior art sense amplifier solutions. What is further needed is an embodiment of a sense amplifier that does not require a separate read bank of memory cells. What is further needed is a sense amplifier that can accurately detect small differences in current drawn by selected flash memory cell 102 and reference memory cell 122, as might be required during a MarginO/1 mode.
  • FIG. 1 depicts a prior art sense amplifier in a flash memory system.
  • FIG. 2 depicts an embodiment of a low power sense amplifier for a flash memory system.
  • FIG. 3A depicts a timing comparison circuit for use in the low power sense amplifier of FIG. 2.
  • FIG. 3B depicts another timing comparison circuit for use in the low power sense amplifier of FIG. 2.
  • FIG. 4 depicts a flash memory system utilizing one of the sense amplifier embodiments disclosed herein.
  • FIG. 5 depicts a flash memory system comprising sense amplifiers with programmable bit line loading.
  • FIG. 6 depicts an embodiment of a programmable bit line loading circuit for use in the system of FIG 5.
  • FIG. 7 depicts another embodiment of a programmable bit line loading circuit for use in the system of FIG 5.
  • FIG. 8 depicts another embodiment of a programmable bit line loading circuit for use in the system of FIG 5.
  • Figure 2 depicts sense amplifier 200.
  • Sense amplifier 200 comprises reference circuit 280 and read circuit 290.
  • Reference circuit 280 comprises reference memory cell 206, NMOS transistors 202, 204, and 220, PMOS transistor 212, reference bit line 208, level shifter 214, inverter 218, and NOR gate 216, all configured as shown.
  • NMOS transistor 202 is controlled by ATD (address transition detection)
  • NMOS transistor 204 is controlled by YMUX (Y multiplexor)
  • NMOS transistor 220 is controlled by a BIAS signal.
  • NOR gate 216 receives ATD as one of its inputs.
  • Read circuit 290 comprises selected memory cell 236, NMOS transistors 232, 234, and 250, PMOS transistor 242, bit line 238, level shifter 244, inverter 248, and NOR gate 246, all configured as shown.
  • NMOS transistor 232 is controlled by ATD (address transition detection)
  • NMOS transistor 234 is controlled by YMUX (Y multiplexor)
  • NMOS transistor 250 is controlled by a BIAS signal.
  • NOR gate 246 receives ATD as one of its inputs.
  • reference circuit 280 and read circuit 290 are identical, except that reference circuit 280 comprises reference memory cell 206, and read circuit 290 comprises selected memory cell 236.
  • sense amplifier 200 works as follows. Prior to a read operation, the BIAS signal is high, which pulls the voltage at the output of inverters 218 and 248 to ground through NMOS transistors 220 and 250, which causes ROUT and SOUT to be high. At the beginning of a read operation, ATD goes high, which signifies a detection in the change of the address received by the memory system, which coincides with the beginning of a read operation.
  • NMOS transistors 202 and 232 are turned on, as are NMOS transistors 204 and 234 by YMUX. This allows reference cell 206 and selected memory cell 236 to draw current. Concurrently, reference bit line 208 and bit line 238 will begin charging.
  • BIAS also goes low at the beginning of the read operation. At this stage, PMOS transistors 212 and 242 are off, as the voltage on its gate will be high.
  • ATD will then go low, which shuts off NMOS transistors 202 and 232.
  • Reference bit line 208 will begin discharging through reference cell 206. As it does so, the voltage of reference bit line 208 will decrease, and at some point will drop low enough (below VREF) such that PMOS transistor 212 turns on. This causes ROUT to drop to low.
  • bit line 238 also is discharging through selected memory cell 236. As it does so, the voltage of bit line 238 will decrease, and at some point will drop low enough (below VREF) such that PMOS transistor 242 turns on. This causes SOUT to drop to low.
  • each sense amplifier has a local feedback (216, 218 or 246, 248) to cut off its bias current, which reduces the power consumption.
  • reference circuit 280 there is a race condition between reference circuit 280 and read circuit 290. If selected memory cell 236 draws more current than reference cell 206 (which would be the case if selected memory cell 236 is storing a " 1" value), then SOUT will drop to low before ROUT drops to low. But if selected memory cell 236 draws less current than reference cell 206 (which would be the case if selected memory cell 236 is storing a "0" value), then SOUT will drop to low after ROUT drops to low. Thus, the timing of SOUT and ROUT dropping to low indicates the value stored in selected memory cell 236.
  • SOUT and ROUT are input into timing comparison circuit 260, and the output is DOUT, which indicates the value stored in selected memory cell 236.
  • FIG. 3A depicts a first embodiment of timing comparison circuit 260.
  • timing comparison circuit 260 comprises flip-flop 310, with SOUT as the D input, ROUT as the active low clock CK, and DOUT as the output.
  • SOUT the D input
  • ROUT the active low clock CK
  • DOUT the output.
  • FIG. 3B depicts a second embodiment of timing comparison circuit 260.
  • Timing comparison circuit 260 comprises inverters 320 and 322 and NAND gates 324 and 326 configured as shown, with SOUT and ROUT as inputs, and DOUT as the output.
  • SOUT goes low before SOUT
  • DOUT will output a "0,” indicating that selected memory cell 236 is storing a "0.”
  • DOUT goes low after SOUT
  • DOUT will output a " 1,” indicating that selected memory cell 236 is storing a " 1.”
  • FIG. 4 depicts flash memory system 400 utilizing sense amplifier 200 of Figures 2, 3A, and 3B.
  • Flash memory system 400 comprises main array 410 (comprising an array of flash memory cells, such as selected flash memory cell 236), reference array 420 (comprising an array of reference memory cells, such as reference memory cell 206), N+l YMUX's 430, N+l sense amplifiers 440 (each according to the design of sense amplifier 200), and N+l timing
  • comparison circuits 450 (each according the design of Figures 3A or 3B).
  • flash memory system 400 is capable of reading (sensing) N+l bits at a time. Each bit is associated with one YMUX 430, one sense amplifier 440, and one timing comparison circuit 450 is used.
  • Sense amplifier 200 consumes less power than prior art sense amplifier 100
  • Sense amplifier 200 utilizes a small bias current during the sense operation instead of a larger reference current, and the small bias current is automatically cutoff after SOUT goes low.
  • using the same type of YMUX for the reference cell and selected memory cell results in good transistor matching. In this embodiment, an extra read bank is not required.
  • Flash memory system 500 comprises main array 410, reference array 420, YMUXs 430, sense amplifiers 440, reference sense amplifier 445, main array 560, dummy array 470, YMUXs 450, reference YMUX 480, and reference YMUX 490.
  • a selected memory cell 236 is connected to one of the sense amplifiers 440. That same sense amplifier is connected to one or more bit lines coupled to memory cells in main array 560.
  • a reference memory cell 206 is connected to reference sense amplifier 445, which is connected to one or more bit lines coupled to memory cells in dummy array 470.
  • the number of bit lines and memory cells connected to a sense amplifier can change, which is a desirable feature for specific operation conditions (such as marginO/1 read modes).
  • sense amplifier 440 is selectively coupled to representative memory cells 611, 612, and 613 in main array 460 through YMUXs 450.
  • Reference sense amplifier 445 is selectively coupled to representative reference memory cells 661, 662, and 663 in reference array 470 through
  • RYMUXs 490 the number of bit lines and memory cells connected to a sense amplifier can change, which might is a desirable feature as operation conditions (such as temperature) changes.
  • sense amplifier 440 is selectively coupled to representative memory cells 611, 612, and 613 in main array 460 through YMUXs 450, respectively.
  • Reference sense amplifier 445 is coupled in a fixed manner to reference memory cells 661 in reference array 470 through RYMUX 490. Thus, in this embodiment, reference sense amplifier 445 is coupled only to one reference memory cell and bit line.
  • sense amplifier 440 is selectively coupled to representative memory cells 611, 612, and 613 in main array 460 through YMUXs 450.
  • Sense amplifier 440 also is coupled to extra YMUX 801.
  • Reference sense amplifier 445 is selectively coupled to representative reference memory cells 661, 662, and 663 in reference array 470 through RYMUXs 490. In addition, reference sense amplifier 445 is coupled to extra RYMUX 811 and reference memory cell 851.
  • FIG. 5 provides a new method of implementing a margin 0/1 test mode.
  • the bit line loading on a sense amplifier is enlarged (from one bit line to N+1 bit lines) in order to distinguish very minor current differences for the 0/1 margin test mode.
  • No current mirrors are used, which reduces both coupling and mismatching offsets of the prior art while using only a small area for the circuitry.
  • References to the present invention herein are not intended to limit the scope of any claim or claim term, but instead merely make reference to one or more features that may be covered by one or more of the claims. Materials, processes and numerical examples described above are exemplary only, and should not be deemed to limit the claims.
  • the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed there between) and “indirectly on” (intermediate materials, elements or space disposed there between).
  • the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed there between) and “indirectly adjacent” (intermediate materials, elements or space disposed there between).
  • forming an element "over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements there between, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.

Abstract

Multiple embodiments of a low power sense amplifier for use in a flash memory system are disclosed. In some embodiments, the loading on a sense amplifier can be adjusted by selectively attaching one or more bit lines to the sense amplifier, where the one or more bit lines each is coupled to an extraneous memory cell.

Description

LOW POWER SENSE AMPLIFIER FOR A FLASH MEMORY SYSTEM
PRIORITY CLAIM
This application claims priority to Chinese Patent Application No. 201511030454.4 filed on December 31, 2015 and titled "Low Power Sense Amplifier For A Flash Memory System" which is incorporated by reference herein.
TECHNICAL FIELD
[0001] Multiple embodiments of a low power sense amplifier for use in a flash memory system are disclosed.
BACKGROUND OF THE INVENTION [0002] Flash memory systems are well-known. In typical flash memory systems, a sense amplifier is used to read data from a flash memory cell. Figure 1 depicts a prior art sense amplifier 100. Sense amplifier 100 comprises selected flash memory cell 102, which is the cell to be read. Sense amplifier 100 also comprises reference flash memory cell 122, against which selected flash memory cell 102 is compared. PMOS transistors 104, 106, 124, and 126 and NMOS transistors 108, 110, 112, 128, and 130 are arranged as shown. PMOS transistor 104 is controlled by CASREF (column address strobe reference), PMOS 106 is controlled by SEN_B (sense amplifier enable, active low), NMOS transistors 108, 112, and 128 are controlled by ATD (address transition detection, which detects a change in the received address), and NMOS transistors 110 and 130 are controlled by YMUX (Y multiplexor) which activates a BL (bit line). Selected flash memory cell 102 receives WL (word line) and SL (source line), and reference memory cell 122 receives SL (source line). Comparator 130 receives two inputs that are directly related to the current drawn by selected flash memory cell 102 and reference memory cell 122, and the output SOUT is directly indicative of the data value stored in selected flash memory cell 102.
[0003] One drawback of prior art sense amplifier 100 is that a constant current is drawn by reference memory cell 122 and its associated circuitry, which results in significant power consumption. In addition, reference memory cell 122 and its associated circuitry typically are provided in a separate read bank than the read bank in which selected memory cell 102 is located, which requires a large die area and more power consumption for additional Y-decoding. Also, the CASREF signal also is sensitive to noise, and the CASREF circuit also consumes significant standby current.
[0004] What is needed is an improved sense amplifier design for a flash memory system that consumes less power than prior art sense amplifier solutions. What is further needed is an embodiment of a sense amplifier that does not require a separate read bank of memory cells. What is further needed is a sense amplifier that can accurately detect small differences in current drawn by selected flash memory cell 102 and reference memory cell 122, as might be required during a MarginO/1 mode.
SUMMARY OF THE INVENTION
[0005] Multiple embodiments of a low power sense amplifier for use in a flash memory system are disclosed.
BRIEF DESCRIPTION OF THE DRAWINGS
[0006] FIG. 1 depicts a prior art sense amplifier in a flash memory system.
[0007] FIG. 2 depicts an embodiment of a low power sense amplifier for a flash memory system.
[0008] FIG. 3A depicts a timing comparison circuit for use in the low power sense amplifier of FIG. 2. [0009] FIG. 3B depicts another timing comparison circuit for use in the low power sense amplifier of FIG. 2.
[0010] FIG. 4 depicts a flash memory system utilizing one of the sense amplifier embodiments disclosed herein.
[0011] FIG. 5 depicts a flash memory system comprising sense amplifiers with programmable bit line loading.
[0012] FIG. 6 depicts an embodiment of a programmable bit line loading circuit for use in the system of FIG 5.
[0013] FIG. 7 depicts another embodiment of a programmable bit line loading circuit for use in the system of FIG 5.
[0014] FIG. 8 depicts another embodiment of a programmable bit line loading circuit for use in the system of FIG 5.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0015] Figure 2 depicts sense amplifier 200. Sense amplifier 200 comprises reference circuit 280 and read circuit 290.
[0016] Reference circuit 280 comprises reference memory cell 206, NMOS transistors 202, 204, and 220, PMOS transistor 212, reference bit line 208, level shifter 214, inverter 218, and NOR gate 216, all configured as shown. NMOS transistor 202 is controlled by ATD (address transition detection), NMOS transistor 204 is controlled by YMUX (Y multiplexor), and NMOS transistor 220 is controlled by a BIAS signal. NOR gate 216 receives ATD as one of its inputs.
[0017] Read circuit 290 comprises selected memory cell 236, NMOS transistors 232, 234, and 250, PMOS transistor 242, bit line 238, level shifter 244, inverter 248, and NOR gate 246, all configured as shown. NMOS transistor 232 is controlled by ATD (address transition detection), NMOS transistor 234 is controlled by YMUX (Y multiplexor), and NMOS transistor 250 is controlled by a BIAS signal. NOR gate 246 receives ATD as one of its inputs. Thus, reference circuit 280 and read circuit 290 are identical, except that reference circuit 280 comprises reference memory cell 206, and read circuit 290 comprises selected memory cell 236.
[0018] In operation, sense amplifier 200 works as follows. Prior to a read operation, the BIAS signal is high, which pulls the voltage at the output of inverters 218 and 248 to ground through NMOS transistors 220 and 250, which causes ROUT and SOUT to be high. At the beginning of a read operation, ATD goes high, which signifies a detection in the change of the address received by the memory system, which coincides with the beginning of a read operation. NMOS transistors 202 and 232 are turned on, as are NMOS transistors 204 and 234 by YMUX. This allows reference cell 206 and selected memory cell 236 to draw current. Concurrently, reference bit line 208 and bit line 238 will begin charging. BIAS also goes low at the beginning of the read operation. At this stage, PMOS transistors 212 and 242 are off, as the voltage on its gate will be high.
[0019] ATD will then go low, which shuts off NMOS transistors 202 and 232. Reference bit line 208 will begin discharging through reference cell 206. As it does so, the voltage of reference bit line 208 will decrease, and at some point will drop low enough (below VREF) such that PMOS transistor 212 turns on. This causes ROUT to drop to low. Meanwhile, bit line 238 also is discharging through selected memory cell 236. As it does so, the voltage of bit line 238 will decrease, and at some point will drop low enough (below VREF) such that PMOS transistor 242 turns on. This causes SOUT to drop to low. Once ROUT/SOUT drop to low, each sense amplifier has a local feedback (216, 218 or 246, 248) to cut off its bias current, which reduces the power consumption. [0020] Essentially, there is a race condition between reference circuit 280 and read circuit 290. If selected memory cell 236 draws more current than reference cell 206 (which would be the case if selected memory cell 236 is storing a " 1" value), then SOUT will drop to low before ROUT drops to low. But if selected memory cell 236 draws less current than reference cell 206 (which would be the case if selected memory cell 236 is storing a "0" value), then SOUT will drop to low after ROUT drops to low. Thus, the timing of SOUT and ROUT dropping to low indicates the value stored in selected memory cell 236.
[0021] SOUT and ROUT are input into timing comparison circuit 260, and the output is DOUT, which indicates the value stored in selected memory cell 236.
[0022] Figure 3A depicts a first embodiment of timing comparison circuit 260. Here, timing comparison circuit 260 comprises flip-flop 310, with SOUT as the D input, ROUT as the active low clock CK, and DOUT as the output. When ROUT goes low before SOUT, then DOUT will output a "0," indicating that selected memory cell 236 is storing a "0." When ROUT goes low after SOUT, then DOUT will output a " 1," indicating that selected memory cell 236 is storing a
[0023] Figure 3B depicts a second embodiment of timing comparison circuit 260. Timing comparison circuit 260 comprises inverters 320 and 322 and NAND gates 324 and 326 configured as shown, with SOUT and ROUT as inputs, and DOUT as the output. When ROUT goes low before SOUT, then DOUT will output a "0," indicating that selected memory cell 236 is storing a "0." When ROUT goes low after SOUT, then DOUT will output a " 1," indicating that selected memory cell 236 is storing a " 1."
[0024] Figure 4 depicts flash memory system 400 utilizing sense amplifier 200 of Figures 2, 3A, and 3B. Flash memory system 400 comprises main array 410 (comprising an array of flash memory cells, such as selected flash memory cell 236), reference array 420 (comprising an array of reference memory cells, such as reference memory cell 206), N+l YMUX's 430, N+l sense amplifiers 440 (each according to the design of sense amplifier 200), and N+l timing
comparison circuits 450 (each according the design of Figures 3A or 3B). Here, flash memory system 400 is capable of reading (sensing) N+l bits at a time. Each bit is associated with one YMUX 430, one sense amplifier 440, and one timing comparison circuit 450 is used.
[0025] Sense amplifier 200 consumes less power than prior art sense amplifier 100 Sense amplifier 200 utilizes a small bias current during the sense operation instead of a larger reference current, and the small bias current is automatically cutoff after SOUT goes low. In addition, using the same type of YMUX for the reference cell and selected memory cell results in good transistor matching. In this embodiment, an extra read bank is not required.
[0026] Another embodiment is shown in Figure 5, which depicts flash memory system 500. Flash memory system 500 comprises main array 410, reference array 420, YMUXs 430, sense amplifiers 440, reference sense amplifier 445, main array 560, dummy array 470, YMUXs 450, reference YMUX 480, and reference YMUX 490. During operation, a selected memory cell 236 is connected to one of the sense amplifiers 440. That same sense amplifier is connected to one or more bit lines coupled to memory cells in main array 560. Similarly, during operation, a reference memory cell 206 is connected to reference sense amplifier 445, which is connected to one or more bit lines coupled to memory cells in dummy array 470. Thus, the number of bit lines and memory cells connected to a sense amplifier can change, which is a desirable feature for specific operation conditions (such as marginO/1 read modes).
[0027] An embodiment of the design of Figure 4 is shown in Figure 6. In Figure 6, sense amplifier 440 is selectively coupled to representative memory cells 611, 612, and 613 in main array 460 through YMUXs 450. Reference sense amplifier 445 is selectively coupled to representative reference memory cells 661, 662, and 663 in reference array 470 through
RYMUXs 490. Thus, the number of bit lines and memory cells connected to a sense amplifier can change, which might is a desirable feature as operation conditions (such as temperature) changes.
[0028] Another embodiment of the design of Figure 4 is shown in Figure 7. In Figure 7, sense amplifier 440 is selectively coupled to representative memory cells 611, 612, and 613 in main array 460 through YMUXs 450, respectively. Reference sense amplifier 445 is coupled in a fixed manner to reference memory cells 661 in reference array 470 through RYMUX 490. Thus, in this embodiment, reference sense amplifier 445 is coupled only to one reference memory cell and bit line.
[0029] Another embodiment of the design of Figure 4 is shown in Figure 8. In Figure 8, sense amplifier 440 is selectively coupled to representative memory cells 611, 612, and 613 in main array 460 through YMUXs 450. Sense amplifier 440 also is coupled to extra YMUX 801.
Reference sense amplifier 445 is selectively coupled to representative reference memory cells 661, 662, and 663 in reference array 470 through RYMUXs 490. In addition, reference sense amplifier 445 is coupled to extra RYMUX 811 and reference memory cell 851.
[0030] The embodiment of Figures 5 provides a new method of implementing a margin 0/1 test mode. The bit line loading on a sense amplifier is enlarged (from one bit line to N+1 bit lines) in order to distinguish very minor current differences for the 0/1 margin test mode. No current mirrors are used, which reduces both coupling and mismatching offsets of the prior art while using only a small area for the circuitry. [0031] References to the present invention herein are not intended to limit the scope of any claim or claim term, but instead merely make reference to one or more features that may be covered by one or more of the claims. Materials, processes and numerical examples described above are exemplary only, and should not be deemed to limit the claims. It should be noted that, as used herein, the terms "over" and "on" both inclusively include "directly on" (no intermediate materials, elements or space disposed there between) and "indirectly on" (intermediate materials, elements or space disposed there between). Likewise, the term "adjacent" includes "directly adjacent" (no intermediate materials, elements or space disposed there between) and "indirectly adjacent" (intermediate materials, elements or space disposed there between). For example, forming an element "over a substrate" can include forming the element directly on the substrate with no intermediate materials/elements there between, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.

Claims

What Is Claimed Is:
1. A flash memory system, comprising:
a first circuit comprising a selected flash memory cell to be read and a first bit line, wherein during a read operation the first bit line is discharged through the selected flash memory cell;
a second circuit comprising a reference flash memory cell and a second bit line, wherein during a read operation the second bit line is discharged through the reference flash memory cell; a timing comparison circuit for outputting a first value when the voltage of the first bit line drops below a voltage threshold before the voltage of the second bit line during a read operation and for outputting a second value when the voltage of the second bit line drops below the voltage threshold before the voltage of the first bit line during a read operation, wherein the first value and second value each indicate a value stored in the selected flash memory cell.
2. The flash memory system of claim 1, wherein the timing comparison circuit comprises a flip-flop.
3. The flash memory system of claim 1, wherein the timing comparison circuit comprises two inverters and two NAND gates.
4. The flash memory system of claim 1, wherein the first bit line and second bit line are charged prior to a read operation.
5. The flash memory system of claim 1, wherein the selected flash memory cell is coupled to the timing comparison circuit during a read operation by a multiplexor.
6. The flash memory system of claim 5, wherein the reference flash memory cell is coupled to the timing comparison circuit during a read operation by a multiplexor.
7. A flash memory system, comprising:
a first array of flash memory cells, the first array comprising a selected flash memory cell;
a second array of flash memory cells;
a third array of flash memory cells, the third array comprising a reference memory cell; a fourth array of flash memory cells;
a sense amplifier coupled to the selected flash memory cell and to a programmable number of flash memory bit lines in the second array; and
a reference sense amplifier coupled to the reference memory cell and to a programmable number of flash memory bit lines in the fourth array;
wherein a value stored in the selected flash memory cell is determined using the selected flash memory cell and the reference memory cell.
8. The flash memory system of claim 7, wherein the sense amplifier is coupled to a programmable number of flash memory bit lines in the second array through a programmable number of multiplexors.
9. The flash memory system of claim 9, wherein the reference sense amplifier is coupled to a programmable number of flash memory bit lines in the fourth array through a programmable number of multiplexors.
PCT/US2016/065936 2015-12-31 2016-12-09 Low power sense amplifier for a flash memory system WO2017116658A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
KR1020187018054A KR102133106B1 (en) 2015-12-31 2016-12-09 Low Power Sense Amplifier for Flash Memory System
JP2018533738A JP6686148B2 (en) 2015-12-31 2016-12-09 Low power sense amplifier for flash memory system
EP16882287.2A EP3384497B1 (en) 2015-12-31 2016-12-09 Low power sense amplifier for a flash memory system
EP21211953.1A EP3982365B1 (en) 2015-12-31 2016-12-09 Low power sense amplifier for a flash memory system
TW105143902A TWI633555B (en) 2015-12-31 2016-12-29 Low power sense amplifier for a flash memory system
TW107120201A TWI670718B (en) 2015-12-31 2016-12-29 Low power sense amplifier for a flash memory system

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
CN201511030454.4 2015-12-31
CN201511030454.4A CN106935267B (en) 2015-12-31 2015-12-31 Low power sense amplifier for flash memory system
US15/371,496 2016-12-07
US15/371,496 US10199109B2 (en) 2015-12-31 2016-12-07 Low power sense amplifier for a flash memory system

Publications (1)

Publication Number Publication Date
WO2017116658A1 true WO2017116658A1 (en) 2017-07-06

Family

ID=59225805

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2016/065936 WO2017116658A1 (en) 2015-12-31 2016-12-09 Low power sense amplifier for a flash memory system

Country Status (1)

Country Link
WO (1) WO2017116658A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110998736A (en) * 2017-08-25 2020-04-10 硅存储技术股份有限公司 Improved sense amplifier circuit for reading data in flash memory cells

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6272062B1 (en) * 2000-05-31 2001-08-07 Infineon Technologies Ag Semiconductor memory with programmable bitline multiplexers
US7280405B2 (en) * 2004-12-14 2007-10-09 Tower Semiconductor Ltd. Integrator-based current sensing circuit for reading memory cells
US8391071B2 (en) * 2010-10-27 2013-03-05 Kabushiki Kaisha Toshiba Readout circuit and semiconductor storage device
US8964477B2 (en) * 2012-04-11 2015-02-24 Fujitsu Semiconductor Limited Nonvolatile memory, electronic apparatus, and verification method

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6272062B1 (en) * 2000-05-31 2001-08-07 Infineon Technologies Ag Semiconductor memory with programmable bitline multiplexers
US7280405B2 (en) * 2004-12-14 2007-10-09 Tower Semiconductor Ltd. Integrator-based current sensing circuit for reading memory cells
US8391071B2 (en) * 2010-10-27 2013-03-05 Kabushiki Kaisha Toshiba Readout circuit and semiconductor storage device
US8964477B2 (en) * 2012-04-11 2015-02-24 Fujitsu Semiconductor Limited Nonvolatile memory, electronic apparatus, and verification method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP3384497A4 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110998736A (en) * 2017-08-25 2020-04-10 硅存储技术股份有限公司 Improved sense amplifier circuit for reading data in flash memory cells
CN110998736B (en) * 2017-08-25 2023-11-28 硅存储技术股份有限公司 Improved sense amplifier circuit for reading data in flash memory cells

Similar Documents

Publication Publication Date Title
US7369450B2 (en) Nonvolatile memory having latching sense amplifier and method of operation
US10199109B2 (en) Low power sense amplifier for a flash memory system
KR101623296B1 (en) Memory with redundant sense amplifier
US8339886B2 (en) Amplifier sensing
JP2009230827A (en) Semiconductor memory device
US7787317B2 (en) Memory circuit and tracking circuit thereof
US7639555B1 (en) Test circuit device for semiconductor memory apparatus
US9076556B2 (en) Memory with bit line current injection
EP3807881B1 (en) Improved sense amplifier for a flash memory system
US10366764B2 (en) Sense amplifier for detecting data read from memory cell
WO2017116658A1 (en) Low power sense amplifier for a flash memory system
US8953395B2 (en) Memory with variable strength sense amplifier
US8854083B2 (en) Sensing amplifier using capacitive coupling to realize dynamic reference voltage
KR20180057771A (en) Sense Amplifier Driving Device
KR20210025036A (en) Sense Amplifier Driving Device
JP2009163807A (en) Method for detecting fault of memory cell and semiconductor memory device

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 16882287

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 20187018054

Country of ref document: KR

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1020187018054

Country of ref document: KR

ENP Entry into the national phase

Ref document number: 2018533738

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE