WO2013115947A2 - Balancing voltages between battery banks - Google Patents

Balancing voltages between battery banks Download PDF

Info

Publication number
WO2013115947A2
WO2013115947A2 PCT/US2013/020938 US2013020938W WO2013115947A2 WO 2013115947 A2 WO2013115947 A2 WO 2013115947A2 US 2013020938 W US2013020938 W US 2013020938W WO 2013115947 A2 WO2013115947 A2 WO 2013115947A2
Authority
WO
WIPO (PCT)
Prior art keywords
bank
terminals
capacitor
phase
coupled
Prior art date
Application number
PCT/US2013/020938
Other languages
French (fr)
Other versions
WO2013115947A3 (en
Inventor
William C. Athas
Thomas C. Greening
Original Assignee
Apple Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US13/360,980 external-priority patent/US8933665B2/en
Application filed by Apple Inc. filed Critical Apple Inc.
Publication of WO2013115947A2 publication Critical patent/WO2013115947A2/en
Publication of WO2013115947A3 publication Critical patent/WO2013115947A3/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J7/00Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
    • H02J7/0013Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries acting upon several batteries simultaneously or sequentially
    • H02J7/0014Circuits for equalisation of charge between batteries
    • H02J7/0019Circuits for equalisation of charge between batteries using switched or multiplexed charge circuits
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps

Definitions

  • the disclosed embodiments generally relate to battery packs comprised of multiple battery banks which are coupled together in series. More specifically, the disclosed embodiments relate to a method and an apparatus for balancing voltages between battery banks within a battery pack.
  • Battery performance is critical to the effective operation of portable computing devices, such as laptop computers.
  • battery banks inside portable computing devices are typically stacked in series inside a battery pack. This
  • a battery bank can include one or more battery cells which are electrically connected together in parallel.
  • the battery pack can suffer from an imbalance condition.
  • bank imbalance conditions can exist in new battery packs due to manufacturing variations between the banks, or they also can arise over the life of a battery pack as bank capacities degrade at different rates over time.
  • An imbalanced battery pack has reduced capacity because the bank with the highest state-of-charge will cause the charging process to terminate, which means that banks with a lower state-of-charge never get fully charged.
  • the bank with the least charge can cause the discharging process to stop, even though charge may remain in other banks.
  • Passive balancers operate by switching resistances in parallel with selected battery banks during the charging process. These resistances act to divert current around the selected banks during the charging process, which causes the selected banks to charge more slowly, which facilitates equalizing the voltages across the banks during the charging process. Although passive balancers can equalize bank voltages during the charging process, they do not alleviate imbalance problems that arise during the discharging process.
  • active balancers are inductor based and can operate at any time, for example while the battery pack is charging, discharging or at rest. Active balancers operate by selectively coupling inductors to battery banks to move current between the battery banks. Unfortunately, such active balancers can create safety problems. For example, if the switching process is not controlled carefully or if there is a failure in a switch, it is possible to push too much current into a battery bank, which can damage the battery bank.
  • the disclosed embodiments provide a system that balances voltages between battery banks.
  • the system includes a plurality of battery banks, including a first bank and a second bank, and a first capacitor with a first terminal and a second terminal.
  • the system also includes a first set of switching devices which selectively couple the first and second terminals of the first capacitor to first and second terminals of the first bank, and to first and second terminals of the second bank.
  • the system additionally includes a clocking circuit which generates clock signals with substantially non-overlapping clock phases, including a first phase and a second phase.
  • This clocking circuit is configured to control the first set of switching devices, so that during the first phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively.
  • each battery bank includes one or more battery cells, wherein if a battery bank comprises multiple battery cells, the multiple battery cells are electrically coupled in parallel.
  • the plurality of battery cells are electrically coupled in series to form a battery pack.
  • the system further comprises a second set of switching devices, and a second capacitor with a first terminal and a second terminal.
  • the clocking circuit is configured to control the second set of switching devices, so that during the first phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively.
  • the first set of switching devices includes: a first switch which couples the first terminal of the first capacitor to the first terminal of the first bank during the first phase; a second switch which couples the second terminal of the first capacitor to the second terminal of the first bank during the first phase; a third switch which couples the first terminal of the first capacitor to the first terminal of the second bank during the second phase; and a fourth switch which couples the second terminal of the first capacitor to the second terminal of the second bank during the second phase.
  • the plurality of banks also includes a third bank which is electrically coupled in series with the first bank and the second bank.
  • the system also includes a third capacitor with a first terminal and a second terminal.
  • the first set of switching devices and the clocking circuit are configured so that during the first phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the third bank, respectively.
  • the clocking circuit is a resonant LC oscillator circuit which includes at least one inductance and at least one capacitance.
  • the resonant LC oscillator circuit includes: a first phase output; a second phase output; a first inductor coupled between a voltage source and the first phase output; a second inductor coupled between the voltage source and the second phase output; a first transistor with a source terminal coupled to a base voltage, a drain terminal coupled to the first phase output, and a gate terminal coupled to the second phase output; and a second transistor with a source terminal coupled to the base voltage, a drain terminal coupled to the second phase output, and a gate terminal coupled to the first phase output.
  • the first set of switching devices includes power
  • MOSFETs Metal-Oxide-Semiconductor Field-Effect Transistors
  • the first capacitor includes one or more ultra- low-ESR and ultra-low-ESL ceramic capacitors.
  • the clocking circuit is configured to run intermittently to balance voltages between the first bank and the second bank.
  • the clocking circuit is configured to run continuously to maintain balanced voltages between the first bank and the second bank.
  • FIG. 1 illustrates a voltage balancer coupled to a battery pack in accordance with an embodiment of the present invention.
  • FIG. 2 illustrates the structure of a switched-capacitor block in accordance with an embodiment of the present invention.
  • FIG. 3A illustrates a voltage balancer for three battery banks in accordance with an embodiment of the present invention.
  • FIG. 3B illustrates the structure of an associated switched-capacitor block in accordance with an embodiment of the present invention.
  • FIG. 4 illustrates a resonant-clocking circuit in accordance with an embodiment of the present invention.
  • FIG. 5 presents a flowchart illustrating the voltage-balancing process in accordance with an embodiment of the present invention.
  • non-transitory computer-readable storage medium which may be any device or medium that can store code and/or data for use by a computer system.
  • the non-transitory computer-readable storage medium includes, but is not limited to, volatile memory, non-volatile memory, magnetic and optical storage devices such as disk drives, magnetic tape, CDs (compact discs), DVDs (digital versatile discs or digital video discs), or other media capable of storing code and/or data now known or later developed.
  • the methods and processes described in the detailed description section can be embodied as code and/or data, which can be stored in a non-transitory computer-readable storage medium as described above.
  • a computer system reads and executes the code and/or data stored on the non-transitory computer-readable storage medium, the computer system performs the methods and processes embodied as data structures and code and stored within the non- transitory computer-readable storage medium.
  • the methods and processes described below can be included in hardware modules.
  • the hardware modules can include, but are not limited to, application-specific integrated circuit (ASIC) chips, field- programmable gate arrays (FPGAs), and other programmable-logic devices now known or later developed. When the hardware modules are activated, the hardware modules perform the methods and processes included within the hardware modules.
  • ASIC application-specific integrated circuit
  • FPGAs field- programmable gate arrays
  • FIG. 1 illustrates a voltage balancer coupled to a battery pack 103 in accordance with an embodiment of the present invention.
  • Battery pack 103 comprises two battery banks 108- 109, which are electrically coupled together in series, wherein the voltage across battery bank 109 is V L O - B and the voltage across battery bank 108 is V HI - V L O- Note that each battery bank 108-109 includes one or more battery cells, wherein if a battery bank comprises multiple battery cells, the multiple battery cells are electrically coupled in parallel.
  • an oscillator block 106 receives an oscillator supply voltage Vosc 1 1 1 from an oscillator voltage source and produces four versions of the two-phase clock, namely C L , C H , P L and P H .
  • This two-phase clock controls two switched- capacitor blocks (SCBs) 102 and 104, which selectively switch capacitors between battery banks 108- 109 during opposite clock phases. Note that the process of switching the capacitors between battery banks 108- 109 acts to equalize the voltages between battery banks 108-109. More specifically, during a first clock phase, SCB 102 couples a first capacitor (see capacitor 210 in FIG.
  • SCB 102 couples the first capacitor across terminals of battery bank 109
  • SCB 104 couples a second capacitor across the terminals of battery bank 108. Note that using two SCBs 102 and 104 instead of a single SCB tends to smooth out the current flow through the system because current can continually flow into and out of the battery banks 108 and 109 (except for the small amount of time when the capacitors in SCBs 102 and 104 are being switched between battery banks 108 and 109).
  • FIG. 2 illustrates the structure of an exemplary switched-capacitor block 102 in accordance with an embodiment of the present invention.
  • SCB 102 includes a capacitor 210 (also referred to as a "pump capacitor") and a set of switching devices 202, 204, 206 and 208.
  • switching devices 202, 204, 206 and 208 are power Metal-Oxide- Semiconductor Field-Effect Transistors (MOSFETs).
  • MOSFETs Metal-Oxide- Semiconductor Field-Effect Transistors
  • FIG. 2 additionally illustrates the connections for MOSFETs 202, 204, 206 and 208. More specifically, MOSFET 202 couples the first terminal of capacitor 210 to V L O 1 10 under control of clock input C H ; MOSFET 206 couples the second terminal of capacitor 210 to the base voltage, V B 1 13 under control of clock input C L ; MOSFET 204 couples the first terminal of capacitor 210 to V HI 1 12 under control of clock input P H ; and MOSFET 208 couples the second terminal of capacitor 210 to V L O 1 10 under control of clock input P L .
  • the first terminal of capacitor 210 is coupled to V L O
  • the first terminal of capacitor 210 is coupled to V HI 1 12, and the second terminal of capacitor 210 is coupled to V L O 1 10. This causes the voltage across capacitor 210 to become V HI - V L O, which is the voltage across battery bank 108 in FIG. 1.
  • alternately coupling capacitor 210 between battery banks 108 and 109 causes the voltages of battery banks 108 and 109 to equalize. More specifically, if battery bank 108 has a higher voltage than battery bank 109, when capacitor 210 is coupled to battery bank 108, charge will move from battery bank 108 into capacitor 102, and when capacitor 210 is subsequently coupled to battery bank 109, charge will move from capacitor 210 into battery bank 109.
  • capacitor 210 is implemented using a bank of parallel capacitors, wherein each capacitor can be a ⁇ ceramic type capacitor.
  • the second terminal of the capacitor bank swings between V B and V L O-
  • the gate drive for MOSFET 208 which couples the second terminal of the capacitor bank to V L O, must have a voltage swing of at least VG + V L O, wherein VG is the gate drive voltage required for Rd s (on) to reach its minimal on resistance.
  • FIG. 3A illustrates a voltage balancer for three battery banks in accordance with an embodiment of the present invention.
  • the system illustrated in FIG. 3A is similar to the system illustrated in FIG. 1 , except that the battery pack 103 comprises three battery banks 109, 108 and 308, which are coupled together in series, wherein the voltage across battery bank 109 is
  • oscillator block 306 produces two additional signals cpix and ⁇ 2 ⁇ , which feed into additional inputs Cx and ⁇ in switched-capacitor blocks 302-304.
  • FIG. 3B illustrates the structure of switched-capacitor block 302 in accordance with an embodiment of the present invention. Note that FIG. 3B contains all of the circuitry illustrated in FIG. 2 and additionally contains two transistors 310 and 314 and an additional capacitor 312, which is stacked on top of capacitor 210. Also note that the lower terminal of capacitor 312 attaches to node A 201.
  • the first terminal of capacitor 312 is coupled to V HI 112, and the second terminal of capacitor 312 is coupled to V L O 110. This causes the voltage across capacitor 312 to become V HI - V L O, which is the voltage across battery bank 108 in FIG. 3A.
  • the first terminal of capacitor 312 is coupled to V HX 309, and the second terminal of capacitor 312 is coupled to V HI 112. This causes the voltage across capacitor 312 to become V XH - V HI , which is the voltage across battery bank 308 in FIG. 3A.
  • alternately coupling capacitor 312 between battery banks 108 and 308 equalizes voltages between battery banks 108 and 308.
  • capacitor 210 is being switched between battery banks 109 and 108, which equalizes the voltages between battery banks 109 and 108.
  • FIG. 4 illustrates a resonant clocking circuit which can be used to implement oscillator block 106 in FIG. 1 or oscillator block 306 in FIG. 3 A in accordance with an embodiment of the present invention.
  • this resonant clocking circuit includes two complementary circuit sections that produce opposing clock phases.
  • the first circuit section includes inductor 402 and FET 410 and produces output cp 2L .
  • the second complementary circuit section includes inductor 404 and FET 408 and produces output cp !L , wherein cpi L and c 2L provide opposite clock phases.
  • FETs 408 and 410 are cross- coupled so that the control input for each of FETs 408 and 410 is taken from the output of the complementary circuit section. Also note that the gate capacitance for each FET is lumped in with the output- load capacitance for the opposing clock phase. (Note further that the load capacitance is the gate capacitance at the SCB.)
  • FIG. 4 illustrates corresponding circuitry which generates outputs ( in and ⁇ 2 ⁇ ⁇
  • the voltages on outputs ⁇ 1 ⁇ and ⁇ 2 ⁇ track the voltages on outputs cp 1L and cp 2L , but are biased to be at higher voltage levels. This is accomplished by using two bootstrap capacitors, C B i 414 and C B2 412, and two cross-coupled FETs 422 and 420 that clamp the elevated clock output to V L O during one phase and then follow the clock output with a positive offset of V L O during the other phase.
  • the elevated voltage levels on outputs cpm and ⁇ 2 ⁇ can be used to drive MOSFETs 202 and 204 which are illustrated in FIG. 2.
  • these MOSFETs need gate drive signals that swing between V L o and V H i + VQ.
  • the dotted line box A can be stacked again to provide the "extra-high" (XH) outputs of FIG. 3B .
  • Zener diodes 416 and 418 are coupled between outputs c 2L and c iL, respectively, and ground to protect the circuit against large transient voltages during power up.
  • transistors 420 and 422 could be replaced with ordinary diodes with an anode coupled to V L O and a cathode coupled to cpm or ⁇ 2 ⁇ .
  • FIG. 5 presents a flowchart illustrating the voltage-balancing process in accordance with an embodiment of the present invention.
  • the system uses a clocking circuit to generate clock signals with substantially non-overlapping clock phases, including a first phase and a second phase (step 502).
  • the system applies clock signals to a first set of switching devices so that during the first phase, the first and second terminals of a first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively (step 504).
  • the system also applies the clock signal to a second set of switching devices, so that during the first phase the first and second terminals of a second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively (step 506).

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Charge And Discharge Circuits For Batteries Or The Like (AREA)
  • Dc-Dc Converters (AREA)

Abstract

The disclosed embodiments provide a system that balances voltages between battery banks. The system includes a plurality of battery banks, including a first bank and a second bank, and a first capacitor with a first terminal and a second terminal. The system also includes a first set of switching devices which selectively couple the first and second terminals of the first capacitor to first and second terminals of the first bank, and to first and second terminals of the second bank. The system additionally includes a clocking circuit which generates clock signals with substantially non-overlapping clock phases, including a first phase and a second phase. This clocking circuit is configured to control the first set of switching devices, so that during the first phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively.

Description

BALANCING VOLTAGES BETWEEN BATTERY BANKS
Inventors: William C. Athas and Thomas C. Greening
BACKGROUND
Field
[0001] The disclosed embodiments generally relate to battery packs comprised of multiple battery banks which are coupled together in series. More specifically, the disclosed embodiments relate to a method and an apparatus for balancing voltages between battery banks within a battery pack.
Related Art
[0002] Battery performance is critical to the effective operation of portable computing devices, such as laptop computers. To provide higher supply voltages, battery banks inside portable computing devices are typically stacked in series inside a battery pack. This
arrangement provides power efficiently because conduction losses are lower in such a series arrangement. (Note that a battery bank can include one or more battery cells which are electrically connected together in parallel.)
[0003] However, if the battery banks that comprise the battery pack are not precisely matched in capacity, the battery pack can suffer from an imbalance condition. Such bank imbalance conditions can exist in new battery packs due to manufacturing variations between the banks, or they also can arise over the life of a battery pack as bank capacities degrade at different rates over time. An imbalanced battery pack has reduced capacity because the bank with the highest state-of-charge will cause the charging process to terminate, which means that banks with a lower state-of-charge never get fully charged. Additionally, when the battery pack is discharged, the bank with the least charge can cause the discharging process to stop, even though charge may remain in other banks.
[0004] A number of mechanisms are presently used to deal with imbalance conditions in battery banks. "Passive balancers" operate by switching resistances in parallel with selected battery banks during the charging process. These resistances act to divert current around the selected banks during the charging process, which causes the selected banks to charge more slowly, which facilitates equalizing the voltages across the banks during the charging process. Although passive balancers can equalize bank voltages during the charging process, they do not alleviate imbalance problems that arise during the discharging process.
[0005] In contrast to passive balancers, "active balancers" are inductor based and can operate at any time, for example while the battery pack is charging, discharging or at rest. Active balancers operate by selectively coupling inductors to battery banks to move current between the battery banks. Unfortunately, such active balancers can create safety problems. For example, if the switching process is not controlled carefully or if there is a failure in a switch, it is possible to push too much current into a battery bank, which can damage the battery bank.
[0006] Hence, what is needed is a method and an apparatus for addressing capacity imbalance problems between battery banks without the drawbacks of existing passive balancers or active balancers.
SUMMARY
[0007] The disclosed embodiments provide a system that balances voltages between battery banks. The system includes a plurality of battery banks, including a first bank and a second bank, and a first capacitor with a first terminal and a second terminal. The system also includes a first set of switching devices which selectively couple the first and second terminals of the first capacitor to first and second terminals of the first bank, and to first and second terminals of the second bank. The system additionally includes a clocking circuit which generates clock signals with substantially non-overlapping clock phases, including a first phase and a second phase. This clocking circuit is configured to control the first set of switching devices, so that during the first phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively.
[0008] In some embodiments, each battery bank includes one or more battery cells, wherein if a battery bank comprises multiple battery cells, the multiple battery cells are electrically coupled in parallel.
[0009] In some embodiments, the plurality of battery cells are electrically coupled in series to form a battery pack.
[0010] In some embodiments, the system further comprises a second set of switching devices, and a second capacitor with a first terminal and a second terminal. In these
embodiments, the clocking circuit is configured to control the second set of switching devices, so that during the first phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively.
[0011] In some embodiments, the first set of switching devices includes: a first switch which couples the first terminal of the first capacitor to the first terminal of the first bank during the first phase; a second switch which couples the second terminal of the first capacitor to the second terminal of the first bank during the first phase; a third switch which couples the first terminal of the first capacitor to the first terminal of the second bank during the second phase; and a fourth switch which couples the second terminal of the first capacitor to the second terminal of the second bank during the second phase.
[0012] In some embodiments, the plurality of banks also includes a third bank which is electrically coupled in series with the first bank and the second bank. The system also includes a third capacitor with a first terminal and a second terminal. In these embodiments, the first set of switching devices and the clocking circuit are configured so that during the first phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the third bank, respectively.
[0013] In some embodiments, the clocking circuit is a resonant LC oscillator circuit which includes at least one inductance and at least one capacitance.
[0014] In some embodiments, the resonant LC oscillator circuit includes: a first phase output; a second phase output; a first inductor coupled between a voltage source and the first phase output; a second inductor coupled between the voltage source and the second phase output; a first transistor with a source terminal coupled to a base voltage, a drain terminal coupled to the first phase output, and a gate terminal coupled to the second phase output; and a second transistor with a source terminal coupled to the base voltage, a drain terminal coupled to the second phase output, and a gate terminal coupled to the first phase output.
[0015] In some embodiments, the first set of switching devices includes power
MOSFETs (Metal-Oxide-Semiconductor Field-Effect Transistors).
[0016] In some embodiments, the first capacitor includes one or more ultra- low-ESR and ultra-low-ESL ceramic capacitors.
[0017] In some embodiments, the clocking circuit is configured to run intermittently to balance voltages between the first bank and the second bank.
[0018] In some embodiments, the clocking circuit is configured to run continuously to maintain balanced voltages between the first bank and the second bank. BRIEF DESCRIPTION OF THE FIGURES
[0019] FIG. 1 illustrates a voltage balancer coupled to a battery pack in accordance with an embodiment of the present invention.
[0020] FIG. 2 illustrates the structure of a switched-capacitor block in accordance with an embodiment of the present invention.
[0021] FIG. 3A illustrates a voltage balancer for three battery banks in accordance with an embodiment of the present invention.
[0022] FIG. 3B illustrates the structure of an associated switched-capacitor block in accordance with an embodiment of the present invention.
[0023] FIG. 4 illustrates a resonant-clocking circuit in accordance with an embodiment of the present invention.
[0024] FIG. 5 presents a flowchart illustrating the voltage-balancing process in accordance with an embodiment of the present invention.
DETAILED DESCRIPTION
[0025] The following description is presented to enable any person skilled in the art to make and use the disclosed embodiments, and is provided in the context of a particular application and its requirements. Various modifications to the disclosed embodiments will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the disclosed embodiments. Thus, the disclosed embodiments are not limited to the embodiments shown, but are to be accorded the widest scope consistent with the principles and features disclosed herein.
[0026] The data structures and code described in this detailed description are typically stored on a non-transitory computer-readable storage medium, which may be any device or medium that can store code and/or data for use by a computer system. The non-transitory computer-readable storage medium includes, but is not limited to, volatile memory, non-volatile memory, magnetic and optical storage devices such as disk drives, magnetic tape, CDs (compact discs), DVDs (digital versatile discs or digital video discs), or other media capable of storing code and/or data now known or later developed.
[0027] The methods and processes described in the detailed description section can be embodied as code and/or data, which can be stored in a non-transitory computer-readable storage medium as described above. When a computer system reads and executes the code and/or data stored on the non-transitory computer-readable storage medium, the computer system performs the methods and processes embodied as data structures and code and stored within the non- transitory computer-readable storage medium. Furthermore, the methods and processes described below can be included in hardware modules. For example, the hardware modules can include, but are not limited to, application-specific integrated circuit (ASIC) chips, field- programmable gate arrays (FPGAs), and other programmable-logic devices now known or later developed. When the hardware modules are activated, the hardware modules perform the methods and processes included within the hardware modules.
Voltage Balancer
[0028] FIG. 1 illustrates a voltage balancer coupled to a battery pack 103 in accordance with an embodiment of the present invention. Battery pack 103 comprises two battery banks 108- 109, which are electrically coupled together in series, wherein the voltage across battery bank 109 is VLO - B and the voltage across battery bank 108 is VHI - VLO- Note that each battery bank 108-109 includes one or more battery cells, wherein if a battery bank comprises multiple battery cells, the multiple battery cells are electrically coupled in parallel.
[0029] In the embodiment illustrated in FIG. 1 , an oscillator block 106 receives an oscillator supply voltage Vosc 1 1 1 from an oscillator voltage source and produces four versions of the two-phase clock, namely CL, CH, PL and PH. This two-phase clock controls two switched- capacitor blocks (SCBs) 102 and 104, which selectively switch capacitors between battery banks 108- 109 during opposite clock phases. Note that the process of switching the capacitors between battery banks 108- 109 acts to equalize the voltages between battery banks 108-109. More specifically, during a first clock phase, SCB 102 couples a first capacitor (see capacitor 210 in FIG. 2) across terminals of battery bank 108, while SCB 104 couples a second capacitor (not shown) across the terminals of battery bank 109. Next, during a second clock phase, SCB 102 couples the first capacitor across terminals of battery bank 109, while SCB 104 couples a second capacitor across the terminals of battery bank 108. Note that using two SCBs 102 and 104 instead of a single SCB tends to smooth out the current flow through the system because current can continually flow into and out of the battery banks 108 and 109 (except for the small amount of time when the capacitors in SCBs 102 and 104 are being switched between battery banks 108 and 109).
Switched-Capacitor Block
[0030] FIG. 2 illustrates the structure of an exemplary switched-capacitor block 102 in accordance with an embodiment of the present invention. SCB 102 includes a capacitor 210 (also referred to as a "pump capacitor") and a set of switching devices 202, 204, 206 and 208. In the illustrated embodiment, switching devices 202, 204, 206 and 208 are power Metal-Oxide- Semiconductor Field-Effect Transistors (MOSFETs). Note that FIG. 2 also depicts the directionality of the body diodes for each of the MOSFETs 202, 204, 206 and 208.
[0031] FIG. 2 additionally illustrates the connections for MOSFETs 202, 204, 206 and 208. More specifically, MOSFET 202 couples the first terminal of capacitor 210 to VLO 1 10 under control of clock input CH; MOSFET 206 couples the second terminal of capacitor 210 to the base voltage, VB 1 13 under control of clock input CL; MOSFET 204 couples the first terminal of capacitor 210 to VHI 1 12 under control of clock input PH; and MOSFET 208 couples the second terminal of capacitor 210 to VLO 1 10 under control of clock input PL.
[0032] During the first clock phase, the first terminal of capacitor 210 is coupled to VLO
1 10, and the second terminal of capacitor 210 is coupled to VB. This causes the voltage across capacitor 210 to become VLO - VB, which is the voltage across battery bank 109 in FIG. 1.
During the second clock phase, the first terminal of capacitor 210 is coupled to VHI 1 12, and the second terminal of capacitor 210 is coupled to VLO 1 10. This causes the voltage across capacitor 210 to become VHI - VLO, which is the voltage across battery bank 108 in FIG. 1. Note that alternately coupling capacitor 210 between battery banks 108 and 109 causes the voltages of battery banks 108 and 109 to equalize. More specifically, if battery bank 108 has a higher voltage than battery bank 109, when capacitor 210 is coupled to battery bank 108, charge will move from battery bank 108 into capacitor 102, and when capacitor 210 is subsequently coupled to battery bank 109, charge will move from capacitor 210 into battery bank 109.
[0033] In one embodiment, capacitor 210 is implemented using a bank of parallel capacitors, wherein each capacitor can be a ΙΟΟμΡ ceramic type capacitor. The second terminal of the capacitor bank swings between VB and VLO- Hence, the gate drive for MOSFET 208, which couples the second terminal of the capacitor bank to VLO, must have a voltage swing of at least VG + VLO, wherein VG is the gate drive voltage required for Rds(on) to reach its minimal on resistance. Likewise, the first terminal of capacitor 210 swings between VLo and VHi- Hence, it is not necessary for MOSFETs 202 and 204, which are connected to the first terminal of the capacitor bank, to swing below VLo- These gate drive signals can be biased by the input voltage to swing between VLO + VB + VG and VHI + VB + VG- Note that the energy required to drive each gate is proportional to (VLo + VG)2.
Voltage Balancer for Three Battery Banks
[0034] FIG. 3A illustrates a voltage balancer for three battery banks in accordance with an embodiment of the present invention. The system illustrated in FIG. 3A is similar to the system illustrated in FIG. 1 , except that the battery pack 103 comprises three battery banks 109, 108 and 308, which are coupled together in series, wherein the voltage across battery bank 109 is
VLO - B, the voltage across battery bank 108 is VHI - VLO, and the voltage across battery bank 308 is VXH - VHI- Also, in comparison to oscillator block 106 in FIG. 1, oscillator block 306 produces two additional signals cpix and φ2χ, which feed into additional inputs Cx and Ρχ in switched-capacitor blocks 302-304.
[0035] FIG. 3B illustrates the structure of switched-capacitor block 302 in accordance with an embodiment of the present invention. Note that FIG. 3B contains all of the circuitry illustrated in FIG. 2 and additionally contains two transistors 310 and 314 and an additional capacitor 312, which is stacked on top of capacitor 210. Also note that the lower terminal of capacitor 312 attaches to node A 201.
[0036] During the first clock phase, the first terminal of capacitor 312 is coupled to VHI 112, and the second terminal of capacitor 312 is coupled to VLO 110. This causes the voltage across capacitor 312 to become VHI - VLO, which is the voltage across battery bank 108 in FIG. 3A. During the second clock phase, the first terminal of capacitor 312 is coupled to VHX 309, and the second terminal of capacitor 312 is coupled to VHI 112. This causes the voltage across capacitor 312 to become VXH - VHI, which is the voltage across battery bank 308 in FIG. 3A. Note that alternately coupling capacitor 312 between battery banks 108 and 308 equalizes voltages between battery banks 108 and 308. At the same time, capacitor 210 is being switched between battery banks 109 and 108, which equalizes the voltages between battery banks 109 and 108.
Resonant Clocking Circuit
[0037] FIG. 4 illustrates a resonant clocking circuit which can be used to implement oscillator block 106 in FIG. 1 or oscillator block 306 in FIG. 3 A in accordance with an embodiment of the present invention. Referring to the bottom portion of FIG. 4, this resonant clocking circuit includes two complementary circuit sections that produce opposing clock phases. The first circuit section includes inductor 402 and FET 410 and produces output cp2L. The second complementary circuit section includes inductor 404 and FET 408 and produces output cp!L, wherein cpiL and c 2L provide opposite clock phases. Note that FETs 408 and 410 are cross- coupled so that the control input for each of FETs 408 and 410 is taken from the output of the complementary circuit section. Also note that the gate capacitance for each FET is lumped in with the output- load capacitance for the opposing clock phase. (Note further that the load capacitance is the gate capacitance at the SCB.)
[0038] During operation of this resonant clocking circuit, energy oscillates back and forth between inductive and capacitive circuit elements without a significant conductive or switching loss. More specifically, in the first circuit section, energy oscillates between inductor 402 and the load capacitance for output c 2L, which is lumped in with the gate capacitance for the opposing
FET 408. Similarly, in the second circuit section, energy oscillates between inductor 404 and the load capacitance for output cp1L, which is lumped in with the gate capacitance for the opposing FET 410.
[0039] The top portion of FIG. 4 illustrates corresponding circuitry which generates outputs ( in and φ· The voltages on outputs φ and φ track the voltages on outputs cp1L and cp2L, but are biased to be at higher voltage levels. This is accomplished by using two bootstrap capacitors, CBi 414 and CB2 412, and two cross-coupled FETs 422 and 420 that clamp the elevated clock output to VLO during one phase and then follow the clock output with a positive offset of VLO during the other phase. The elevated voltage levels on outputs cpm and φ can be used to drive MOSFETs 202 and 204 which are illustrated in FIG. 2. As mentioned in the discussion above, these MOSFETs need gate drive signals that swing between VLo and VHi + VQ. As is illustrated in the top portion of FIG. 4, the dotted line box A can be stacked again to provide the "extra-high" (XH) outputs of FIG. 3B .
[0040] Note that Zener diodes 416 and 418 (which, for example, can be 19V Zener diodes) are coupled between outputs c 2L and c iL, respectively, and ground to protect the circuit against large transient voltages during power up. Note also that transistors 420 and 422 could be replaced with ordinary diodes with an anode coupled to VLO and a cathode coupled to cpm or φ.
Voltage-Balancing Process
[0041] FIG. 5 presents a flowchart illustrating the voltage-balancing process in accordance with an embodiment of the present invention. During operation, the system uses a clocking circuit to generate clock signals with substantially non-overlapping clock phases, including a first phase and a second phase (step 502). The system applies clock signals to a first set of switching devices so that during the first phase, the first and second terminals of a first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively (step 504). The system also applies the clock signal to a second set of switching devices, so that during the first phase the first and second terminals of a second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively (step 506).
[0042] The foregoing descriptions of embodiments have been presented for purposes of illustration and description only. They are not intended to be exhaustive or to limit the present description to the forms disclosed. Accordingly, many modifications and variations will be apparent to practitioners skilled in the art. Additionally, the above disclosure is not intended to limit the present description. The scope of the present description is defined by the appended claims.

Claims

What Is Claimed Is:
1. A system that balances voltages between battery banks, comprising:
a plurality of battery banks, including a first bank and a second bank;
a first capacitor with a first terminal and a second terminal;
a first set of switching devices which selectively couple the first and second terminals of the first capacitor to first and second terminals of the first bank, and first and second terminals of the second bank; and
a clocking circuit which generates clock signals with substantially non-overlapping clock phases, including a first phase and a second phase;
wherein the clocking circuit is configured to control the first set of switching devices, so that during the first phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively.
2. The system of claim 1 , wherein each battery bank includes one or more battery cells, wherein if a battery bank comprises multiple battery cells, the multiple battery cells are electrically coupled in parallel.
3. The system of claim 1, wherein the plurality of battery cells are electrically coupled in series to form a battery pack.
4. The system of claim 1, further comprising:
a second set of switching devices; and
a second capacitor with a first terminal and a second terminal;
wherein the clocking circuit is configured to control the second set of switching devices, so that during the first phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively.
5. The system of claim 1, wherein the first set of switching devices includes:
a first switch which couples the first terminal of the first capacitor to the first terminal of the first bank during the first phase; a second switch which couples the second terminal of the first capacitor to the second terminal of the first bank during the first phase;
a third switch which couples the first terminal of the first capacitor to the first terminal of the second bank during the second phase; and
a fourth switch which couples the second terminal of the first capacitor to the second terminal of the second bank during the second phase.
6. The system of claim 1,
wherein the plurality of banks also includes a third bank which is electrically coupled in series with the first bank and the second bank;
wherein the system additionally comprises a third capacitor with a first terminal and a second terminal; and
wherein the first set of switching devices and the clocking circuit are configured so that during the first phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the third bank, respectively.
7. The system of claim 1, wherein the clocking circuit is a resonant LC oscillator circuit which includes at least one inductance and at least one capacitance.
8. The system of claim 7, wherein the resonant LC oscillator circuit includes:
a first phase output;
a second phase output;
a first inductor coupled between a voltage source and the first phase output;
a second inductor coupled between the voltage source and the second phase output;
a first transistor with a source terminal coupled to a base voltage, a drain terminal coupled to the first phase output, and a gate terminal coupled to the second phase output; and
a second transistor with a source terminal coupled to the base voltage, a drain terminal coupled to the second phase output, and a gate terminal coupled to the first phase output.
9. The system of claim 1, wherein the first set of switching devices includes power MOSFETs (Metal-Oxide-Semiconductor Field-Effect Transistors).
10. The system of claim 1, wherein the first capacitor includes one or more ultra- low-
ESR and ultra-low-ESL ceramic capacitors.
11. The system of claim 1 , wherein the clocking circuit is configured to run intermittently to balance voltages between the first bank and the second bank.
12. The system of claim 1, wherein the clocking circuit is configured to run continuously to maintain balanced voltages between the first bank and the second bank.
13. A battery pack that balances voltages between battery banks, comprising:
a plurality of battery banks, including a first bank and a second bank, wherein the plurality of battery banks are electrically coupled in series, wherein each battery bank includes one or more battery cells, wherein if a battery bank comprises multiple battery cells, the multiple battery cells are electrically coupled in parallel;
a first capacitor with a first terminal and a second terminal;
a first set of switching devices which selectively couple the first and second terminals of the first capacitor to first and second terminals of the first bank, and first and second terminals of the second bank; and
a clocking circuit which generates clock signals with substantially non-overlapping clock phases, including a first phase and a second phase;
wherein the clocking circuit is configured to control the first set of switching devices, so that during the first phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively.
14. The battery pack of claim 13, further comprising:
a second set of switching devices; and
a second capacitor with a first terminal and a second terminal;
wherein the clocking circuit is configured to control the second set of switching devices, so that during the first phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively.
15. The battery pack of claim 13 ,
wherein the plurality of banks also includes a third bank which is electrically coupled in series with the first bank and the second bank;
wherein the system additionally comprises a third capacitor with a first terminal and a second terminal; and
wherein the first set of switching devices and the clocking circuit are configured so that during the first phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the third bank, respectively.
16. The battery pack of claim 13, wherein the clocking circuit is a resonant LC oscillator circuit which includes at least one inductance and at least one capacitance.
17. A method for balancing voltages between a plurality of battery banks, including a first bank and a second bank which are electrically coupled in series, the method comprising: using a clocking circuit to generate clock signals with substantially non-overlapping clock phases, including a first phase and a second phase; and
applying the clock signals to a first set of switching devices so that during the first phase, the first and second terminals of a first capacitor are coupled to the first and second terminals of the first bank, respectively, and during the second phase the first and second terminals of the first capacitor are coupled to the first and second terminals of the second bank, respectively.
18. The method of claim 17, wherein applying the clock signal includes applying the clock signal to a second set of switching devices, so that during the first phase the first and second terminals of a second capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the second capacitor are coupled to the first and second terminals of the first bank, respectively.
19. The method of claim 17,
wherein the plurality of banks also includes a third bank which is electrically coupled in series with the first bank and the second bank; and
wherein applying the clock signals to a first set of switching devices includes ensuring that during the first phase first and second terminals of a third capacitor are coupled to the first and second terminals of the second bank, respectively, and during the second phase the first and second terminals of the third capacitor are coupled to the first and second terminals of the third bank, respectively.
20. The method of claim 17, wherein using the clocking circuit includes using a resonant LC oscillator circuit which includes at least one inductance and at least one capacitance.
21. The method of claim 17, wherein using the clocking circuit to generate clock signals includes intermittently running the clock circuit to balance voltages between the first bank and the second bank.
22. The method of claim 17, wherein using the clocking circuit to generate clock signals includes continuously running the clock circuit to maintain balanced voltages between the first bank and the second bank.
PCT/US2013/020938 2012-01-30 2013-01-10 Balancing voltages between battery banks WO2013115947A2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/360,980 US8933665B2 (en) 2009-08-05 2012-01-30 Balancing voltages between battery banks
US13/360,980 2012-01-30

Publications (2)

Publication Number Publication Date
WO2013115947A2 true WO2013115947A2 (en) 2013-08-08
WO2013115947A3 WO2013115947A3 (en) 2014-04-17

Family

ID=47624418

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2013/020938 WO2013115947A2 (en) 2012-01-30 2013-01-10 Balancing voltages between battery banks

Country Status (2)

Country Link
TW (1) TWI477030B (en)
WO (1) WO2013115947A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108011414A (en) * 2017-11-24 2018-05-08 安徽特凯新能源科技有限公司 A kind of battery management system equipped with non-dissipative equalizing management module

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6518725B2 (en) * 2000-01-28 2003-02-11 Semtech Corporation Charge balancing system
DE10101542A1 (en) * 2000-09-25 2002-04-11 Amita Technologies Inc Ltd Unit for equalizing voltage of series-connected accumulator cells, comprises switching circuit and control accumulator, to transfer energy between them
JP3858893B2 (en) * 2001-10-01 2006-12-20 サンケン電気株式会社 Voltage balance circuit, voltage detection circuit, voltage balance method, and voltage detection method
US6624612B1 (en) * 2001-10-30 2003-09-23 Symbol Technologies, Inc. System and method to facilitate voltage balancing in a multi-cell battery
US6806686B1 (en) * 2003-04-25 2004-10-19 Maxwell Technologies, Inc. Charge balancing circuit
DE10348340B3 (en) * 2003-10-17 2005-06-02 Texas Instruments Deutschland Gmbh Transponder unit has stimulation circuit maintaining oscillation of oscillator circuit during data transmission controlled by peak value detector for preventing over-stimulation
US7888910B2 (en) * 2007-11-29 2011-02-15 Hdm Systems Corporation Sequencing switched single capacitor for automatic equalization of batteries connected in series
TW201027315A (en) * 2009-01-13 2010-07-16 Quanta Comp Inc Cell balancing apparatus and operating method thereof
US8519670B2 (en) * 2009-03-23 2013-08-27 Motiv Power Systems, Inc. System and method for balancing charge within a battery pack
US8541980B2 (en) * 2009-05-22 2013-09-24 Intersil Americas LLC System and method for cell balancing and charging
US8320141B2 (en) * 2009-08-05 2012-11-27 Apple Inc. High-efficiency, switched-capacitor power conversion using a resonant clocking circuit to produce gate drive signals for switching capacitors

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
None

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108011414A (en) * 2017-11-24 2018-05-08 安徽特凯新能源科技有限公司 A kind of battery management system equipped with non-dissipative equalizing management module

Also Published As

Publication number Publication date
WO2013115947A3 (en) 2014-04-17
TW201351843A (en) 2013-12-16
TWI477030B (en) 2015-03-11

Similar Documents

Publication Publication Date Title
US8933665B2 (en) Balancing voltages between battery banks
US10348100B2 (en) Battery balance circuit and battery apparatus thereof
CN111295813B (en) System and method for supercapacitor charging and balancing
US8525478B2 (en) Power management circuit of rechargeable battery stack
KR20180018599A (en) System and method for cell balancing and charging
US9148029B2 (en) Active balancing circuit for balancing battery units
US20120212182A1 (en) Battery system with balance function
US6933768B2 (en) Method for increasing the input voltage of an integrated circuit with a two-stage charge pump, and integrated circuit
KR101717077B1 (en) Battery cell balancing circuit using single inductor
WO2011016974A2 (en) Controlling power loss in a switched-capacitor power converter
JP2007166691A (en) Voltage balance circuit for accumulation element
KR101159989B1 (en) High-efficiency, switched-capacitor power conversion
US20150207345A1 (en) Rechargeable battery with series-connected, asymmetric banks
WO2013115947A2 (en) Balancing voltages between battery banks
US11482949B2 (en) Electrostatic harvester device
US8710936B2 (en) Resonant oscillator with start up and shut down circuitry
US20230053745A1 (en) Cell balancing
US20230059155A1 (en) Cell balancing
US9455702B2 (en) Resonant-recovery power reduction techniques for pulse generation
KR101147500B1 (en) Balancer of electric double layer capacitor

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 13701690

Country of ref document: EP

Kind code of ref document: A2

122 Ep: pct application non-entry in european phase

Ref document number: 13701690

Country of ref document: EP

Kind code of ref document: A2