WO2010022973A1 - A semiconductor device comprising a carbon based material for through hole vias - Google Patents

A semiconductor device comprising a carbon based material for through hole vias Download PDF

Info

Publication number
WO2010022973A1
WO2010022973A1 PCT/EP2009/006262 EP2009006262W WO2010022973A1 WO 2010022973 A1 WO2010022973 A1 WO 2010022973A1 EP 2009006262 W EP2009006262 W EP 2009006262W WO 2010022973 A1 WO2010022973 A1 WO 2010022973A1
Authority
WO
WIPO (PCT)
Prior art keywords
substrate
forming
circuit elements
semiconductor device
opening
Prior art date
Application number
PCT/EP2009/006262
Other languages
French (fr)
Inventor
Robert Seidel
Frank Feustel
Ralf Richter
Original Assignee
Advanced Micro Devices Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from DE102008044985A external-priority patent/DE102008044985B4/en
Application filed by Advanced Micro Devices Inc. filed Critical Advanced Micro Devices Inc.
Priority to CN200980142002.1A priority Critical patent/CN102197476B/en
Priority to JP2011524263A priority patent/JP5672503B2/en
Priority to GB1104297.5A priority patent/GB2475453B/en
Publication of WO2010022973A1 publication Critical patent/WO2010022973A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53276Conductive materials containing carbon, e.g. fullerenes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/10Applying interconnections to be used for carrying current between separate components within a device
    • H01L2221/1068Formation and after-treatment of conductors
    • H01L2221/1094Conducting structures comprising nanotubes or nanowires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/0557Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13022Disposition the bump connector being at least partially embedded in the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • H01L2224/16146Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a via connection in the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]

Definitions

  • the present disclosure generally relates to the field of fabricating integrated circuits, and more particularly relates to interconnect structures for connecting different device levels by vias extending through the substrate material of the devices.
  • CMOS complementary metal-oxide-semiconductor
  • NMOS complementary metal-oxide-semiconductor
  • PMOS complementary metal-oxide-semiconductor
  • resistors resistors
  • capacitors capacitors
  • feature sizes of these circuit elements are continuously decreased with the introduction of every new circuit generation, to provide currently available integrated circuits formed by volume production techniques with critical dimensions of 50 nm or less and having an improved degree of performance in terms of speed and/or power consumption.
  • a reduction in size of transistors is an important aspect in steadily improving device performance of complex integrated circuits, such as CPUs. The reduction in size is commonly associated with an increased switching speed, thereby enhancing signal processing performance at transistor level.
  • a plurality of passive circuit elements such as capacitors, resistors, interconnect structures and the like are typically formed in integrated circuits as required by the basic circuit layout. Due to the decreased dimensions of the active circuit elements, not only the performance of the individual transistor elements may be increased, but also their packing density may be improved, thereby providing the potential for incorporating increased functionality into a given chip area. For this reason, highly complex circuits have been developed, which may include different types of circuits, such as analog circuits, digital circuits and the like, thereby providing entire systems on a single chip (SoC).
  • SoC single chip
  • transistor elements are the dominant circuit element in highly complex integrated circuits which substantially determine the overall performance of these devices, other components such as capacitors and resistors and in particular a complex interconnect system or metallization system may be required wherein the size of these passive circuit elements may also have to be adjusted with respect to the scaling of the transistor elements in order to not unduly consume valuable chip area.
  • circuit elements such as transistors and the like, per unit area may increase in the device level of a corresponding semiconductor device
  • the number of electrical connections associated with the circuit elements in the device level may be increased, typically even in an over-proportional manner, thereby requiring complex interconnect structure which may be provided in the form of metallization systems including a plurality of stacked metallization layers.
  • metal lines, providing for the inner level electrical connection, and vias, providing for intra level connections may be formed on the basis of highly conductive metals, such as copper and the like, in combination with appropriate dielectric materials so as to reduce the parasitic RC (resistive capacitive) time constants, since in sophisticated semiconductor devices typically signal propagation delay may substantially be restricted by a metallization system rather than the transistor elements in the device level.
  • RC parasitic capacitive
  • a reduced dielectric constant is associated with reduced mechanical stability of these dielectric materials, thereby also restricting the number of metallization layers that may be stacked on top of each other in view of yield losses during the various fabrication steps and the reduced reliability during operation of the semiconductor device.
  • the complexity of semiconductor devices provided in a single semiconductor chip may be restricted by the capabilities of the corresponding metallization system and in particular by the characteristics of sophisticated low-k dielectric materials, since the number of metallization layers may not arbitrarily be increased.
  • appropriately selected functional units such as memory areas and the like, may be formed on a single chip in accordance with well-established manufacturing techniques including the fabrication of a corresponding metallization system, while other functional units such as a fast and powerful logic circuitry may be formed independently as a separate chip wherein, however, respective interconnect systems may enable a subsequent stacking and attaching of the individual chips so as to form an overall functional circuit, which may then be packaged as a single unit.
  • a corresponding three-dimensional configuration may provide for increased density of circuit elements and metallization features with respect to a given area of a package, since a significant larger amount of the available volume in a package may be used by stacking individual semiconductor chips.
  • These through hole vias may typically represent contact elements of a high aspect ratio, since the lateral dimensions of these vias may also be reduced in view of saving valuable chip area, while on the other hand the thickness of the substrate material may not arbitrarily be reduced. Additionally, in view of electrical performance the conductivity of the through hole vias should be maintained at a high level so as to accommodate the required high current densities and also reduce signal propagation delay in systems in which exchange of electrical signals between individual semiconductor chips may have to be accomplished on the basis of moderately high clock frequencies.
  • the corresponding high aspect through hole vias may be formed on the basis of well-established manufacturing techniques also known from the fabrication of contact structures and metallization systems, which may involve the etching of respective openings, such as via openings and trenches in a moderately thin dielectric material and the subsequent filling of these openings with metal- containing materials, such as copper in combination with conductive barrier materials, titanium nitride, tungsten and the like.
  • metal- containing materials such as copper in combination with conductive barrier materials, titanium nitride, tungsten and the like.
  • the manufacturing steps involved in forming the high aspect ratio openings for the through hole vias and the subsequent filling in of a highly conductive material may significantly affect the overall process flow and may have an adverse influence on the circuit elements in the device level.
  • sophisticated etch and masking regimes may have to be used so as to etch through the substrate, which may thus also affect any circuit element that may have already been formed in the device level at this manufacturing stage.
  • conductive materials exhibiting a moderately high temperature stability such as doped polysilicon, may exhibit an inferior conductivity so that forming the corresponding through hole vias at an early manufacturing stage on the basis of temperature stable polysilicon material may be less than desirable in view of electrical performance of the resulting interconnect structure.
  • the present disclosure relates to techniques and semiconductor devices in which through hole vias may be formed with high temperature stability at an appropriate manufacturing stage while avoiding or at least reducing one or more of the problems identified above.
  • the present disclosure relates to semiconductor devices and techniques in which through hole vias may be formed on the basis of a carbon-containing conductive material, which may exhibit a high temperature stability, thereby providing for a high degree of flexibility in appropriately implementing the process of forming the through hole vias into the overall manufacturing flow of the semiconductor device.
  • the through hole vias may be formed prior to any manufacturing steps for forming circuit elements in the device level and in the metallization system of the device, thereby substantially completely avoiding any negative influence of the manufacturing sequence for forming the through hole vias.
  • the carbon-containing conductive material which may be provided in some illustrative embodiments as a substantially pure carbon material, except for process induced imperfections, may have excellent temperature stability so that any high temperature processes during the subsequent manufacturing processes for forming the circuit elements and the metallization system may substantially not negatively influence the electrical and chemical characteristics of the through hole via.
  • the carbon-containing material may be deposited on the basis of well- established deposition techniques which exhibit a high degree of compatibility with other manufacturing techniques used during the formation of circuit elements so that in other cases the fabrication of the through hole vias may be positioned at any appropriate stage of the overall manufacturing flow, however independent from any constraints with respect to high temperature steps, as may be the case in conventional approaches when forming highly conductive through hole vias.
  • the intrinsically high conductivity of the carbon-containing conductive material which may have specific resistivity of approximately 2 miliohm cm or less, in combination with well-established characteristics of the carbon material with respect to deposition and also with respect to patterning the material may provide for enhanced flexibility in providing through hole vias, substantially without negatively affecting other process steps during the formation of circuit elements.
  • One illustrative semiconductor device disclosed herein comprises a substrate having a front side and a back side and a plurality of circuit elements formed in and above a semiconductor layer that is provided above the front side. Additionally, the semiconductor device comprises a through hole via formed in the substrate so as to extend at least to the back side, wherein the through hole via comprises a carbon- based material as a conductive fill material.
  • One illustrative method disclosed herein comprises forming an opening in a substrate of a semiconductor device, wherein the opening extends from a front side of the substrate to a back side thereof. Furthermore, the opening is filled with a conductive material that comprises carbon and additionally circuit elements are formed in and above the front side of the substrate.
  • a still further illustrative method disclosed herein comprises forming an opening into a front side of a substrate of a semiconductor device, wherein the opening extends into the substrate. Additionally the method comprises filling the opening with a carbon-containing conductive material and removing material of the substrate from a back side thereof so as to expose a bottom of the opening and the carbon-containing conductive material. Finally, the method comprises forming circuit elements above the front side.
  • Figs 1 a - 1 d schematically illustrate cross-sectional views of a substrate for forming semiconductor devices thereon during various manufacturing stages in forming through hole vias on the basis of a carbon material according to illustrative embodiments;
  • Fig 1e schematically illustrates a cross-sectional view of the substrate in a further advanced manufacturing stage in which circuit elements and a metallization system may be formed after the fabrication of the through hole vias according to still further illustrative embodiments;
  • Figs If — I i schematically illustrate cross-sectional views of a substrate during various manufacturing stages in forming high aspect ratio openings in a substrate material and a subsequent filling of the openings on the basis of a carbon- containing material according to still further illustrative embodiments;
  • Fig 1j schematically illustrates the substrate in a manufacturing stage in which substrate material may be removed from the back side thereof so as to obtain through hole vias according to yet other illustrative embodiments;
  • Fig 1k schematically illustrates two separately formed semiconductor devices prior to obtaining a composite device, wherein at least one of the devices comprises a through hole via for electrically connecting both components on the basis of a carbon-containing material according to still further illustrative embodiments.
  • the present disclosure relates to semiconductor devices and techniques, in which through hole vias, ie. high aspect ratio contact elements, may be formed on the basis of a highly conductive material on the basis of carbon, which may exhibit excellent deposition characteristics and which may also be readily patterned by well-established etch and planarization techniques, while additionally the superior characteristics with respect to temperature stability may provide for a high degree of flexibility in appropriately implementing the manufacturing process of forming the through hole vias into the overall manufacturing flow for forming complex integrated circuits.
  • through hole vias ie. high aspect ratio contact elements
  • the through hole vias may efficiently be used in the context of three-dimensional integration of individual semiconductor chips, wherein through hole vias may be formed in one or more of the individual semiconductor chips at any appropriate manufacturing stage, for instance prior to performing critical manufacturing steps for circuit elements, such as transistors, metallization structures and the like, thereby substantially avoiding any interference of manufacturing processes regarding the through hole vias and the critical circuit elements.
  • the through hole vias or at least a significant portion thereof may be provided prior to actually performing any process steps for defining transistor elements in the device level of the corresponding semiconductor substrate, since the superior temperature stability of the carbon material in the through hole vias or portions thereof may provide substantially constant characteristics of the through hole vias even after any high temperature steps required during the formation of transistors and the like.
  • complex "interconnect structures" may be established on the basis of the carbon-containing through hole vias with lateral dimensions adapted to electrical performance and/or spatial constraints, thereby also enabling increased complexity of composite semiconductor devices at a reduced area consumption, since an increased number of through hole vias may be positioned across the chip area of one or more of the components.
  • the through hole vias of one semiconductor device which may directly be connected to circuit elements in the device level, for instance transistors and the like, may directly connect to the metallization system of a further semiconductor chip, while in other cases the through hole via interconnect structure of one component may connect to the through hole via interconnect structure of another component, which may be accomplished on the basis of appropriate bump structures and the like, while both metallization systems may be available for connecting to the periphery or other semiconductor chips.
  • the enhanced design flexibility of the through hole vias on the basis of a carbon material may provide the possibility of efficiently adding an additional metallization system to a semiconductor chip, which may be fabricated on a separate substrate, thereby reducing the complexity and thus the probability of creating yield losses of the actual chip internal metallization system.
  • Fig 1 a schematically illustrates a cross-sectional view of a semiconductor device
  • the semiconductor device 100 may comprise a substrate 101 , of which a certain portion is illustrated, in which an advanced interconnect structure on the basis of through hole vias is to be formed.
  • the substrate 101 may represent any appropriate carrier material, for instance a semiconductor material such as silicon, germanium and the like, the substrate 101 may represent an insulating carrier material such as glass and the like.
  • a semiconductor layer 103 such as a silicon-based material, a silicon/germanium material, or any other appropriate semiconductor compound may be formed above the substrate 101 , wherein in some cases the semiconductor layer 103 may represent an upper portion of the a crystalline material, such as an epitaxially grown semiconductor material, which may be formed on the basis of a crystalline template material of the substrate 101 when provided in the form of a semiconductor material.
  • the substrate such as a silicon-based material, a silicon/germanium material, or any other appropriate semiconductor compound
  • the semiconductor 101 and the semiconductor layer 103 may comprise a substantially crystalline semiconductor material, which may be separated by an insulating layer, which is frequently referred to as buried insulating layer, thereby defining an SOI (silicon on insulator) configuration.
  • SOI silicon on insulator
  • a plurality of different substrate configurations may typically be used during the fabrication of semiconductor devices, such as hybrid substrates, in which different crystallographic characteristics of the semiconductor material 103 may be provided, or different crystallographic configurations of the substrate material and the semiconductor layer 103 may be used with respect to certain characteristics during the manufacturing of the device 100 and the like.
  • a desired type of strain may be provided in the semiconductor layer 103, depending on the overall device and process requirements.
  • the substrate 101 may be significantly thicker compared to the semiconductor layer 103 and the buried insulating layer 102, if provided.
  • the substrate 101 may have a thickness of several hundred micrometers, while the semiconductor layer 103 may have a thickness of several micrometers and significantly less, depending on the circuit elements to be formed in and above the semiconductor layer 103.
  • it may also be referred to a front side 101f of the substrate 101 and a back side 101 b, wherein this definition of front side and back side may refer to the position of the semiconductor layer 103, in and above which the majority of circuit elements, such as transistors and the like, is to be formed during the further processing of the device 100.
  • any positional statements such as “above”, “below”, “lateral” and the like, are to be considered as referring to an appropriate reference component, such as the front side 101 f and the back side 101 b.
  • a positional statement may refer to one of these two reference planes 101 f, 101 b.
  • the semiconductor layer 103 may be positioned "above” the front side 101 f while the buried insulating layer 102, if provided and if considered as a part of the substrate 101 , may be considered as being positioned “below” the front side 101 f.
  • any component, such as the material layer, formed at the back side 101 b may thus be positioned "above” the back side 101 b.
  • significant process steps for semiconductor elements may not have been performed so as to substantially avoid any interaction of subsequent process steps to be formed so as to fabricate a corresponding through hole via interconnect system.
  • some manufacturing steps may be performed prior to forming respective through hole vias or some of the manufacturing steps may be performed commonly with at least some of the steps required for providing the through hole vias.
  • an appropriate etch mask may be provided so as to define the position and the lateral size of corresponding openings for the through hole vias still to be formed.
  • the etch mask 104 may be comprised of a resist material, possibly in combination with a hard mask material, while in other cases an appropriate hard mask material, such as silicon nitride, silicon dioxide, silicon carbide and the like, may be patterned on the basis of a resist material, which may be removed afterwards.
  • corresponding openings 104a may be formed with an appropriate lateral dimension at corresponding positions at which through hole vias are to be formed so as to extend through the substrate 101.
  • the lateral sizes of the openings 104a may be selected in view of design criteria rather than in view of process-related aspects.
  • the openings 104a may typically be provided with a lateral size of approximately 10 - 50 ⁇ m, while a position of the corresponding openings 104a may be selected with respect to a reduction of the overall complexity of a corresponding interconnect structure, which may electrically connect circuit elements still to be formed in and above the semiconductor layer 103 with one or more of the through hole vias.
  • a corresponding interconnect structure which may electrically connect circuit elements still to be formed in and above the semiconductor layer 103 with one or more of the through hole vias.
  • close proximity of respective through hole vias to actual circuit elements may substantially not negatively affect the circuit elements, thereby reducing the overall complexity of a corresponding circuit layout.
  • the semiconductor device 100 as shown in Fig 1 a may be formed on the basis of well-established process techniques involving position and patterning regimes for providing the etch mask 104 having the openings 104a in accordance with the design rules.
  • the device 100 may be exposed to an etch ambient 105 so as to etch through the semiconductor layer 103, the buried insulating layer 102, if provided, and into and through the substrate 101.
  • a plurality of highly anisotropic etch techniques for etching through silicon material and germanium material are available in the art and may be used. That is, plasma assisted etch techniques, for instance on the basis of fluorine, chlorine and the like, may readily be used for etching through the substrate 101 selectively to the etch mask 104.
  • an appropriate "etch stop" material may be positioned above the back side 101 b, for instance in the form of any appropriate carrier material for positioning thereon the substrate 101 , or by forming a corresponding sacrificial material layer and the like.
  • Fig 1 b schematically illustrates the semiconductor device 100 after the etch process 105 of Fig 1 a and during a process 106 for forming an insulating material layer, at least on sidewall portions 101s of openings 101a formed during the etch process
  • the insulating material 107 may not necessarily be formed for the entire depth of the openings 101a but may be restricted to conductive portions, such as a portion extending through the semiconductor layer 103. For instance, the process
  • the process 106 may represent an oxidation process which may result in a corresponding semiconductor oxide, such as silicon oxide, at least within the substrate 101 and the semiconductor layer 103, while a corresponding insulating oxide may not be necessary in a corresponding buried insulating layer, such as the layer 102 (cf. Fig 1a), if provided.
  • the process 106 may comprise a deposition process for providing any appropriate insulating material with a specified thickness of, for instance, 100 nm and more, wherein the corresponding layer thickness is less critical as long as a reliable coverage of the sidewalls 101s is accomplished.
  • a plurality of insulating materials such as silicon dioxide, silicon nitride and the like, may be used for which well-established deposition recipes are available.
  • a corresponding process 106 may readily be performed with appropriate process tools, such as a furnace and the like, if a plurality of substrates may commonly be processed while also a deposition may occur from the front side 101 f and the back side 101 b simultaneously.
  • Fig 1 c schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage.
  • the device 100 is exposed to a deposition ambient 108 in order to deposit a carbon-containing material 108a, for instance in the form of substantially pure carbon, or carbon material comprising appropriate dopant species for further enhancing overall conductivity of the material 108a.
  • the deposition process 108 may be performed on the basis of well-established deposition techniques in which a reliable filling of the openings 101 a may be accomplished, substantially in a void-free manner by establishing a gaseous ambient in which a hydrocarbon-containing gas precursor may decompose in a highly controllable manner.
  • the device 100 may be placed in an appropriate deposition tool, such as a furnace, and may be heated to a specific temperature, such as approximately 900° - 1 100 0 C, possibly by supplying an appropriate carrier gas, such as hydrogen.
  • a carbon-containing precursor gas such as methane (CH 4 )
  • CH 4 methane
  • a deposition regime may be used in which several deposition steps may be performed with intermediate etch steps so as to preferably remove carbon material at the end portions of the openings 101 a in order to obtain a substantially void-free filling after two or more deposition steps with intermediate etch steps. Consequently, after the deposition process 108 the openings 101 a may be filled with carbon material which may possibly include any dopants, such as boron, nitrogen, phosphorous, arsenic and the like, thereby even further enhancing the overall conductivity of the material 108a. In other cases, a substantially pure carbon material may be deposited.
  • the deposition process 108 may be performed on the basis of any appropriate deposition tool, for instance a furnace, in which the substrates may be positioned so as to allow contact of the precursor gas from the front side 101 f and the back side 101 b, thereby enhancing the gap fill capabilities of the process 108.
  • a corresponding sacrificial layer may be formed at the back side or at the front side, which may be removed after the deposition process 108.
  • the corresponding layer may still be present and may allow processing in single wafer deposition tools substantially without contaminating any substrate holders and the like.
  • Fig 1 d schematically illustrates the semiconductor device 100 during a removal process 109 so as to remove any excess material deposited during the process 108 of Fig 1 c.
  • any appropriate process technique may be used, such as plasma assisted etch recipes on the basis of oxygen or hydrogen atmospheres, in which carbon material may readily be removed selectively to other materials, such as silicon dioxide and the like.
  • a corresponding etch process may be performed and may be stopped in or on the insulating material 107, thereby forming through hole vias 1 10 which are electrically isolated from each other.
  • the removal process 109 may comprise a planarization process including a polishing process, such as a CMP process (chemical mechanical polishing) and the like.
  • the respective removal process 109 may efficiently be performed on the back side 101 b and the front side 101 f, since the remaining portions of the semiconductor layer 103 may still be protected by the insulating layer 107.
  • the device 100 may comprise a device level 120 which is to be understood as a level providing circuit elements 121 that are formed in and above the semiconductor layer 103.
  • the circuit elements 121 may represent field effect transistors, bipolar transistors, diode structures, power transistors, resistive structures, capacitors and the like.
  • the device level 120 may include an appropriate contact structure 122, which may connect the circuit elements 121 with a metallization system 130, which may be provided above the device level 120.
  • the metallization system 130 may comprise one or more metallization layers 131 , 132, which may be understood as layers comprising an appropriate dielectric material, in which may be embedded respective metal lines and vias so as to establish a required "wiring network" for the circuit layout under consideration.
  • the device level 120 and/or the metallization system 130 may also connect to the through hole vias 1 10 in accordance with the overall circuit layout so as to allow a connection to peripheral components or other semiconductor devices, which may be fabricated separately from the device 100 and may be attached thereto in a later manufacturing stage so as to form a three-dimensional chip configuration.
  • the contact structure 122 may connect the through hole vias 1 10 with one or more of the metallization layers 131 , 132, which may then establish the required electrical connection to one or more of the circuit elements 121.
  • one or more of the through hole vias 1 10 may directly be connected to one of the circuit elements 121 , for instance via the semiconductor layer 103 or the substrate material 101.
  • any such electrical connections are not shown in Fig 1 e.
  • the semiconductor device 100 as shown in Fig 1 e may be formed on the basis of well-established process techniques with respect to the circuit elements 121 and the metallization system 130. As previously explained, in some embodiments, any critical process steps for forming the circuit elements 121 may be performed after completing the through hole vias 1 10, while in other cases at least some process steps may be performed prior to or during corresponding manufacturing processes, for instance isolation trenches may be formed prior to or during the formation of the through hole vias 1 10.
  • the through hole vias 110 may be formed after completing the device level 120 and prior to forming the metallization system 130, since the corresponding manufacturing processes used for forming the through hole vias on the basis of a carbon material may be provide for a high degree of compatibility with materials and processes used during the formation of the circuit elements 121.
  • the elevated temperatures used during the deposition of the carbon material of the through hole vias 1 10 may be used as an anneal process for activating dopants in the device level 120.
  • a highly efficient manufacturing sequence may be accomplished by providing the through hole vias 1 10 on the basis of a carbon material.
  • the through hole vias may be formed by forming openings and removing a portion of the substrate material so as to obtain the through hole vias extending from the front side to the back side of the substrate of reduced thickness.
  • Fig 1 f schematically illustrates the semiconductor device 100 in an early manufacturing stage including respective openings 101 c that extend through the semiconductor layer 103 and into the substrate 101 at least to a depth that represents a desired thickness of the substrate 101 of the finalized semiconductor device 100. That is, the openings 101 c have a depth at least equal to or greater than a target thickness of the substrate 101 after completing the semiconductor device 100. With respect to forming the openings 101 c, the same criteria may apply as previously explained with reference to Fig 1 a.
  • Fig 1g schematically illustrates the semiconductor device 100 after forming the insulating material 107, which may be accomplished by deposition, oxidation and the like, as is also previously explained.
  • Fig 1 h schematically illustrates the semiconductor device 100 during the deposition process 108 so as to fill the openings 101 c with the carbon material 108a, wherein similar process parameters may be used, as previously described.
  • a reliable filling of the openings 101c may be accomplished wherein, if required, two or more deposition steps with intermediate etch steps may be used so as to avoid the creation of any voids, as previously discussed.
  • Fig 1 i schematically illustrates the semiconductor device 100 during the removal process 109 so as to remove excess material, thereby forming electrically insulated vias 110a.
  • the removal process 109 may comprise a polishing process, an etch process and the like, as previously explained.
  • the further processing may be continued by forming complete circuit elements, possibly in combination with a metallization system, as previously explained with reference to Fig 1e. Consequently, in this case the corresponding manufacturing processes and substrate handling activities may be performed on the basis of the substrate 101 having its initial thickness, thereby providing for enhanced mechanical integrity of the device 100.
  • material of the substrate 101 may be removed prior to actually completing circuit elements and/or a metallization system.
  • Fig 1j schematically illustrates the semiconductor device 100 during a process 109a that is designed so as to remove material of the substrate 101 from the back side thereof, thereby also "opening" the vias 1 10a, thereby forming the through hole vias 1 10 by exposing the bottom 1 10b of the vias 1 10a.
  • the desired remaining thickness 1011 may be adjusted, wherein the thickness 1011 may be varied in accordance with process and device requirements, as long as the initial depth of the vias 110a extends along the thickness 1011.
  • the removal process 101 a may be performed at a very late manufacturing stage so as to maintain the benefit of enhanced mechanical integrity of the substrate 101 , while in other cases, if deemed appropriate, the thinning of the substrate 101 may be implemented at any other stage of the overall manufacturing flow. It should be appreciated that the removal process 109a may even be performed after dicing the substrate 101 , if deemed appropriate.
  • Fig 1k schematically illustrates the substrate 100 in a further advanced manufacturing stage when the device 100 is to be combined with another semiconductor device 150, which may also comprise a substrate 151 in combination with a device level 152 and an appropriate metallization system or interconnect structure 153.
  • the interconnect structure of the device 150 may comprise a contact pad 154 that is to be brought into contact with a bump structure 1 12 that may be connected to the through hole vias 1 10. Consequently, after mechanically contacting the devices 100 and 150, the bump structure 1 12 may be reflowed so as to form a mechanical and electrical connection to the pad 154.
  • appropriate adhesives such as may be used for mechanically and electrically connecting the devices 100, 150 in accordance with well-established techniques.
  • the stacked configuration formed by the devices 100, 150 may be accomplished in any appropriate manner, that is, the through hole vias 1 10 may connect to the interconnect structure 153 or may connect to a corresponding through hole via system formed in the substrate 151 (not shown) of the device 150, depending on the overall requirements. Since the through hole vias 1 10 may provide for an efficient space-saving interconnect system between the devices 100 and 150, sophisticated stacked three-dimensional chip configurations may be established within a single package, thereby enabling a significant enhancement of the overall three-dimensional packing density.
  • the present disclosure provides techniques and semiconductor devices in which through hole vias may efficiently be formed on the basis of a carbon material, thereby providing for a high degree of compatibility and flexibility with respect to manufacturing techniques used for forming circuit elements and metallization systems while on the other hand providing for superior electrical performance compared to, for instance, polysilicon-based through hole interconnect structures.

Abstract

In a semiconductor device a through hole via extending through the substrate of the device may be formed on the basis of a carbon-containing material, thereby providing excellent compatibility with high temperature processes, while also providing superior electrical performance compared to doped semiconductor materials and the like. Thus, in some illustrative embodiments, the through hole vias may be formed prior to any process steps used for forming critical circuit elements, thereby substantially avoiding any interference of the through hole via structure with a device level of the corresponding semiconductor device. Consequently, highly efficient three-dimensional integration schemes may be realized.

Description

A SEMICONDUCTOR DEVICE COMPRISING A CARBON BASED MATERIAL FOR
THROUGH HOLE VIAS
FIELD OF THE PRESENT DISCLOSURE
The present disclosure generally relates to the field of fabricating integrated circuits, and more particularly relates to interconnect structures for connecting different device levels by vias extending through the substrate material of the devices.
DESCRIPTION OF THE RELATED ART
In modern integrated circuits, a very high number of individual circuit elements, such as field effect transistors in the form of CMOS, NMOS, PMOS elements, resistors, capacitors, and the like are formed on a single chip area. Typically, feature sizes of these circuit elements are continuously decreased with the introduction of every new circuit generation, to provide currently available integrated circuits formed by volume production techniques with critical dimensions of 50 nm or less and having an improved degree of performance in terms of speed and/or power consumption. A reduction in size of transistors is an important aspect in steadily improving device performance of complex integrated circuits, such as CPUs. The reduction in size is commonly associated with an increased switching speed, thereby enhancing signal processing performance at transistor level.
In addition to the large number of transistor elements a plurality of passive circuit elements, such as capacitors, resistors, interconnect structures and the like are typically formed in integrated circuits as required by the basic circuit layout. Due to the decreased dimensions of the active circuit elements, not only the performance of the individual transistor elements may be increased, but also their packing density may be improved, thereby providing the potential for incorporating increased functionality into a given chip area. For this reason, highly complex circuits have been developed, which may include different types of circuits, such as analog circuits, digital circuits and the like, thereby providing entire systems on a single chip (SoC).
Although transistor elements are the dominant circuit element in highly complex integrated circuits which substantially determine the overall performance of these devices, other components such as capacitors and resistors and in particular a complex interconnect system or metallization system may be required wherein the size of these passive circuit elements may also have to be adjusted with respect to the scaling of the transistor elements in order to not unduly consume valuable chip area.
Typically, as the number of circuit elements, such as transistors and the like, per unit area may increase in the device level of a corresponding semiconductor device, also the number of electrical connections associated with the circuit elements in the device level may be increased, typically even in an over-proportional manner, thereby requiring complex interconnect structure which may be provided in the form of metallization systems including a plurality of stacked metallization layers. In these metallization layers, metal lines, providing for the inner level electrical connection, and vias, providing for intra level connections, may be formed on the basis of highly conductive metals, such as copper and the like, in combination with appropriate dielectric materials so as to reduce the parasitic RC (resistive capacitive) time constants, since in sophisticated semiconductor devices typically signal propagation delay may substantially be restricted by a metallization system rather than the transistor elements in the device level. However, expanding the metallization system in the height dimension so as to provide for the desired density of interconnect structures may be restricted by the parasitic RC time constants and the permutations imposed by the material characteristics of sophisticated low-k dielectrics. That is, typically a reduced dielectric constant is associated with reduced mechanical stability of these dielectric materials, thereby also restricting the number of metallization layers that may be stacked on top of each other in view of yield losses during the various fabrication steps and the reduced reliability during operation of the semiconductor device. Thus, the complexity of semiconductor devices provided in a single semiconductor chip may be restricted by the capabilities of the corresponding metallization system and in particular by the characteristics of sophisticated low-k dielectric materials, since the number of metallization layers may not arbitrarily be increased. For this reason it has also been proposed to further enhance the overall density of circuit elements for a given size or area of a respective package by stacking two or more individual semiconductor chips, which may be fabricated in an independent manner, however with a correlated design so as to provide in total a complex system while avoiding many of the problems encountered during the fabrication process for extremely complex semiconductor devices on a single chip. For example, appropriately selected functional units, such as memory areas and the like, may be formed on a single chip in accordance with well-established manufacturing techniques including the fabrication of a corresponding metallization system, while other functional units such as a fast and powerful logic circuitry may be formed independently as a separate chip wherein, however, respective interconnect systems may enable a subsequent stacking and attaching of the individual chips so as to form an overall functional circuit, which may then be packaged as a single unit. Thus, a corresponding three-dimensional configuration may provide for increased density of circuit elements and metallization features with respect to a given area of a package, since a significant larger amount of the available volume in a package may be used by stacking individual semiconductor chips. Although this technique represents a promising approach for enhancing packing density and functionality for a given package size for a given technology standard while avoiding extremely critical manufacturing techniques, for instance in view of stacking a large number of highly critical metallization layers, appropriate contact elements may have to be provided so as to enable the electrical connections of the individual semiconductor chips in a reliable and well- performing manner. To this end it has been suggested to form through hole vias through the substrate material of at least one of the chips so as to enable electrical contact to respective contact elements of a second semiconductor chip, while the metallization system of the first semiconductor chip may further be available for connecting to other semiconductor chips or a package substrate and the like. These through hole vias may typically represent contact elements of a high aspect ratio, since the lateral dimensions of these vias may also be reduced in view of saving valuable chip area, while on the other hand the thickness of the substrate material may not arbitrarily be reduced. Additionally, in view of electrical performance the conductivity of the through hole vias should be maintained at a high level so as to accommodate the required high current densities and also reduce signal propagation delay in systems in which exchange of electrical signals between individual semiconductor chips may have to be accomplished on the basis of moderately high clock frequencies. In view of this situation, in conventional approaches the corresponding high aspect through hole vias may be formed on the basis of well-established manufacturing techniques also known from the fabrication of contact structures and metallization systems, which may involve the etching of respective openings, such as via openings and trenches in a moderately thin dielectric material and the subsequent filling of these openings with metal- containing materials, such as copper in combination with conductive barrier materials, titanium nitride, tungsten and the like. By transferring corresponding technology to a fabrication sequence for through hole vias, appropriate high conductivity values may be obtained in conformity with requirements with respect to enhanced electrical performance. However, since the temperature stability of these materials may be inferior, typically these process steps may have to be performed at a very advanced manufacturing stage, ie. after any high temperature processes that may usually be required during the formation of circuit elements, such as transistors, in the device level. Thus, the manufacturing steps involved in forming the high aspect ratio openings for the through hole vias and the subsequent filling in of a highly conductive material may significantly affect the overall process flow and may have an adverse influence on the circuit elements in the device level. For example, sophisticated etch and masking regimes may have to be used so as to etch through the substrate, which may thus also affect any circuit element that may have already been formed in the device level at this manufacturing stage.
On the other hand, conductive materials exhibiting a moderately high temperature stability, such as doped polysilicon, may exhibit an inferior conductivity so that forming the corresponding through hole vias at an early manufacturing stage on the basis of temperature stable polysilicon material may be less than desirable in view of electrical performance of the resulting interconnect structure.
In view of the situation described above, the present disclosure relates to techniques and semiconductor devices in which through hole vias may be formed with high temperature stability at an appropriate manufacturing stage while avoiding or at least reducing one or more of the problems identified above. SUMMARY OF THE DISCLOSURE
Generally, the present disclosure relates to semiconductor devices and techniques in which through hole vias may be formed on the basis of a carbon-containing conductive material, which may exhibit a high temperature stability, thereby providing for a high degree of flexibility in appropriately implementing the process of forming the through hole vias into the overall manufacturing flow of the semiconductor device. For instance, in some illustrative aspects disclosed herein, the through hole vias may be formed prior to any manufacturing steps for forming circuit elements in the device level and in the metallization system of the device, thereby substantially completely avoiding any negative influence of the manufacturing sequence for forming the through hole vias. On the other hand, the carbon-containing conductive material, which may be provided in some illustrative embodiments as a substantially pure carbon material, except for process induced imperfections, may have excellent temperature stability so that any high temperature processes during the subsequent manufacturing processes for forming the circuit elements and the metallization system may substantially not negatively influence the electrical and chemical characteristics of the through hole via. On the other hand, the carbon-containing material may be deposited on the basis of well- established deposition techniques which exhibit a high degree of compatibility with other manufacturing techniques used during the formation of circuit elements so that in other cases the fabrication of the through hole vias may be positioned at any appropriate stage of the overall manufacturing flow, however independent from any constraints with respect to high temperature steps, as may be the case in conventional approaches when forming highly conductive through hole vias. Thus, the intrinsically high conductivity of the carbon-containing conductive material, which may have specific resistivity of approximately 2 miliohm cm or less, in combination with well-established characteristics of the carbon material with respect to deposition and also with respect to patterning the material may provide for enhanced flexibility in providing through hole vias, substantially without negatively affecting other process steps during the formation of circuit elements.
One illustrative semiconductor device disclosed herein comprises a substrate having a front side and a back side and a plurality of circuit elements formed in and above a semiconductor layer that is provided above the front side. Additionally, the semiconductor device comprises a through hole via formed in the substrate so as to extend at least to the back side, wherein the through hole via comprises a carbon- based material as a conductive fill material.
One illustrative method disclosed herein comprises forming an opening in a substrate of a semiconductor device, wherein the opening extends from a front side of the substrate to a back side thereof. Furthermore, the opening is filled with a conductive material that comprises carbon and additionally circuit elements are formed in and above the front side of the substrate.
A still further illustrative method disclosed herein comprises forming an opening into a front side of a substrate of a semiconductor device, wherein the opening extends into the substrate. Additionally the method comprises filling the opening with a carbon-containing conductive material and removing material of the substrate from a back side thereof so as to expose a bottom of the opening and the carbon-containing conductive material. Finally, the method comprises forming circuit elements above the front side.
BRIEF DESCRIPTION OF THE DRAWINGS
Further embodiments of the present disclosure are defined in the appended claims and will become more apparent with the following detailed description when taken with reference to the accompanying drawings, in which:
Figs 1 a - 1 d schematically illustrate cross-sectional views of a substrate for forming semiconductor devices thereon during various manufacturing stages in forming through hole vias on the basis of a carbon material according to illustrative embodiments;
Fig 1e schematically illustrates a cross-sectional view of the substrate in a further advanced manufacturing stage in which circuit elements and a metallization system may be formed after the fabrication of the through hole vias according to still further illustrative embodiments;
Figs If — I i schematically illustrate cross-sectional views of a substrate during various manufacturing stages in forming high aspect ratio openings in a substrate material and a subsequent filling of the openings on the basis of a carbon- containing material according to still further illustrative embodiments;
Fig 1j schematically illustrates the substrate in a manufacturing stage in which substrate material may be removed from the back side thereof so as to obtain through hole vias according to yet other illustrative embodiments; and
Fig 1k schematically illustrates two separately formed semiconductor devices prior to obtaining a composite device, wherein at least one of the devices comprises a through hole via for electrically connecting both components on the basis of a carbon-containing material according to still further illustrative embodiments.
DETAILED DESCRIPTION
While the present disclosure is described with reference to the embodiments as illustrated in the following detailed description as well as in the drawings, it should be understood that the following detailed description as well as the drawings are not intended to limit the present disclosure to the particular illustrative embodiments disclosed, but rather the described illustrative embodiments merely exemplify the various aspects of the present disclosure, the scope of which is defined by the appended claims.
In general, the present disclosure relates to semiconductor devices and techniques, in which through hole vias, ie. high aspect ratio contact elements, may be formed on the basis of a highly conductive material on the basis of carbon, which may exhibit excellent deposition characteristics and which may also be readily patterned by well-established etch and planarization techniques, while additionally the superior characteristics with respect to temperature stability may provide for a high degree of flexibility in appropriately implementing the manufacturing process of forming the through hole vias into the overall manufacturing flow for forming complex integrated circuits. In some illustrative aspects disclosed herein, the through hole vias may efficiently be used in the context of three-dimensional integration of individual semiconductor chips, wherein through hole vias may be formed in one or more of the individual semiconductor chips at any appropriate manufacturing stage, for instance prior to performing critical manufacturing steps for circuit elements, such as transistors, metallization structures and the like, thereby substantially avoiding any interference of manufacturing processes regarding the through hole vias and the critical circuit elements. In one illustrative embodiment, the through hole vias or at least a significant portion thereof may be provided prior to actually performing any process steps for defining transistor elements in the device level of the corresponding semiconductor substrate, since the superior temperature stability of the carbon material in the through hole vias or portions thereof may provide substantially constant characteristics of the through hole vias even after any high temperature steps required during the formation of transistors and the like. Moreover, due to the availability of highly efficient deposition techniques for carbon material, for instance by decomposition of carbon- containing precursor gases, in addition to the intrinsically high conductivity of carbon material, which may be significantly higher compared to, for instance, highly doped polysilicon, additional design flexibility may be obtained by appropriately adapting the size of individual through hole vias, since the corresponding lateral dimensions thereof may substantially not be determined by deposition related constraints and a reduced conductivity, as may be the case in polysilicon related approaches. Thus, complex "interconnect structures" may be established on the basis of the carbon-containing through hole vias with lateral dimensions adapted to electrical performance and/or spatial constraints, thereby also enabling increased complexity of composite semiconductor devices at a reduced area consumption, since an increased number of through hole vias may be positioned across the chip area of one or more of the components. For instance, the through hole vias of one semiconductor device, which may directly be connected to circuit elements in the device level, for instance transistors and the like, may directly connect to the metallization system of a further semiconductor chip, while in other cases the through hole via interconnect structure of one component may connect to the through hole via interconnect structure of another component, which may be accomplished on the basis of appropriate bump structures and the like, while both metallization systems may be available for connecting to the periphery or other semiconductor chips. In still other illustrative embodiments, the enhanced design flexibility of the through hole vias on the basis of a carbon material may provide the possibility of efficiently adding an additional metallization system to a semiconductor chip, which may be fabricated on a separate substrate, thereby reducing the complexity and thus the probability of creating yield losses of the actual chip internal metallization system.
With reference to the accompanying drawings, further illustrative embodiments will now be described in more detail.
Fig 1 a schematically illustrates a cross-sectional view of a semiconductor device
100 in an early manufacturing stage. As shown, the semiconductor device 100 may comprise a substrate 101 , of which a certain portion is illustrated, in which an advanced interconnect structure on the basis of through hole vias is to be formed. The substrate 101 may represent any appropriate carrier material, for instance a semiconductor material such as silicon, germanium and the like, the substrate 101 may represent an insulating carrier material such as glass and the like. Furthermore, a semiconductor layer 103, such as a silicon-based material, a silicon/germanium material, or any other appropriate semiconductor compound may be formed above the substrate 101 , wherein in some cases the semiconductor layer 103 may represent an upper portion of the a crystalline material, such as an epitaxially grown semiconductor material, which may be formed on the basis of a crystalline template material of the substrate 101 when provided in the form of a semiconductor material. In some illustrative embodiments, as shown, the substrate
101 and the semiconductor layer 103 may comprise a substantially crystalline semiconductor material, which may be separated by an insulating layer, which is frequently referred to as buried insulating layer, thereby defining an SOI (silicon on insulator) configuration. It should be appreciated, however, that a plurality of different substrate configurations may typically be used during the fabrication of semiconductor devices, such as hybrid substrates, in which different crystallographic characteristics of the semiconductor material 103 may be provided, or different crystallographic configurations of the substrate material and the semiconductor layer 103 may be used with respect to certain characteristics during the manufacturing of the device 100 and the like. Similarly, a desired type of strain may be provided in the semiconductor layer 103, depending on the overall device and process requirements. It should be appreciated that the dimensions of the components described so far may be true to scale, since typically the substrate 101 may be significantly thicker compared to the semiconductor layer 103 and the buried insulating layer 102, if provided. For example, the substrate 101 may have a thickness of several hundred micrometers, while the semiconductor layer 103 may have a thickness of several micrometers and significantly less, depending on the circuit elements to be formed in and above the semiconductor layer 103. In the following, it may also be referred to a front side 101f of the substrate 101 and a back side 101 b, wherein this definition of front side and back side may refer to the position of the semiconductor layer 103, in and above which the majority of circuit elements, such as transistors and the like, is to be formed during the further processing of the device 100. It should further be appreciated that any positional statements, such as "above", "below", "lateral" and the like, are to be considered as referring to an appropriate reference component, such as the front side 101 f and the back side 101 b. For instance, it may generally be assumed herein that a positional statement may refer to one of these two reference planes 101 f, 101 b. For instance, the semiconductor layer 103 may be positioned "above" the front side 101 f while the buried insulating layer 102, if provided and if considered as a part of the substrate 101 , may be considered as being positioned "below" the front side 101 f. Similarly, any component, such as the material layer, formed at the back side 101 b may thus be positioned "above" the back side 101 b.
Moreover, in one illustrative embodiment, significant process steps for semiconductor elements, such as patterning the semiconductor layer 103, ion implantation of dopant species and the like may not have been performed so as to substantially avoid any interaction of subsequent process steps to be formed so as to fabricate a corresponding through hole via interconnect system. In other cases, some manufacturing steps may be performed prior to forming respective through hole vias or some of the manufacturing steps may be performed commonly with at least some of the steps required for providing the through hole vias. In the manufacturing stage shown, an appropriate etch mask may be provided so as to define the position and the lateral size of corresponding openings for the through hole vias still to be formed. For instance, the etch mask 104 may be comprised of a resist material, possibly in combination with a hard mask material, while in other cases an appropriate hard mask material, such as silicon nitride, silicon dioxide, silicon carbide and the like, may be patterned on the basis of a resist material, which may be removed afterwards. Thus, corresponding openings 104a may be formed with an appropriate lateral dimension at corresponding positions at which through hole vias are to be formed so as to extend through the substrate 101. As previously explained, due to the superior electrical characteristics of carbon material and in particular due to the deposition behaviour, which may allow to reliably fill openings of even extremely high aspect ratios, the lateral sizes of the openings 104a may be selected in view of design criteria rather than in view of process-related aspects. Consequently, the openings 104a may typically be provided with a lateral size of approximately 10 - 50μm, while a position of the corresponding openings 104a may be selected with respect to a reduction of the overall complexity of a corresponding interconnect structure, which may electrically connect circuit elements still to be formed in and above the semiconductor layer 103 with one or more of the through hole vias. For example, due to the high degree of compatibility of the carbon-based material in view of process techniques to be used during the formation of transistors and the like, close proximity of respective through hole vias to actual circuit elements may substantially not negatively affect the circuit elements, thereby reducing the overall complexity of a corresponding circuit layout.
Typically, the semiconductor device 100 as shown in Fig 1 a may be formed on the basis of well-established process techniques involving position and patterning regimes for providing the etch mask 104 having the openings 104a in accordance with the design rules. Next, the device 100 may be exposed to an etch ambient 105 so as to etch through the semiconductor layer 103, the buried insulating layer 102, if provided, and into and through the substrate 101. For instance, a plurality of highly anisotropic etch techniques for etching through silicon material and germanium material are available in the art and may be used. That is, plasma assisted etch techniques, for instance on the basis of fluorine, chlorine and the like, may readily be used for etching through the substrate 101 selectively to the etch mask 104. It should be appreciated that an appropriate "etch stop" material may be positioned above the back side 101 b, for instance in the form of any appropriate carrier material for positioning thereon the substrate 101 , or by forming a corresponding sacrificial material layer and the like.
Fig 1 b schematically illustrates the semiconductor device 100 after the etch process 105 of Fig 1 a and during a process 106 for forming an insulating material layer, at least on sidewall portions 101s of openings 101a formed during the etch process
105 of Fig 1 a. In other cases, when the substrate 101 represents an insulating material, the insulating material 107 may not necessarily be formed for the entire depth of the openings 101a but may be restricted to conductive portions, such as a portion extending through the semiconductor layer 103. For instance, the process
106 may represent an oxidation process which may result in a corresponding semiconductor oxide, such as silicon oxide, at least within the substrate 101 and the semiconductor layer 103, while a corresponding insulating oxide may not be necessary in a corresponding buried insulating layer, such as the layer 102 (cf. Fig 1a), if provided. In other cases, the process 106 may comprise a deposition process for providing any appropriate insulating material with a specified thickness of, for instance, 100 nm and more, wherein the corresponding layer thickness is less critical as long as a reliable coverage of the sidewalls 101s is accomplished. For example, a plurality of insulating materials, such as silicon dioxide, silicon nitride and the like, may be used for which well-established deposition recipes are available. A corresponding process 106 may readily be performed with appropriate process tools, such as a furnace and the like, if a plurality of substrates may commonly be processed while also a deposition may occur from the front side 101 f and the back side 101 b simultaneously.
Fig 1 c schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage. As illustrated, the device 100 is exposed to a deposition ambient 108 in order to deposit a carbon-containing material 108a, for instance in the form of substantially pure carbon, or carbon material comprising appropriate dopant species for further enhancing overall conductivity of the material 108a. The deposition process 108 may be performed on the basis of well-established deposition techniques in which a reliable filling of the openings 101 a may be accomplished, substantially in a void-free manner by establishing a gaseous ambient in which a hydrocarbon-containing gas precursor may decompose in a highly controllable manner. For instance, the device 100 may be placed in an appropriate deposition tool, such as a furnace, and may be heated to a specific temperature, such as approximately 900° - 1 1000C, possibly by supplying an appropriate carrier gas, such as hydrogen. After a certain degree of temperature stabilization, a carbon-containing precursor gas, such as methane (CH4), may be supplied so as to establish a certain deposition pressure, which may range from approximately 100 Torr to several hundred Torr thereby initiating a decomposition of the precursor gas, which may lead to a substantially conformal deposition of carbon material even within the high aspect ratio openings 101 a. It should be appreciated that for openings 101 a having lateral dimensions approximately 10 μm and even less, a deposition regime may be used in which several deposition steps may be performed with intermediate etch steps so as to preferably remove carbon material at the end portions of the openings 101 a in order to obtain a substantially void-free filling after two or more deposition steps with intermediate etch steps. Consequently, after the deposition process 108 the openings 101 a may be filled with carbon material which may possibly include any dopants, such as boron, nitrogen, phosphorous, arsenic and the like, thereby even further enhancing the overall conductivity of the material 108a. In other cases, a substantially pure carbon material may be deposited. The deposition process 108 may be performed on the basis of any appropriate deposition tool, for instance a furnace, in which the substrates may be positioned so as to allow contact of the precursor gas from the front side 101 f and the back side 101 b, thereby enhancing the gap fill capabilities of the process 108. In other cases, other strategies may be used, for instance a corresponding sacrificial layer may be formed at the back side or at the front side, which may be removed after the deposition process 108. For example, if a corresponding etch stop layer has been provided during the etch process 105 (cf. Fig 1 a), the corresponding layer may still be present and may allow processing in single wafer deposition tools substantially without contaminating any substrate holders and the like. Fig 1 d schematically illustrates the semiconductor device 100 during a removal process 109 so as to remove any excess material deposited during the process 108 of Fig 1 c. For this purpose, any appropriate process technique may be used, such as plasma assisted etch recipes on the basis of oxygen or hydrogen atmospheres, in which carbon material may readily be removed selectively to other materials, such as silicon dioxide and the like. For instance, a corresponding etch process may be performed and may be stopped in or on the insulating material 107, thereby forming through hole vias 1 10 which are electrically isolated from each other. In other cases, the removal process 109 may comprise a planarization process including a polishing process, such as a CMP process (chemical mechanical polishing) and the like. The respective removal process 109 may efficiently be performed on the back side 101 b and the front side 101 f, since the remaining portions of the semiconductor layer 103 may still be protected by the insulating layer 107.
Fig 1 e schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage. As illustrated, the device 100 may comprise a device level 120 which is to be understood as a level providing circuit elements 121 that are formed in and above the semiconductor layer 103. Depending on the overall configuration of the device 100, the circuit elements 121 may represent field effect transistors, bipolar transistors, diode structures, power transistors, resistive structures, capacitors and the like. Furthermore, the device level 120 may include an appropriate contact structure 122, which may connect the circuit elements 121 with a metallization system 130, which may be provided above the device level 120. For instance, the metallization system 130 may comprise one or more metallization layers 131 , 132, which may be understood as layers comprising an appropriate dielectric material, in which may be embedded respective metal lines and vias so as to establish a required "wiring network" for the circuit layout under consideration. In addition, the device level 120 and/or the metallization system 130 may also connect to the through hole vias 1 10 in accordance with the overall circuit layout so as to allow a connection to peripheral components or other semiconductor devices, which may be fabricated separately from the device 100 and may be attached thereto in a later manufacturing stage so as to form a three-dimensional chip configuration. For example, in the embodiment shown, the contact structure 122 may connect the through hole vias 1 10 with one or more of the metallization layers 131 , 132, which may then establish the required electrical connection to one or more of the circuit elements 121. In other cases, one or more of the through hole vias 1 10 may directly be connected to one of the circuit elements 121 , for instance via the semiconductor layer 103 or the substrate material 101. For convenience, any such electrical connections are not shown in Fig 1 e.
The semiconductor device 100 as shown in Fig 1 e may be formed on the basis of well-established process techniques with respect to the circuit elements 121 and the metallization system 130. As previously explained, in some embodiments, any critical process steps for forming the circuit elements 121 may be performed after completing the through hole vias 1 10, while in other cases at least some process steps may be performed prior to or during corresponding manufacturing processes, for instance isolation trenches may be formed prior to or during the formation of the through hole vias 1 10. In still other cases, if desired, the through hole vias 110 may be formed after completing the device level 120 and prior to forming the metallization system 130, since the corresponding manufacturing processes used for forming the through hole vias on the basis of a carbon material may be provide for a high degree of compatibility with materials and processes used during the formation of the circuit elements 121. For instance, if deemed appropriate, the elevated temperatures used during the deposition of the carbon material of the through hole vias 1 10 may be used as an anneal process for activating dopants in the device level 120.
Consequently, a highly efficient manufacturing sequence may be accomplished by providing the through hole vias 1 10 on the basis of a carbon material.
With reference to Figs 1 f - 1j further illustrative embodiments will now be described in which the through hole vias may be formed by forming openings and removing a portion of the substrate material so as to obtain the through hole vias extending from the front side to the back side of the substrate of reduced thickness.
Fig 1 f schematically illustrates the semiconductor device 100 in an early manufacturing stage including respective openings 101 c that extend through the semiconductor layer 103 and into the substrate 101 at least to a depth that represents a desired thickness of the substrate 101 of the finalized semiconductor device 100. That is, the openings 101 c have a depth at least equal to or greater than a target thickness of the substrate 101 after completing the semiconductor device 100. With respect to forming the openings 101 c, the same criteria may apply as previously explained with reference to Fig 1 a.
Fig 1g schematically illustrates the semiconductor device 100 after forming the insulating material 107, which may be accomplished by deposition, oxidation and the like, as is also previously explained.
Fig 1 h schematically illustrates the semiconductor device 100 during the deposition process 108 so as to fill the openings 101 c with the carbon material 108a, wherein similar process parameters may be used, as previously described. Hence, a reliable filling of the openings 101c may be accomplished wherein, if required, two or more deposition steps with intermediate etch steps may be used so as to avoid the creation of any voids, as previously discussed.
Fig 1 i schematically illustrates the semiconductor device 100 during the removal process 109 so as to remove excess material, thereby forming electrically insulated vias 110a. The removal process 109 may comprise a polishing process, an etch process and the like, as previously explained. In some illustrative embodiments, the further processing may be continued by forming complete circuit elements, possibly in combination with a metallization system, as previously explained with reference to Fig 1e. Consequently, in this case the corresponding manufacturing processes and substrate handling activities may be performed on the basis of the substrate 101 having its initial thickness, thereby providing for enhanced mechanical integrity of the device 100. In other cases, if the substrate 101 having a reduced thickness is considered compatible with the further processing of the semiconductor device 100, material of the substrate 101 may be removed prior to actually completing circuit elements and/or a metallization system.
Fig 1j schematically illustrates the semiconductor device 100 during a process 109a that is designed so as to remove material of the substrate 101 from the back side thereof, thereby also "opening" the vias 1 10a, thereby forming the through hole vias 1 10 by exposing the bottom 1 10b of the vias 1 10a. Thus, during the removal process 109a the desired remaining thickness 1011 may be adjusted, wherein the thickness 1011 may be varied in accordance with process and device requirements, as long as the initial depth of the vias 110a extends along the thickness 1011. As previously discussed, the removal process 101 a, for instance in the form of well- established grinding recipes, may be performed at a very late manufacturing stage so as to maintain the benefit of enhanced mechanical integrity of the substrate 101 , while in other cases, if deemed appropriate, the thinning of the substrate 101 may be implemented at any other stage of the overall manufacturing flow. It should be appreciated that the removal process 109a may even be performed after dicing the substrate 101 , if deemed appropriate.
Fig 1k schematically illustrates the substrate 100 in a further advanced manufacturing stage when the device 100 is to be combined with another semiconductor device 150, which may also comprise a substrate 151 in combination with a device level 152 and an appropriate metallization system or interconnect structure 153. For example, the interconnect structure of the device 150 may comprise a contact pad 154 that is to be brought into contact with a bump structure 1 12 that may be connected to the through hole vias 1 10. Consequently, after mechanically contacting the devices 100 and 150, the bump structure 1 12 may be reflowed so as to form a mechanical and electrical connection to the pad 154. In other cases, appropriate adhesives such as may be used for mechanically and electrically connecting the devices 100, 150 in accordance with well-established techniques. It should be appreciated that the stacked configuration formed by the devices 100, 150 may be accomplished in any appropriate manner, that is, the through hole vias 1 10 may connect to the interconnect structure 153 or may connect to a corresponding through hole via system formed in the substrate 151 (not shown) of the device 150, depending on the overall requirements. Since the through hole vias 1 10 may provide for an efficient space-saving interconnect system between the devices 100 and 150, sophisticated stacked three-dimensional chip configurations may be established within a single package, thereby enabling a significant enhancement of the overall three-dimensional packing density. As a result, the present disclosure provides techniques and semiconductor devices in which through hole vias may efficiently be formed on the basis of a carbon material, thereby providing for a high degree of compatibility and flexibility with respect to manufacturing techniques used for forming circuit elements and metallization systems while on the other hand providing for superior electrical performance compared to, for instance, polysilicon-based through hole interconnect structures.
Further modifications and variations of the present disclosure will be apparent to those skilled in the art in view of this description. Accordingly, the description is to bε construed as illustrative only and is for the purpose of teaching those skilled in the art the general manner of carrying out the embodiments. It is to be understood that the forms shown and described herein are to be taken as the presently preferred embodiments.

Claims

1. A semiconductor device comprising:
a substrate having a front side and a back side;
a plurality of circuit elements formed in and above a semiconductor layer provided above said front side; and
a through hole via formed in said substrate so as to extend at least to said back side, said through hole via comprising a carbon based material as a conductive fill material.
2. The semiconductor device of claim 1 , wherein said through hole via extends from said front side to said back side.
3. The semiconductor device of claim 1 , wherein said carbon based conductive fill material is a substantially non-doped carbon material.
4. The semiconductor device of claim 1 , wherein said carbon based fill material is comprised of a carbon base material and at least one dopant species.
5. The semiconductor device of claim 1 , wherein said through hole via has a maximum lateral dimension of approximately 50 μm or less.
6. The semiconductor device of claim 4, wherein said said through hole via has a maximum lateral dimension of approximately 10 μm or less.
7. The semiconductor device of claim 1 , further comprising a second substrate positioned so as to form a stacked configuration with said first substrate, wherein said through hole via electrically connects one or more of said plurality of circuit elements with one or more second circuit elements formed in and above a second semiconductor layer formed above said second substrate.
8. The semiconductor device of claim 1 , wherein said plurality of circuit elements comprises transistor elements having a critical design dimension of approximately 50 nanometer or less.
9. A method comprising:
forming an opening in a substrate of a semiconductor device, said opening extending from a front side of said substrate to a back side of said substrate;
filling said opening with a conductive material, said conductive materia! comprising carbon; and
forming circuit elements in and above said front side of the substrate.
10. The method of claim 9, wherein said opening is filled with said conductive material prior to forming said circuit elements.
11. The method of claim 9, further comprising forming an insulating layer on sidewalls of said opening prior to filling in said conductive material.
12. The method of claim 1 1 , further comprising removing excess material of said conductive material above said back side and said front side by at least one of performing an etch process and performing a mechanical planarization process.
13. The method of claim 9, further comprising forming a metallization system above said circuit elements, wherein said opening is formed prior to forming said metallization system.
14. The method of claim 13, further comprising forming second circuit elements in a second semiconductor layer formed above a second substrate and forming a stacked configuration with said substrate by attaching one of said first substrate and a material layer formed above said front side of the first substrate to one of said second substrate and a material layer formed above said second substrate.
15. The method of claim 9, further comprising introducing a dopant species in said conductive fill material.
16. A method comprising:
forming an opening into a front side of a substrate of a semiconductor device, said opening extending into said substrate;
filling said opening with a carbon containing conductive material;
removing material of said substrate from a back side thereof so as to expose a bottom of said opening and said carbon containing conductive material; and
forming circuit elements above said front side.
17. The method of claim 16, wherein said opening is formed prior to forming circuit elements above said front side.
18. The method of claim 16, wherein removing material of said substrate from a back side thereof is performed prior to forming circuit elements.
19. The method of claim 16, wherein removing material of said substrate from a back side thereof is performed after forming circuit elements.
20. The method of claim 19, further comprising forming a metallization system above said circuit elements, wherein removing material of said substrate from a back side thereof is performed after forming said metallization system.
21 . The method of claim 16, further comprising forming an insulating layer on sidewalls of said opening prior to filling said opening with the carbon containing material.
2. The method of claim 16, wherein said opening extends at least to one half of an initial thickness of said substrate.
PCT/EP2009/006262 2008-08-29 2009-08-28 A semiconductor device comprising a carbon based material for through hole vias WO2010022973A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN200980142002.1A CN102197476B (en) 2008-08-29 2009-08-28 Semiconductor device including the carbon-based material for via
JP2011524263A JP5672503B2 (en) 2008-08-29 2009-08-28 Semiconductor devices with carbon-based materials for through-hole vias
GB1104297.5A GB2475453B (en) 2008-08-29 2009-08-28 A method of forming through hole vias using carbon containing conductive material

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
DE102008044985.7 2008-08-29
DE102008044985A DE102008044985B4 (en) 2008-08-29 2008-08-29 A method of making a semiconductor device having a carbonaceous conductive material for via contacts
US12/505,098 US8163594B2 (en) 2008-08-29 2009-07-17 Semiconductor device comprising a carbon-based material for through hole vias
US12/505,098 2009-07-17

Publications (1)

Publication Number Publication Date
WO2010022973A1 true WO2010022973A1 (en) 2010-03-04

Family

ID=41162799

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2009/006262 WO2010022973A1 (en) 2008-08-29 2009-08-28 A semiconductor device comprising a carbon based material for through hole vias

Country Status (1)

Country Link
WO (1) WO2010022973A1 (en)

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050064707A1 (en) * 2003-09-23 2005-03-24 Nishant Sinha Process and integration scheme for fabricating conductive components, through-vias and semiconductor components including conductive through-wafer vias
US7094679B1 (en) * 2003-03-11 2006-08-22 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Carbon nanotube interconnect
US20060223301A1 (en) * 2004-12-17 2006-10-05 Serge Vanhaelemeersch Formation of deep via airgaps for three dimensional wafer to wafer interconnect
US20080029851A1 (en) * 2004-08-31 2008-02-07 Micron Technology, Inc. Methods of forming conductive vias and methods of forming multichip modules including such conductive vias
EP1906441A1 (en) * 2006-09-29 2008-04-02 Schott Advanced Packaging Singapore Pte. Ldt. Wafer with semiconductor devices and method of manufacturing the same
US20080081386A1 (en) * 2006-09-29 2008-04-03 Raravikar Nachiket R Through-die metal vias with a dispersed phase of graphitic structures of carbon for reduced thermal expansion and increased electrical conductance

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7094679B1 (en) * 2003-03-11 2006-08-22 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Carbon nanotube interconnect
US20050064707A1 (en) * 2003-09-23 2005-03-24 Nishant Sinha Process and integration scheme for fabricating conductive components, through-vias and semiconductor components including conductive through-wafer vias
US20080029851A1 (en) * 2004-08-31 2008-02-07 Micron Technology, Inc. Methods of forming conductive vias and methods of forming multichip modules including such conductive vias
US20060223301A1 (en) * 2004-12-17 2006-10-05 Serge Vanhaelemeersch Formation of deep via airgaps for three dimensional wafer to wafer interconnect
EP1906441A1 (en) * 2006-09-29 2008-04-02 Schott Advanced Packaging Singapore Pte. Ldt. Wafer with semiconductor devices and method of manufacturing the same
US20080081386A1 (en) * 2006-09-29 2008-04-03 Raravikar Nachiket R Through-die metal vias with a dispersed phase of graphitic structures of carbon for reduced thermal expansion and increased electrical conductance

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
TING XU ET AL: "Through-wafer interconnects using carbon nanotubes synthesized by chemical vapor deposition", NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, 2008. NEMS 2008. 3RD IEEE INTERNATIONAL CONFERENCE ON, IEEE, PISCATAWAY, NJ, USA, 6 January 2008 (2008-01-06), pages 471 - 475, XP031263479, ISBN: 978-1-4244-1907-4 *

Similar Documents

Publication Publication Date Title
US11257764B2 (en) Integrated circuit with backside power delivery network and backside transistor
US9219023B2 (en) 3D chip stack having encapsulated chip-in-chip
US7713815B2 (en) Semiconductor device including a vertical decoupling capacitor
US6355950B1 (en) Substrate interconnect for power distribution on integrated circuits
US10916468B2 (en) Semiconductor device with buried local interconnects
KR100809330B1 (en) Semiconductor devices free stress of gate spacer and method for fabricating the same
US11049945B2 (en) Semiconductor device structure and method for forming the same
US8163594B2 (en) Semiconductor device comprising a carbon-based material for through hole vias
WO2007005141A1 (en) A semiconductor device including a vertical decoupling capacitor
TWI788725B (en) Semiconductor element with shielging structure
EP2140487B1 (en) Hybrid substrates
US10096689B2 (en) Low end parasitic capacitance FinFET
US20190035912A1 (en) Structure and formation method of isolation feature of semiconductor device structure
TWI741935B (en) Semiconductor devices and method of forming the same
US11862561B2 (en) Semiconductor devices with backside routing and method of forming same
CN111627907B (en) Semiconductor structure and forming method thereof
WO2010022973A1 (en) A semiconductor device comprising a carbon based material for through hole vias
US20230187510A1 (en) Angled via for tip to tip margin improvement
US20240038580A1 (en) Locos or siblk to protect deep trench polysilicon in deep trench after sti process
EP4044218B1 (en) Methods for producing a through semiconductor via connection
US20230253322A1 (en) Nano-tsv landing over buried power rail
CN115295483A (en) Semiconductor device and method for manufacturing the same
CN115732395A (en) Deep trench isolation with field oxide

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200980142002.1

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 09778191

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 1267/CHENP/2011

Country of ref document: IN

ENP Entry into the national phase

Ref document number: 2011524263

Country of ref document: JP

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 1104297

Country of ref document: GB

Kind code of ref document: A

Free format text: PCT FILING DATE = 20090828

WWE Wipo information: entry into national phase

Ref document number: 1104297.5

Country of ref document: GB

ENP Entry into the national phase

Ref document number: 20117007151

Country of ref document: KR

Kind code of ref document: A

122 Ep: pct application non-entry in european phase

Ref document number: 09778191

Country of ref document: EP

Kind code of ref document: A1