WO2009100458A2 - Composite nanorod-based structures for generating electricity - Google Patents

Composite nanorod-based structures for generating electricity Download PDF

Info

Publication number
WO2009100458A2
WO2009100458A2 PCT/US2009/033602 US2009033602W WO2009100458A2 WO 2009100458 A2 WO2009100458 A2 WO 2009100458A2 US 2009033602 W US2009033602 W US 2009033602W WO 2009100458 A2 WO2009100458 A2 WO 2009100458A2
Authority
WO
WIPO (PCT)
Prior art keywords
layer
region
nanowires
core
shell
Prior art date
Application number
PCT/US2009/033602
Other languages
French (fr)
Other versions
WO2009100458A3 (en
Inventor
Pengfei Qi
Original Assignee
Clean Cell International Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Clean Cell International Inc. filed Critical Clean Cell International Inc.
Priority to EP09708393A priority Critical patent/EP2243169A2/en
Priority to CN2009801087989A priority patent/CN101971360A/en
Publication of WO2009100458A2 publication Critical patent/WO2009100458A2/en
Publication of WO2009100458A3 publication Critical patent/WO2009100458A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02587Structure
    • H01L21/0259Microstructure
    • H01L21/02603Nanowires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/02636Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
    • H01L21/02653Vapour-liquid-solid growth
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • H01L29/0669Nanowires or nanotubes
    • H01L29/0673Nanowires or nanotubes oriented parallel to a substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • H01L29/0669Nanowires or nanotubes
    • H01L29/0676Nanowires or nanotubes oriented perpendicular or at an angle to a substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • H01L29/0669Nanowires or nanotubes
    • H01L29/068Nanowires or nanotubes comprising a junction
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier
    • H01L31/068Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
    • H01L31/0687Multiple junction or tandem solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier
    • H01L31/072Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by at least one potential-jump barrier or surface barrier the potential barriers being only of the PN heterojunction type
    • H01L31/0725Multiple junction or tandem solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/02636Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
    • H01L21/02639Preparation of substrate for selective deposition
    • H01L21/02645Seed materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0657Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
    • H01L29/0665Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/544Solar cells from Group III-V materials
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/546Polycrystalline silicon PV cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Chemical & Material Sciences (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Nanotechnology (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Ceramic Engineering (AREA)
  • Materials Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Electromagnetism (AREA)
  • Sustainable Development (AREA)
  • Sustainable Energy (AREA)
  • Thin Film Transistor (AREA)
  • Semiconductor Memories (AREA)
  • Battery Electrode And Active Subsutance (AREA)

Abstract

Composite nanorod-based structures for generating electricity are disclosed. One embodiment is an article of manufacture that includes a first layer with an array of nano wires and a dielectric material. The nanowires include: a core semiconducting region with a first type of doping; a shell semiconducting region with a second type of doping; and a junction region between the core semiconducting region and the shell semiconducting region. The first type of doping is different from the second type of doping. The shell region length is less than the core region length. The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length. A second layer comprising a conducting material contacts the top surface of the first layer. A third layer comprising a conducting material contacts the bottom surface of the first layer.

Description

Composite Nanorod-Based Structures for Generating
Electricity
TECHNICAL FIELD
[0001] The disclosed embodiments relate generally to structures for photovoltaic energy production. More particularly, the disclosed embodiments relate to structures that use nanorod-based composites to generate photovoltaic energy.
BACKGROUND
[0002] Considerable effort has been put into developing materials and structures for use as solar cells, with limited success. Thus, there remains a need to develop new structures for generating photovoltaic energy that are efficient, low cost, stable, and non-toxic.
SUMMARY
[0003] The present invention addresses the problems described above by providing composite nanorod-based structures for generating photovoltaic energy and methods for making these structures. [0004] One aspect of the invention involves an article of manufacture that includes a first layer with a top surface and a bottom surface. The first layer includes an array of nanowires and a dielectric material. The nanowires in the array of nanowires include: a core semiconducting region with a first type of doping and a core region length; a shell semiconducting region with a second type of doping and a shell region length; and a junction region between the core semiconducting region and the shell semiconducting region with a junction region length. The first type of doping is different from the second type of doping. The shell region length is less than the core region length. The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length. The article of manufacture also includes a second layer contacting the top surface of the first layer. The second layer comprises a conducting material. The article of manufacture also includes a third layer contacting the bottom surface of the first layer. The third layer comprises a conducting material. [0005] Another aspect of the invention involves an article of manufacture that includes a freestanding multi-layer composite. The freestanding multi-layer composite includes a first layer with a top surface and a bottom surface. The first layer comprises an array of nanowires and a dielectric material. The nanowires in the array of nanowires include: a core semiconducting region with a first type of doping and a core region length; a shell semiconducting region with a second type of doping and a shell region length; and a junction region between the core semiconducting region and the shell semiconducting region with a junction region length. The first type of doping is different from the second type of doping. The shell region length is less than the core region length. The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length. The article of manufacture also includes a second layer contacting the top surface of the first layer comprising a conducting material, and a third layer contacting the bottom surface of the first layer comprising a conducting material. [0006] Another aspect of the invention involves an article of manufacture that includes a freestanding stack of composite films. At least some of the composite films in the stack of composite films include a first layer, a second layer, and a third layer. The first layer has a top surface and a bottom surface. The first layer comprises an array of nanowires and a dielectric material. Nanowires in the array of nanowires include: a core semiconducting region with a first type of doping and a core region length; a shell semiconducting region with a second type of doping and a shell region length; and a junction region between the core semiconducting region and the shell semiconducting region with a junction region length. The first type of doping is different from the second type of doping. The shell region length is less than the core region length. The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length. The second layer contacts the top surface of the first layer and comprises a conducting material. The third layer contacts the bottom surface of the first layer and comprises a conducting material.
[0007] Another aspect of the invention involves a method that includes: forming an array of nanowires on a substrate. The method also includes, for a plurality of nanowires in the array of nanowires: forming a core semiconducting region with a first type of doping, and forming a shell semiconducting region with a second type of doping. The method also includes: embedding a first portion of the nanowires in a first dielectric layer; embedding a second portion of the nano wires in a first conducting layer, wherein the second portion of the nano wires is adjacent to the first portion of the nano wires; embedding a third portion of the nano wires in a second dielectric layer, wherein the third portion of the nano wires is adjacent to the second portion of the nanowires; removing the shell semiconducting region from a fifth portion of the nanowires; embedding at least some of the fifth portion of the nanowires in a third dielectric layer; embedding at least some of the fifth portion of the nanowires in a second conducting layer, wherein the second conducting layer is on top of the third dielectric layer; and removing the substrate.
[0008] Another aspect of the invention involves a method that includes: forming an array of nanowires on a substrate. The method also includes, for a plurality of nanowires in the array of nanowires: forming a core semiconducting region with a first type of doping, and forming a shell semiconducting region with a second type of doping. The method also includes: embedding a first portion of the nanowires in a first masking layer; embedding a second portion of the nanowires in a first conducting layer, wherein the second portion of the nanowires is adjacent to the first portion of the nanowires; embedding a third portion of the nanowires in a first dielectric layer, wherein the third portion of the nanowires is adjacent to the second portion of the nanowires; embedding a fourth portion of the nanowires in a second masking layer, wherein the fourth portion of the nanowires is adjacent to the third portion of the nanowires; removing the shell semiconducting region from a fifth portion of the nanowires, wherein the fifth portion of the nanowires is adjacent to the fourth portion of the nanowires; removing the second masking layer from the fourth portion of nanowires; embedding at least some of the fifth portion of the nanowires in a second dielectric layer; embedding at least some of the fifth portion of the nanowires in a second conducting layer, wherein the second conducting layer is on top of the second dielectric layer; removing the first masking layer; and removing the substrate.
[0009] Another aspect of the invention involves a method that includes: forming an array of nanowires on a substrate. The method also includes, for a plurality of nanowires in the array of nanowires: forming a core semiconducting region with a first type of doping, and forming a shell semiconducting region with a second type of doping. The method also includes: embedding a first portion of the nanowires in a masking layer; removing the shell semiconducting region from a second portion of the nanowires, wherein the second portion of the nanowires is adjacent to the first portion of the nanowires; embedding at least some of the second portion of the nanowires in a dielectric layer, wherein the dielectric layer is on top of the masking layer; removing the substrate; removing the masking layer; embedding at least some of the second portion of nano wires in a first conducting layer, wherein the first conducting layer is on top of the dielectric layer; and embedding at least some of the first portion of nano wires in a second conducting layer, wherein the second conducting layers is adjacent to the bottom of the dielectric layer.
[0010] Another aspect of the invention involves a method that includes: forming an array of nanowires on a substrate. The method also includes, for a plurality of nanowires in the array of nanowires: forming a core semiconducting region with a first type of doping, and forming a shell semiconducting region with a second type of doping. The method also includes: embedding the array of nanowires in a dielectric material; removing the substrate; removing a portion of the dielectric material from a first portion of the nanowires, thereby exposing the first portion of the nanowires; removing shell semiconducting regions in the exposed first portion of the nanowires from respective nanowires; embedding at least some of the first portion of the nanowires in a first conducting layer, wherein the first conducting layer is adjacent to a first side of the dielectric layer; removing a portion of the dielectric material from a second side of the dielectric layer, wherein the second side of the dielectric layer is opposite the first side of the dielectric layer, thereby exposing a second portion of the nanowires; and embedding at least some of the second portion of the nanowires in a second conducting layer. The second conducting layer is adjacent to the second side of the dielectric material layer.
[0011] Thus, the present invention provides nanorod-based composite structures for photovoltaic energy production and methods for making these structures. Such structures and methods are efficient, low cost, stable, and non-toxic.
BRIEF DESCRIPTION OF THE DRAWINGS [0012] For a better understanding of the aforementioned aspects of the invention as well as additional aspects and embodiments thereof, reference should be made to the Description of Embodiments below, in conjunction with the following drawings in which like reference numerals refer to corresponding parts throughout the figures. For clarity, features in some figures are not drawn to scale. [0013] Figures 1-9 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments. [0014] Figures 10-18 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments.
[0015] Figures 19-25 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments. [0016] Figures 26A-26C are schematic cross sections of an article of manufacture in accordance with some embodiments.
[0017] Figure 27 is a schematic cross section of an article of manufacture in accordance with some embodiments.
[0018] Figure 28 is a schematic cross section of a nanorod in accordance with some embodiments.
[0019] Figures 29-34 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments.
[0020] Figure 35A-35C are cross sections illustrating an article of manufacture in accordance with some embodiments. [0021] Figure 36 is a schematic cross section of an article of manufacture in accordance with some embodiments.
[0022] Figure 37 is a schematic cross section of a nanorod in accordance with some embodiments.
[0023] Figure 38 is a transmission electron microscope image of a portion of a single- crystalline silicon nanorod.
[0024] Figure 39 is a transmission electron microscope image of a portion of a single- crystalline silicon nanorod.
[0025] Figure 40 is a scanning electron microscope image of a single-crystalline silicon nanorod. [0026] Figure 41 is a scanning electron microscope image of a plurality of single- crystalline silicon nanorods embedded in a freestanding polymer film.
[0027] Figure 42 is a current-voltage graph of diode behavior for a single-crystalline silicon nanorod-based composite. DESCRIPTION OF EMBODIMENTS
[0028] The disclosed embodiments relate to structures that use nanorod-based composites to generate photovoltaic energy and methods for making these structures. As used in the specification and claims, "nanorod" or equivalently "nanowire" refers to inorganic structures with sub-micron cross-section dimensions and aspect ratios greater than 5. For example, a cylindrical silicon-based rod with a 300 nm diameter and 10 micron length is a nanorod/nanowire.
[0029] In the following description, numerous specific details are set forth to provide a thorough understanding of the present invention. However, it will be apparent to one of ordinary skill in the art that the invention may be practiced without these particular details. In other instances, methods, procedures, and components that are well known to those of ordinary skill in the art are not described in detail to avoid obscuring aspects of the present invention.
[0030] It will be understood that when a layer is referred to as being "on top of another layer, it can be directly on the other layer or intervening layers may also be present. In contrast, when a layer is referred to as "contacting" another layer, there are no intervening layers present.
[0031] It will also be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first layer could be termed a second layer, and, similarly, a second layer could be termed a first layer, without departing from the scope of the present invention.
[0032] The terminology used in the description of the invention herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used in the description of the invention and the appended claims, the singular forms "a", "an" and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will also be understood that the term "and/or" as used herein refers to and encompasses any and all possible combinations of one or more of the associated listed items. It will be further understood that the terms "comprises" and/or "comprising," when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
[0033] Embodiments of the invention are described herein with reference to cross- section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
[0034] Unless otherwise defined, all terms used in disclosing embodiments of the invention, including technical and scientific terms, have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs, and are not necessarily limited to the specific definitions known at the time of the present invention being described. Accordingly, these terms can include equivalent terms that are created after such time. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the present specification and in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein. All publications, patent applications, patents, and other references mentioned herein are incorporated by reference in their entirety.
[0035] Figures 1-9 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments. [0036] An array of nanowires is formed on a substrate (Figure IA). In some embodiments, the array of nanowires is formed by vapor-liquid-solid (VLS) growth (e.g., as described further below). In some embodiments, the array of nanowires is formed by wet etching the substrate.
[0037] For a plurality of nanowires in the array of nanowires: a core semiconducting region is formed with a first type of doping and a shell semiconducting region is formed with a second type of doping (e.g., Figure IB and Figure ID). In some embodiments, an undoped region is formed between the core semiconducting region and the shell semiconducting region (e.g., Figure 1C, Figure IE, and Figure 39). In some embodiments, the nanowires have a cylindrical shape with a circular cross section (e.g., Figure IB and Figure 1C). In some embodiments, the nanowires have a polygonal cross section (e.g., Figure ID, Figure IE, and Figure 40). [0038] A first portion of the nanowires is embedded in a first dielectric layer (Figure
2). In some embodiments, the first dielectric layer comprises a polymer. In some embodiments, the first dielectric layer comprises polydimethylsiloxane (PDMS). In some embodiments, the first dielectric layer comprises a polyxylylene polymer, such as Parylene.
[0039] A second portion of the nanowires is embedded in a first conducting layer (Figure 3). The second portion of the nanowires is adjacent to the first portion of the nanowires (Figure 3). In some embodiments, the first conducting layer comprises a metal. In some embodiments, the first conducting layer comprises indium tin oxide (ITO). In some embodiments, the first conducting layer comprises Ti, Au, or Pd.
[0040] A third portion of the nanowires is embedded in a second dielectric layer (Figure 4). The third portion of the nanowires is adjacent to the second portion of the nanowires (Figure 4). In some embodiments, the second dielectric layer comprises a polymer. In some embodiments, the second dielectric layer comprises PDMS. In some embodiments, the second dielectric layer comprises a polyxylylene polymer, such as Parylene.
[0041] A fourth portion of the nanowires is embedded in a masking layer (Figure 5). The fourth portion of the nanowires is adjacent to the third portion of the nanowires (Figure 5). In some embodiments, the masking layer is photoresist.
[0042] The shell semiconducting region is removed from a fifth portion of the nanowires (Figure 6). The fifth portion of the nanowires is adjacent to the fourth portion of the nanowires (Figure 6). [0043] The masking layer is removed from the fourth portion of nanowires (Figure 7).
At least some of the fifth portion of the nanowires is embedded in a third dielectric layer (Figure 7). In some embodiments, the third dielectric layer comprises a polymer. In some embodiments, the third dielectric layer comprises PDMS. In some embodiments, the third dielectric layer comprises a polyxylylene polymer, such as Parylene. [0044] At least some of the fifth portion of the nanowires is embedded in a second conducting layer (Figure 8). The second conducting layer is on top of the third dielectric layer (Figure 8). In some embodiments, the second conducting layer comprises a metal. In some embodiments, the second conducting layer comprises ITO.
[0045] The substrate is removed (Figure 9).
[0046] Figures 10-18 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments.
[0047] An array of nanowires is formed on a substrate (Figure 10A). In some embodiments, the array of nanowires is formed by VLS (e.g., as described further below). In some embodiments, the array of nanowires is formed by wet etching the substrate.
[0048] For a plurality of nanowires in the array of nanowires: a core semiconducting region is formed with a first type of doping; and a shell semiconducting region is formed with a second type of doping (e.g., Figure 1OB and Figure 10D). In some embodiments, an undoped region is formed between the core semiconducting region and the shell semiconducting region (e.g., Figure 1OC, Figure 1OE, and Figure 39). In some embodiments, the nanowires have a cylindrical shape with a circular cross section (e.g., Figure 1OB and Figure 10C). In some embodiments, the nanowires have a polygonal cross section (e.g., Figure 10D, Figure 1OE, and Figure 40).
[0049] A first portion of the nanowires is embedded in a first masking layer (Figure
11). In some embodiments, the masking layer is photoresist.
[0050] A second portion of the nanowires is embedded in a first conducting layer (Figure 12). The second portion of the nanowires is adjacent to the first portion of the nanowires (Figure 12).
[0051] A third portion of the nanowires is embedded in a first dielectric layer (Figure
13). The third portion of the nanowires is adjacent to the second portion of the nanowires (Figure 13). In some embodiments, the first dielectric layer comprises a polymer. In some embodiments, the first dielectric layer comprises polydimethylsiloxane (PDMS). In some embodiments, the first dielectric layer comprises a polyxylylene polymer, such as Parylene.
[0052] A fourth portion of the nanowires is embedded in a second masking layer
(Figure 14). The fourth portion of the nanowires is adjacent to the third portion of the nanowires (Figure 14). In some embodiments, the second masking layer is photoresist. [0053] The shell semiconducting region is removed from a fifth portion of the nanowires (Figure 15). The fifth portion of the nanowires is adjacent to the fourth portion of the nanowires (Figure 15).
[0054] The second masking layer is removed from the fourth portion of nanowires (Figure 16). At least some of the fifth portion of the nanowires is embedded in a second dielectric layer (Figure 16). In some embodiments, the second dielectric layer comprises a polymer. In some embodiments, the first dielectric layer comprises polydimethylsiloxane (PDMS). In some embodiments, the second dielectric layer comprises a polyxylylene polymer, such as Parylene. [0055] At least some of the fifth portion of the nanowires is embedded in a second conducting layer (Figure 17). The second conducting layer is on top of the second dielectric layer (Figure 17).
[0056] The first masking layer is removed and the substrate is removed (Figure 18).
[0057] Figures 19-25 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments.
[0058] An array of nanowires is formed on a substrate (Figure 19A). In some embodiments, the array of nanowires is formed by VLS (e.g., as described further below). In some embodiments, the array of nanowires is formed by wet etching the substrate.
[0059] For a plurality of nanowires in the array of nanowires: a core semiconducting region is formed with a first type of doping; and a shell semiconducting region is formed with a second type of doping (e.g., Figure 19B and Figure 19D). In some embodiments, an undoped region is formed between the core semiconducting region and the shell semiconducting region (e.g., Figure 19C, Figure 19E, and Figure 39). In some embodiments, the nanowires have a cylindrical shape with a circular cross section (e.g., Figure 19B and Figure 19C). In some embodiments, the nanowires have a polygonal cross section (e.g., Figure 19D, Figure 19E, and Figure 40).
[0060] A first portion of the nanowires is embedded in a masking layer (Figure 20).
In some embodiments, the masking layer is photoresist.
[0061] The shell semiconducting region is removed from a second portion of the nanowires (Figure 21). The second portion of the nanowires is adjacent to the first portion of the nanowires (Figure 21). [0062] At least some of the second portion of the nano wires is embedded in a dielectric layer (Figure 22). The dielectric layer is on top of the masking layer (Figure 22). In some embodiments, the dielectric layer comprises a polymer. In some embodiments, the dielectric layer comprises polydimethylsiloxane (PDMS). In some embodiments, the dielectric layer comprises a polyxylylene polymer, such as Parylene.
[0063] The substrate is removed (Figure 23).
[0064] The masking layer is removed (Figure 24).
[0065] At least some of the second portion of nano wires is embedded in a first conducting layer, wherein the first conducting layer is on top of the dielectric layer (Figure 25). At least some of the first portion of nanowires is embedded in a second conducting layer, wherein the second conducting layers is adjacent to the bottom of the dielectric layer (Figure
25).
[0066] Figures 26-34 are schematic cross sections illustrating a method of making a nanorod-based composite in accordance with some embodiments. [0067] An array of nanowires is formed on a substrate (Figure 26A). In some embodiments, the array of nanowires is formed by VLS (e.g., as described further below). In some embodiments, the array of nanowires is formed by wet etching the substrate.
[0068] For a plurality of nanowires in the array of nanowires: a core semiconducting region is formed with a first type of doping; and a shell semiconducting region is formed with a second type of doping (e.g., Figure 26B and Figure 26D). In some embodiments, an undoped region is formed between the core semiconducting region and the shell semiconducting region (e.g., Figure 26C, Figure 26E, and Figure 39). In some embodiments, the nanowires have a cylindrical shape with a circular cross section (e.g., Figure 26B and Figure 26C). In some embodiments, the nanowires have a polygonal cross section (e.g., Figure 26D, 26E, and Figure 40).
[0069] The array of nanowires is embedded in a dielectric material (Figure 27). The tops of the nanowires are completely embedded inside the dielectric material. In some embodiments, the dielectric material comprises a polymer. In some embodiments, the dielectric material comprises polydimethylsiloxane (PDMS). In some embodiments, the dielectric material comprises a polyxylylene polymer, such as Parylene.
[0070] The substrate is removed (Figure 28). [0071] A portion of the dielectric material is removed from a first portion of the nanowires, thereby exposing the first portion of the nanowires (Figure 29). In some embodiments, plasma etching can be used to remove a portion of the dielectric material (e.g., Parylene) without damaging the nanowires. [0072] Shell semiconducting regions in the exposed first portion of the nanowires are removed from respective nanowires (Figure 30).
[0073] At least some of the first portion of the nanowires is embedded in a first conducting layer (Figure 31), e.g., by depositing the first conducting layer on the first portion of the nanowires. The first conducting layer is adjacent to a first side of the dielectric layer (Figure 31).
[0074] A portion of the dielectric material is removed from a second side of the dielectric layer, wherein the second side of the dielectric layer is opposite the first side of the dielectric layer (Figure 32), thereby exposing a second portion of the nanowires. In some embodiments, the portion of dielectric material (e.g., Parylene) is removed by plasma etching.
[0075] At least some of the second portion of the nanowires is embedded in a second conducting layer (Figure 33), e.g., by depositing the second conducting layer on the second portion of the nanowire array. The second conducting layer is adjacent to the second side of the dielectric material layer (Figure 33). [0076] A first encapsulation layer is deposited on the first conducting layer (Figure
34). A second encapsulation layer is deposited on the second conducting layer (Figure 34). In some embodiments, the encapsulation layer(s) comprise a polyurethane resin.
[0077] Figures 35A-35C are schematic cross sections of an article of manufacture in accordance with some embodiments. [0078] The article of manufacture includes a first layer with a top surface and a bottom surface. The first layer includes an array of nanowires and a dielectric material.
[0079] The nanowires in the array of nanowires include:
• a core semiconducting region with a first type of doping and a core region length;
• a shell semiconducting region with a second type of doping and a shell region length; and • a junction region between the core semiconducting region and the shell semiconducting region with a junction region length (Figure 35B).
[0080] In some embodiments, the width/diameter of the nanorods may range between
100-1000 nm, 100-400 nm, 200-300 nm, or may be about 250 nm. [0081] The first type of doping is different from the second type of doping. The shell region length is less than the core region length (Figure 35A). The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length.
[0082] The article of manufacture also includes a second layer contacting the top surface of the first layer. The second layer comprises a conducting material.
[0083] The article of manufacture also includes a third layer contacting the bottom surface of the first layer. The third layer comprises a conducting material.
[0084] In some embodiments, the nanowire array is embedded in the dielectric material. In some embodiments, the dielectric material in the first layer comprises a polymer. In some embodiments, the dielectric material in the first layer comprises PDMS. In some embodiments, the dielectric material in the first layer comprises silicone. In some embodiments, the dielectric material comprises a polyxylylene polymer, such as Parylene.
[0085] In some embodiments, the first type of doping is p-type and the second type of doping is n-type. In some embodiments, the first type of doping is n-type and the second type of doping is p-type.
[0086] In some embodiments, the core region length may range between 1 μm-1 mm,
50-200 μm, 50-100 μm, 80-100 μm, or may be about 100 μm.
[0087] In some embodiments, the nanowire comprises silicon. In some embodiments, respective nano wires in the array of nano wires comprise single-crystalline silicon. In some embodiments, a respective single-crystalline nanowire includes a single-crystalline core semiconducting region with a first type of doping (e.g., p-type) and a single-crystalline shell semiconducting region with a second type of doping (e.g., n-type). In some embodiments, a respective single-crystalline nanowire includes a single-crystalline core semiconducting region with a first type of doping (e.g., p-type), a single-crystalline shell semiconducting region with a second type of doping (e.g., n-type), and a single-crystalline undoped region between the core semiconducting region and the shell semiconducting region (e.g., Figures 39 and 40).
[0088] In some embodiments, the nanowire comprises germanium. In some embodiments, the nanowire comprises silicon-germanium. In some embodiments, the nanowire comprises InGaN. In some embodiments, the nanowire comprises GaAs. In some embodiments, the nanowire comprises a III-V or II- VI semiconductor.
[0089] In some embodiments, the core region is made of a first semiconducting material and the shell region is made of a second semiconducting material that is different from the first semiconducting material. For example, the nanowire may be made with various core-shell material combinations, such as: a silicon core/germanium shell; a germanium core/silicon shell; a silicon core/III-V semiconductor shell; a silicon core/II-VI semiconductor shell; a germanium core/III-V semiconductor shell; or a germanium core/II-VI semiconductor shell.
[0090] In some embodiments, the shell region length is between 50-95% of the core region length. In some embodiments, the shell region length is between 80-90% of the core region length. In some embodiments, the shell region length is the same as or substantially the same as the junction region length.
[0091] In some embodiments, the second layer comprises a metal. In some embodiments, the second layer comprises ITO. [0092] In some embodiments, the third layer comprises a metal. In some embodiments, the third layer comprises ITO.
[0093] In some embodiments, nanowires in the array of nanowires include an undoped region between the core semiconducting region and the shell semiconducting region (e.g., Figures 35C and 39). [0094] In some embodiments, the article of manufacture includes an encapsulant layer on top of the second layer. In some embodiments, the article of manufacture includes an encapsulant layer on top of the third layer. In some embodiments, the article of manufacture includes an encapsulant layer on top of both the second layer and the third layer.
[0095] In some embodiments, the article of manufacture includes a polymer encapsulant layer on top of the second layer. In some embodiments, the article of manufacture includes a polymer encapsulant layer on top of the third layer. In some embodiments, the article of manufacture includes a polymer encapsulant layer on top of both the second layer and the third layer. In some embodiments, the polymer encapsulant layer(s) comprise a polyurethane resin.
[0096] In some embodiments, a freestanding multi-layer composite includes a first layer with a top surface and a bottom surface. The first layer includes an array of nanowires and a dielectric material. The nanowires in the array of nanowires include:
• a core semiconducting region with a first type of doping and a core region length;
• a shell semiconducting region with a second type of doping and a shell region length; and • a junction region between the core semiconducting region and the shell semiconducting region with a junction region length.
[0097] The first type of doping is different from the second type of doping. The shell region length is less than the core region length. The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length.
[0098] The freestanding multi-layer composite includes a second layer contacting the top surface of the first layer comprising a conducting material, and a third layer contacting the bottom surface of the first layer comprising a conducting material.
[0099] Nanorod-based composites enable multiple layers of thin film solar cells to be easily stacked, without the lattice matching problems that traditional multi-junction solar cell manufacturers face. By stacking up multiple freestanding composite films, the efficiency can be increased. Different films can contain different semiconductor materials with different bandgaps to maximize the adsorption of sunlight. The core-shell structures in the different films in the stack can also vary in terms of length, density, layer thickness, core-shell switch, etc.
[00100] Figure 36 is a schematic cross section of an article of manufacture in accordance with some embodiments. The article of manufacture includes a freestanding stack of composite films. At least some of the composite films in the stack of composite films include a first layer with a top surface and a bottom surface. The first layer includes an array of nanowires and a dielectric material. The nanowires in the array of nanowires include: • a core semiconducting region with a first type of doping and a core region length;
• a shell semiconducting region with a second type of doping and a shell region length; and
• a junction region between the core semiconducting region and the shell semiconducting region with a junction region length.
[00101] The first type of doping is different from the second type of doping. The shell region length is less than the core region length. The shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length. [00102] At least some of the composite films in the stack of composite films also include a second layer contacting the top surface of the first layer comprising a conducting material, and a third layer contacting the bottom surface of the first layer comprising a conducting material.
[00103] Figure 37 is a schematic cross section of a nanorod in accordance with some embodiments. In Figure 37, the nanorod has a co-axial structure with multiple layers, such as two or more p-i-n or p-n layers.
[00104] As noted above, in some embodiments, the nanorods are formed using a vapor-liquid-solid (VLS) growth process. In some embodiments, the nanorods are formed in the following manner. [00105] A thin catalyst layer is formed on a substrate. For example, a <111> silicon substrate is coated with a thin layer of gold (e.g., a 5 nm-thick layer) or a layer of nanometer- size gold colloids (e.g., a 150-200 nm-thick layer). In some embodiments, a gold alloy may be used as the catalyst. In some embodiments, other metals such as nickel, copper or alloys thereof may be used as the catalyst. [00106] In some embodiments, after deposition of the thin layer of gold (or other metal), the substrate with the metal layer is annealed. For a gold film on <111> silicon, the anneal may be performed at 400-700 0C, or more preferably at 550-650 0C. In some embodiments, the anneal is performed in a flowing hydrogen ambient. For example, a <111> silicon substrate with a 5 nm-thick gold catalyst layer may be annealed at 600 0C for 30 minutes. This anneal breaks up the thin metal layer into isolated catalyst particles for VLS growth. [00107] In some embodiments, the core semiconducting region for a respective nanorod is formed by flowing silane, hydrogen, and diborane (for p-type doping of the core region) over the annealed <111> silicon substrate in a CVD chamber at 400-500 0C. Exemplary processing parameters are: • 460 0C growth temperature
• 40-100 torr total pressure (e.g., 50 torr)
• 50 seem 2% silane (with the balance argon or another inert gas)
• 10 seem hydrogen
• 10 seem 100 ppm diborane (with the balance argon or another inert gas) For these processing parameters, the nanorods grow at about 1.0-1.5 μm/minute.
[00108] In some embodiments, an undoped semiconducting region for a respective nanorod is formed adjacent to the core semiconducting region by stopping the silane and diborane flows, increasing the CVD chamber temperature (e.g., to 640 0C), and then flowing 10 seem 2% silane (with the balance argon or another inert gas) and 60 seem hydrogen at 640 0C and 50 torr total pressure until the desired undoped semiconducting region thickness is reached.
[00109] In some embodiments, a shell semiconducting region for a respective nanorod is formed adjacent to the undoped semiconducting region (or adjacent to the core semiconducting region if no undoped semiconducting region is present) by flowing 10 seem 2% silane (with the balance argon or another inert gas), 5 seem 100 ppm phosphine (with the balance argon or another inert gas), and 60 seem hydrogen at 640 0C and 50 torr total pressure until the desired shell semiconducting region thickness is reached.
[00110] The nanorods are then allowed to cool (e.g., in flowing hydrogen).
[00111] The preceding processing parameters are merely exemplary. Given these parameters, a person of ordinary skill in the art would be able to make adjustments to these parameters to vary the length of the nanorods, and the thicknesses and doping levels in the core region, the undoped region (if present), and the shell region.
[00112] Figure 38 is a transmission electron microscope image of a portion of "a single-crystalline silicon nanorod. The nanorod was made using the VLS growth process described above. The portion of the image in box 3804 is enlarged further in Figure 39. [00113] Figure 39 is a transmission electron microscope image of a portion of a single- crystalline silicon nanorod. A single-crystalline undoped semiconducting region 3904 is adjacent to the core semiconducting region 3802. (Line 3908 has been added to the image to indicate the boundary between core region 3802 and the undoped region 3904.) In turn, a single-crystalline shell semiconducting region 3906 is adjacent to the undoped semiconducting region 3804. (Line 3910 has been added to the image to indicate the boundary between undoped region 3904 and the shell region 3906.) Continuous fringes that correspond to atomic planes in silicon are evident in all three regions 3802, 3804, and 3906. These fringes show the single-crystalline nature of regions 3802, 3804, and 3906. [00114] Figure 40 is a scanning electron microscope image of a single-crystalline silicon nanorod. The nanorod was made using the VLS growth process described above. The faceting seen in the image is due to the single-crystalline nature of the nanorod and the growth conditions used.
[00115] Single-crystalline silicon nanorods are expected to have higher photon generated minority charge carrier mobilities as compared to nanorods with amorphous or polycrystalline silicon regions. Thus, composite structures that use single-crystalline silicon nanorods should produce photovoltaic devices with higher energy conversion efficiencies as compared to composites that use nanorods with amorphous or polycrystalline silicon regions.
[00116] Figure 41 is a scanning electron microscope image of a plurality of single- crystalline silicon nanorods embedded in a freestanding polymer film 4104. The nanorods are the white rods within circle 4102 (shown as a visual aid). The nanorods penetrate the film and conduct through the film. But the protrusion of the nanorods out the bottom part of the film is not visible in this image.
[00117] Figure 42 is a current-voltage graph of diode behavior for a single-crystalline silicon nanorod-based composite.
[00118] The nanorod-based composites described above may be incorporated into photovoltaic energy conversion devices and systems. Exposing the composites to sunlight will generate electricity via the photovoltaic effect.
[00119] The foregoing description, for purpose of explanation, has been described with reference to specific embodiments. However, the illustrative discussions above are not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many modifications and variations are possible in view of the above teachings. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated.

Claims

What is claimed is:
1. An article of manufacture, comprising: a first layer with a top surface and a bottom surface comprising an array of nano wires and a dielectric material; wherein nano wires in the array of nano wires include: a core semiconducting region with a first type of doping and a core region length; a shell semiconducting region with a second type of doping and a shell region length; and a junction region between the core semiconducting region and the shell semiconducting region with a junction region length; wherein the first type of doping is different from the second type of doping; wherein the shell region length is less than the core region length; wherein the shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length; a second layer contacting the top surface of the first layer comprising a conducting material; and a third layer contacting the bottom surface of the first layer comprising a conducting material.
2. The article of manufacture of claim 1 , wherein the nano wire array is embedded in the dielectric material.
3. The article of manufacture of claim 1, wherein the dielectric material in the first layer comprises a polymer.
4. The article of manufacture of claim 1 , wherein the dielectric material in the first layer comprises a polyxylylene polymer .
5. The article of manufacture of claim 1, wherein the dielectric material in the first layer comprises Parylene.
6. The article of manufacture of claim 1, wherein the first type of doping is p-type and the second type of doping is n-type.
7. The article of manufacture of claim 1, wherein the first type of doping is n-type and the second type of doping is p-type.
8. The article of manufacture of claim 1 , wherein the core region length is between 50- 200 μm.
9. The article of manufacture of claim 1 , wherein respective nano wires in the array of nanowires comprise single-crystalline silicon.
10. The article of manufacture of claim 1, wherein the shell region length is between 50- 95% of the core region length.
11. The article of manufacture of claim 1 , wherein the shell region length is between 80- 90% of the core region length.
12. The article of manufacture of claim 1 , wherein the shell region length is the same as or substantially the same as the junction region length.
13. The article of manufacture of claim 1, including an undoped region between the core semiconducting region and the shell semiconducting region.
14. The article of manufacture of claim 1, including an encapsulant layer on top of both the second layer and the third layer.
15. An article of manufacture, comprising: a freestanding multi-layer composite with a first layer with a top surface and a bottom surface comprising an array of nanowires and a dielectric material; wherein nanowires in the array of nanowires include: a core semiconducting region with a first type of doping and a core region length; a shell semiconducting region with a second type of doping and a shell region length; and a junction region between the core semiconducting region and the shell semiconducting region with a junction region length; wherein the first type of doping is different from the second type of doping; wherein the shell region length is less than the core region length; wherein the shell semiconducting region surrounds a portion of the core semiconducting region over a length of the core semiconducting region corresponding to the junction region length; a second layer contacting the top surface of the first layer comprising a conducting material; and a third layer contacting the bottom surface of the first layer comprising a conducting material.
16. A method, comprising : forming an array of nano wires on a substrate; for a plurality of nano wires in the array of nano wires: forming a core semiconducting region with a first type of doping; forming a shell semiconducting region with a second type of doping; embedding the array of nanowires in a dielectric material; removing the substrate; removing a portion of the dielectric material from a first portion of the nanowires, thereby exposing the first portion of the nanowires; removing shell semiconducting regions in the exposed first portion of the nanowires from respective nanowires; embedding at least some of the first portion of the nanowires in a first conducting layer, wherein the first conducting layer is adjacent to a first side of the dielectric layer; removing a portion of the dielectric material from a second side of the dielectric layer, wherein the second side of the dielectric layer is opposite the first side of the dielectric layer, thereby exposing a second portion of the nanowires; and embedding at least some of the second portion of the nanowires in a second conducting layer, wherein the second conducting layer is adjacent to the second side of the dielectric material layer.
17. The method of claim 16, including forming an undoped region between the core semiconducting region and the shell semiconducting region.
18. The method of claim 16, wherein the dielectric material comprises a polyxylylene polymer.
19. The method of claim 16, wherein the dielectric material comprises Parylene.
20. The method of claim 16, including depositing a first encapsulation layer on the first conducting layer and depositing a second encapsulation layer on the second conducting layer.
PCT/US2009/033602 2008-02-08 2009-02-09 Composite nanorod-based structures for generating electricity WO2009100458A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP09708393A EP2243169A2 (en) 2008-02-08 2009-02-09 Composite nanorod-based structures for generating electricity
CN2009801087989A CN101971360A (en) 2008-02-08 2009-02-09 Composite nanorod-based structures for generating electricity

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US6519508P 2008-02-08 2008-02-08
US61/065,195 2008-02-08

Publications (2)

Publication Number Publication Date
WO2009100458A2 true WO2009100458A2 (en) 2009-08-13
WO2009100458A3 WO2009100458A3 (en) 2009-12-03

Family

ID=40938129

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2009/033602 WO2009100458A2 (en) 2008-02-08 2009-02-09 Composite nanorod-based structures for generating electricity

Country Status (4)

Country Link
US (1) US20090200539A1 (en)
EP (1) EP2243169A2 (en)
CN (1) CN101971360A (en)
WO (1) WO2009100458A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101230639B1 (en) * 2010-05-31 2013-02-06 한양대학교 산학협력단 Solar cell and method for manufacturing the same

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110076841A1 (en) * 2009-09-30 2011-03-31 Kahen Keith B Forming catalyzed ii-vi semiconductor nanowires
WO2011162720A1 (en) * 2010-06-23 2011-12-29 Agency For Science, Technology And Research A light collecting device
WO2012066386A1 (en) * 2010-11-18 2012-05-24 Robert Bosch (Sea) Pte. Ltd. A photovoltaic device and method for the production of a photovoltaic device
WO2012155272A1 (en) 2011-05-17 2012-11-22 Mcmaster University Light emitting diodes and substrates
EP2859588B1 (en) * 2012-06-07 2016-12-21 QuNano AB A method of manufacturing a structure comprising elongate nanostructures adapted to be transferred to a non-crystalline layer
US9343529B2 (en) * 2014-09-05 2016-05-17 International Business Machines Corporation Method of formation of germanium nanowires on bulk substrates
US20170352542A1 (en) * 2014-10-30 2017-12-07 President And Fellows Of Harvard College Nanoscale wires with tip-localized junctions

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3717564A (en) * 1971-10-01 1973-02-20 Cogar Corp Fabrication method for making an aluminum alloy having a high resistance to electromigration
DE69531571T2 (en) * 1994-05-27 2004-04-08 Texas Instruments Inc., Dallas Semiconductor Device Improvements
KR100995457B1 (en) * 2000-08-22 2010-11-18 프레지던트 앤드 펠로우즈 오브 하버드 칼리지 Nanosensors
KR101008294B1 (en) * 2001-03-30 2011-01-13 더 리전트 오브 더 유니버시티 오브 캘리포니아 Methods of fabricating nanostructures and nanowires and devices fabricated therefrom
US6878871B2 (en) * 2002-09-05 2005-04-12 Nanosys, Inc. Nanostructure and nanocomposite based compositions and photovoltaic devices
JP4434575B2 (en) * 2002-12-13 2010-03-17 キヤノン株式会社 Thermoelectric conversion element and manufacturing method thereof
US7265037B2 (en) * 2003-06-20 2007-09-04 The Regents Of The University Of California Nanowire array and nanowire solar cells and methods for forming the same
JP2005216646A (en) * 2004-01-29 2005-08-11 Taiko Denki Co Ltd Connector for pc card
JP2006237313A (en) * 2005-02-25 2006-09-07 Matsushita Electric Ind Co Ltd Electromagnetic wave generating device
US20060207647A1 (en) * 2005-03-16 2006-09-21 General Electric Company High efficiency inorganic nanorod-enhanced photovoltaic devices
JP2006261386A (en) * 2005-03-17 2006-09-28 Matsushita Electric Ind Co Ltd Electromagnetic wave generating device
US7569254B2 (en) * 2005-08-22 2009-08-04 Eastman Kodak Company Nanocomposite materials comprising high loadings of filler materials and an in-situ method of making such materials
WO2008048704A2 (en) * 2006-03-10 2008-04-24 Stc.Unm Pulsed growth of gan nanowires and applications in group iii nitride semiconductor substrate materials and devices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
None

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101230639B1 (en) * 2010-05-31 2013-02-06 한양대학교 산학협력단 Solar cell and method for manufacturing the same
US8859890B2 (en) 2010-05-31 2014-10-14 Industry-University Cooperation Foundation Hanyang University Erica Campus Solar cell and method of manufacturing the same

Also Published As

Publication number Publication date
EP2243169A2 (en) 2010-10-27
CN101971360A (en) 2011-02-09
US20090200539A1 (en) 2009-08-13
WO2009100458A3 (en) 2009-12-03

Similar Documents

Publication Publication Date Title
US20090200539A1 (en) Composite Nanorod-Based Structures for Generating Electricity
US8747942B2 (en) Carbon nanotube-based solar cells
KR102143666B1 (en) Solar Cells
US7893348B2 (en) Nanowires in thin-film silicon solar cells
CN101132028B (en) Single conformal junction nanowire photovoltaic devices
AU2007234548B2 (en) Amorphous-crystalline tandem nanostructured solar cells
US8435825B2 (en) Methods for fabrication of nanowall solar cells and optoelectronic devices
US8791359B2 (en) High efficiency photovoltaic cells
US20110089402A1 (en) Composite Nanorod-Based Structures for Generating Electricity
EP1923918A2 (en) Graded hybrid amorphous silicon nanowire solar cells
JP2007142386A (en) Photovoltaic structure with conductive nanowire array electrode
WO2008094517A1 (en) Photovoltaic cell and method of making thereof
TWI430465B (en) Photovoltaic devices with enhanced efficiencies using high-aspect-ratio nanostructures
WO2010126519A1 (en) Photonic device and method of making same
US20140224321A1 (en) Solar cell and method of fabricating the same
US20130269762A1 (en) Core-shell nanostructure based photovoltaic cells and methods of making same
EP2253021B1 (en) Photovoltaic devices with high-aspect-ratio nanostructures
US20140000713A1 (en) Mechanically stable device based on nano/micro wires and having improved optical properties and process for producing it
EP3033774A1 (en) Photovoltaic cell and method of fabricating the same
WO2014012111A1 (en) Nanostring mats, multi-junction devices, and methods for making same
WO2011159578A2 (en) Methods of fabricating optoelectronic devices using semiconductor-particle monolayers and devices made thereby
AU2013207143B2 (en) Method for the low-temperature production of radial-junction semiconductor nanostructures, radial junction device, and solar cell including radial-junction nanostructures
EP2615649B1 (en) Lateral solar cell structure
Young et al. A-Si: H/c-Si nanocomposite material for solar cells fabricated from PECVD
Nychyporuk et al. Silicon-Based Third Generation Photovoltaics

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200980108798.9

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 09708393

Country of ref document: EP

Kind code of ref document: A2

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2009708393

Country of ref document: EP