WO2009073261A1 - System and method for preserving processor memory during power loss - Google Patents

System and method for preserving processor memory during power loss Download PDF

Info

Publication number
WO2009073261A1
WO2009073261A1 PCT/US2008/076521 US2008076521W WO2009073261A1 WO 2009073261 A1 WO2009073261 A1 WO 2009073261A1 US 2008076521 W US2008076521 W US 2008076521W WO 2009073261 A1 WO2009073261 A1 WO 2009073261A1
Authority
WO
WIPO (PCT)
Prior art keywords
power
reset signal
circuit
processor
reset
Prior art date
Application number
PCT/US2008/076521
Other languages
French (fr)
Inventor
Paul M. Camilleri
Jerry A. Gohl
Original Assignee
Robert Bosch Gmbh
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/934,517 external-priority patent/US20090144576A1/en
Priority claimed from US12/022,005 external-priority patent/US7962787B2/en
Application filed by Robert Bosch Gmbh filed Critical Robert Bosch Gmbh
Priority to DE112008002845T priority Critical patent/DE112008002845T5/en
Priority to CN2008801155498A priority patent/CN101855605B/en
Publication of WO2009073261A1 publication Critical patent/WO2009073261A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/30Means for acting in the event of power-supply failure or interruption, e.g. power-supply fluctuations
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/24Resetting means

Definitions

  • Embodiments of the invention include a system for preserving processor memory during power loss.
  • Typical solutions to power loss problems include using multiple surface mount devices (“SMD”) such as capacitors or a single, very large value, through-hole aluminum electrolytic capacitor at a voltage regulator supply input.
  • SMD surface mount devices
  • PCB printed circuit board
  • SMD's require ensuring the SMD are accurately oriented and properly soldered to corresponding PCB 's, which requires additional manual or automatic optical inspection (“AOI”) and thus the use of additional PCB area to avoid possible shadowing effects associated with AOI.
  • One purpose of the invention is to allow outputs of a voltage regulator to maintain a minimal output voltage such that integrity of a random access memory (“RAM”) portion of a microprocessor can be preserved during a battery dropout event.
  • RAM random access memory
  • Such events can occur in an automotive environment. Many automobile manufacturers require that electronic modules manufactured by component suppliers be designed to provide a solution to such events.
  • the invention provides a method of preserving memory of a processor configured to be powered by an external source.
  • the method includes determining a drop in a first power to be supplied to the processor, and generating a reset signal when the drop falls below a threshold.
  • the method also includes supplying a second power from a power store to the processor based on the reset signal, and holding the reset signal until the first power rises above the threshold.
  • the invention provides a circuit for preserving memory of a processor.
  • the circuit includes a voltage regulator, a switch, and a comparator.
  • the voltage regulator is configured to receive a first power from an external source, to provide power to the processor based on the first power, to determine a level of the first power supplied to the processor, and to generate a reset signal when the level of the first power drops below a threshold.
  • the switch is coupled to the voltage regulator, and is configured to be activated based on the reset signal, and to transfer a second power to the processor via the voltage regulator.
  • the comparator is coupled to the switch, and is configured to compare the first power and the threshold, and to hold the reset signal until the first power rises above the threshold.
  • the invention provides a method of preserving memory of a processor.
  • the method includes supplying a first power to the processor, and storing at least a portion of the first power in a store.
  • the method also includes determining a drop in the first power to be supplied to the processor, generating a reset signal when the drop falls below a threshold, and coupling the store to the processor when the reset signal is active.
  • the method also includes supplying a second power from the store to the processor, and holding the reset signal at an active level until the first power rises above the threshold.
  • the invention provides a circuit for preserving memory of a processor.
  • the circuit includes a voltage regulator, a store, a switch, and a comparator.
  • the voltage regulator is configured to receive a first power from an external source, to provide power to the processor based on the first power, to determine a level of the first power supplied to the processor, and to generate a reset signal when the level of the first power drops below a threshold.
  • the store is configured to store auxiliary power.
  • the switch is configured to couple the store to the voltage regulator when the reset signal is activated, and to transfer a second power from the store to the processor via the voltage regulator.
  • the invention provides a method of preserving an output of a processor.
  • the method includes switching in a dedicated storage capacitor after a RESET signal (i.e., typically an active low signal) is generated based on sensing an input supply voltage and output voltage. After a RESET signal has been generated and fed to the processor, the processor enters a known state. However, a release of the RESET signal resets all outputs and data of the processor. The release of the RESET after the RESET signal has been generated results in loss of outputs and data of the processor. As such, the method also includes suppressing a release of the RESET signal until the input supply voltage has returned to a level at which processor outputs can be sustained.
  • a RESET signal i.e., typically an active low signal
  • the embodiments detailed herein thus provide solutions to control power being supplied to the processor and to suppress a RESET signal to the processor, and provide solutions to determine size of an onboard emergency power storage.
  • the embodiments of the invention can reduce cost, reduce the PCB area required, reduce a number of factors affecting circuit performance, increase reliability, and provide better circuit performance.
  • a single 33uF SMD capacitor is used.
  • FIG. 1 shows a schematic plan view of an exemplary vehicle.
  • FIG. 2 shows an exemplary block diagram of a reset preserving module of FIG. 1.
  • FIG. 3 shows an exemplary schematic of a reset preserving module of FIG. 1
  • Embodiments of the invention provide a method and a system of preserving a voltage output of a microprocessor memory during power loss.
  • the system includes a power supply voltage sensing circuit and an output voltage sensing circuit.
  • the power supply voltage sensing circuit senses that the power supply drops below a voltage threshold for a period of time, a RESET signal is generated to the microprocessor.
  • a reset suppression circuit suppresses the release of the RESET signal until the supply voltage returns to an acceptable level.
  • FIG. 1 shows a schematic plan view of an exemplary vehicle 100.
  • the vehicle 100 has four wheels 104 A, 104B, 104C, and 104D.
  • the wheels 104 A, 104B, 104C, and 104D are monitored by a plurality of wheel sensors 112 A, 112B, 112C, and 112D.
  • the wheel sensors 112 A, 112B, 112C, and 112D are coupled to a processor, an electronic processing unit, or electronic control unit (“ECU”) 116.
  • ECU electronice control unit
  • a power supply 120 supplies power to the ECU 116 through a reset preserving module 124.
  • the ECU 116 and the reset preserving module 124 are shown as discrete components, the ECU 116 and the reset preserving module 124 can be housed in an integrated circuit (“IC") chip, an ASIC, or the like.
  • some or all power storage components used in the reset preserving module 124 are SMDs.
  • the reset preserving module 124 and the ECU 116 are shown to be components of the vehicle 100, it should be appreciated that the reset preserving module 124 is not limited to a vehicular environment, and that the reset preserving module 124 can also be used in conjunction with other microcontrollers or microprocessors.
  • FIG. 2 shows an exemplary block diagram of the reset preserving module 124 of FIG. 1, wherein like parts are referenced with like numerals.
  • the power supply 120 supplies power to the ECU 116 through the reset preserving module 124.
  • the reset preserving module 124 includes a power regulating unit 204 coupled to receive a power signal from the power supply 120.
  • a power signal can include electrical signals such as voltage signals and current signals.
  • the power regulating unit 204 includes a power signal regulator 208 to regulate the power signal received, and a power signal comparator 212 to compare the power signal received with a power outage threshold. If the received signal is below the threshold, the reset preserving module 124 is considered disconnected.
  • the reset preserving module is designed to operate on a power signal of about 6 V 5 and the power outage threshold is about 4.6 V.
  • the power signal comparator 212 determines that the power signal supplied to the reset preserving module 124 is below the outage threshold, the power signal comparator 212 generates or sends a reset signal to a reset module 216, which in turn holds the ECU 116 in a reset state. Meanwhile, the power signal comparator 212 also sends the reset signal to a power switch module 220 which activates a switch 224 to switch power supplied to the ECU 116 from the power supply 120 to a power store 228. In this way, the ECU 116 is powered by the power store 228. In the embodiment shown, a supply module 232 also draws power from the power supply 120 and charges the power store 228.
  • the supply module 232 limits an amount of inrush current flowing through the reset preserving module 124. In other embodiments, the supply module 232 draws power from a charge pump 236 to control or limit an amount of power that the supply module 232 can draw.
  • the power regulating unit 204 may deactivate the reset signal resulting in loss of memory contents or data at the ECU 116.
  • the reset preserving module 124 includes a supply comparator 240 to generate and transmit a second reset signal to the reset module 216. In this way, the reset signal supplied to the ECU 116 remains at an activated state until the power signal from the power supply 120 returns to a predetermined level.
  • FIG. 3 shows an exemplary schematic of the reset preserving module 124 of FIG. 1 and FIG. 2.
  • the power signal as discussed earlier with respect to FIG. 2 is in the form of a voltage signal.
  • a voltage supply 304 supplies power to the reset preserving module 124 which relays the power to the ECU 116, detailed hereinafter.
  • the voltage supply 304 is connected to a voltage regulator 308 via a reverse battery protection diode D ⁇ .
  • the voltage regulator generates a supply voltage signal V C c or V sup piy voltage to the ECU 116.
  • the voltage regulator 308 can be implemented with designs such as linear, switch mode power supply (i.e.
  • an external capacitor (not shown) is connected to the supply voltage VQ C to help provide nearly instantaneous and stable current to the ECU 116.
  • V regreset When the voltage supply 304 fails to supply the required voltage signal or is disconnected from the reset preserving module 124 for some reason, the voltage regulator 308 no longer receives the required voltage signal. As a result, the voltage regulator 308 is unable to maintain the supply voltage signal required by the ECU 116. Particularly, when the supply voltage signal falls below a predefined voltage threshold need for the ECU 116 to operate properly, the voltage regulator 308 generates a reset signal, V regreset , which is generally an active low signal.
  • the voltage regulator 308 then sends the reset signal, V reg reseh a reset circuit 316.
  • the reset circuit 316 also receives a below-threshold supply voltage from the voltage regulator 308.
  • the reset circuit 316 asserts a RESET 0Ut signal to the ECU 116.
  • the ECU 116 receives RESET 0Ut signal, the ECU 116 enters a reset state, which is a known ECU state.
  • the RESET 0Ut signal is active, and when the ECU 116 is in the reset state, current drawn by the ECU 116 is reduced or minimized.
  • the voltage regulator 308 is also connected to a switch controller 320 via the reset signal, V reg reset .
  • the switch controller 320 closes or activates a switch Si when the reset signal is active.
  • the switch controller 320 also connects a capacitor C stOrage to the voltage regulator 308.
  • the capacitor C stora g e supplies its stored energy or power to the voltage regulator 308 in the form of a voltage signal.
  • the voltage regulator 308 then transmits the voltage signal to the ECU 116 such that memory contents of the ECU 116 can be maintained.
  • the reverse battery protection diode D 1 can be optional based on components used in the voltage regulator 308.
  • the switch Sj is connected internally to the voltage regulator 308.
  • the switch Sj can be realized with semiconductor devices such as bipolar NPN or PNP, CMOS N or P channel, or DMOS N or P channel transistors, and the like.
  • a supply circuit 324 that is positioned upstream from the capacitor C storage and is also connected to a supply node m, is configured to charge the capacitor C stora g e - Particularly, in the embodiment shown, the supply node ni is supplied with a voltage signal Vc s upply hi some embodiments, the supply node nj receives the voltage signal Vc s u pp l y from an internal charge pump circuit (not shown) to control or limit current loading of the reset preserving module 124. hi other embodiments, the supply node n/ receives the voltage signal Vcsu PP ⁇ y from sources external to the reset preserving module 124 such as the voltage supply 304.
  • the supply circuit 324 can limit an inrush current and protect bond wires of the reset preserving module 124. In embodiments where short-to-ground fault prevention is required, the supply circuit 324 is also required to prevent discharging the capacitor C storage . Conversely, if the short-to-ground fault prevention is only optional, the supply circuit 324 is not required to prevent discharging the capacitor C stora g e .
  • the switch Si is connected directly to the output Vcc of the voltage regulator 308. In such cases, the supply node ni is also connected to the output Vcc of the voltage regulator 308.
  • the voltage regulator 308 may inadvertently recognize the voltage signal received from the capacitor Cstorage as a voltage signal from the voltage supply 304. As such, the voltage regulator 308 may deactivate the reset signal that keeps the ECU 116 in the known reset state. To keep the ECU 116 in the reset state and to avoid an inadvertent deactivation of the reset signal, the reset preserving module 124 uses a supply comparator 328 to generate and transmit an alternate reset signal, V sup reset , to the reset circuit 316.
  • the alternate reset signal, V sup reset is also fed to the switch controller 320 to ensure that the switch Si is closed. Additionally, the alternate reset signal, V sup reset , also ensures the RESET 0Ut signal remain active such that the ECU 116 remains in the reset state.
  • inputs to the supply comparator 328 are protected for conditions such as over-voltage or reverse polarity. External capacitors can be used to protect the reset preserving module 124 from electrostatic discharge ("ESD") during manufacturing, module assembly, or usage.
  • ESD electrostatic discharge
  • a reference voltage supply 332 is coupled to the supply comparator 328 to provide a reference voltage, V re f erence , such that the supply comparator 328 can generate the alternate reset signal, V sup reset , to the reset circuit 316.
  • V re f erence When power delivered to the voltage regulator 308 originates from the capacitor C storage , the reference voltage, V re f erence is greater than the voltage at node n ⁇ .
  • the supply comparator 328 generates the alternate reset signal, V sup re s et - Conversely, when the power delivered to the voltage regulator 308 originates from the voltage supply 304, the reference voltage, Vref erence is less than the voltage at node n ⁇ .
  • the supply comparator 328 deactivates the alternate reset signal, V sup reset .
  • filter delays and hysteresis are required for generating signals V reg reset and V sup reset to prevent noise sources from inadvertently triggering a RESET 0Ut signal or triggering the switch controller 320 to activate the switch Si.
  • EQN. (1) shows an exemplary equation that defines a minimum value for the capacitor C storage . y ⁇ , T lotah supply - T supply loss ,* ⁇
  • C storage m i n is a minimum capacitance for the capacitor C storage .
  • the value of I total suppl y is a total amount of current that is supplied from C stO rage when the switch Si is closed, which includes an amount of current supplied to the ECU 116, and amounts of current consumed by the switch controller 320, the reference voltage V re ference, the supply comparator 328, and the voltage regulator 308.
  • a major factor in determining a value of l tota ⁇ supply is the amount of current supplied to the ECU 116. Therefore, if the amount of current supplied to the ECU 116 is reduced, the value of capacitor C storage is reduced. Although there is a current loss due to the capacitor C st om g e self leakage, if a quality dielectric is used, the self leakage is generally insignificant.
  • the value of T supp ⁇ y ⁇ oss is a maximum time or duration required by the ECU 116 to maintain its memory or other levels of performance according the ECU 116's original equipment manufacturer ("OEM") specification.
  • V supp ⁇ y drop is the difference between the voltage of the switch Si at activation and a minimum voltage output at the voltage regulator 308, V C c, after a duration of T supp ⁇ y ⁇ oss .
  • the value of V supp i y drop can be determined with EQN. (2) as follows.
  • V r is a voltage of the capacitor C stOraee when the switch Si is initially closed or activated
  • V drops is a voltage drop or loss from the capacitor C s t O r a g e to the voltage Vcc through the voltage regulator 308.
  • current requirements of the ECU 116 to maintain a memory integrity or other desired performance determines a value of V Voltage Regxdator(@!l ⁇ zT ⁇ j ⁇ ) .
  • voltage drops across the switch Si and the voltage regulator 308 also determine a value of Vdrops-
  • the value of the capacitor, C sto ra g e can be reduced by increasing the value of the denominator, V supp ⁇ y droP , of EQN. (1).
  • V r is the voltage of the capacitor C stO ra g e
  • a higher voltage at node m which is connected to the supply circuit 324, results in a higher voltage across the capacitor, C storage .
  • the node nj should be connected to the highest voltage available to the reset preserving module 124.
  • the highest voltage available to the reset preserving module 124 is generated by the charge pump 236 (of FIG. 2).
  • An example of the charge pump 236 is a voltage doubler or tripler circuit based on signals generated by the voltage supply 304. As discussed earlier, the charge pump 236 can be integrated with the reset preserving module 124.
  • the node n / is connected to V BAT ⁇ at the voltage supply 304. Furthermore, one way of decreasing the value of V d r o ps of EQN. (2) is to reduce the voltage drops across the voltage regulator 308 and the switch Si. [0031]
  • the ECU 116 is kept fully functional for a predetermined period of time after the voltage supply 304 has been disconnected. For example, in an alternate embodiment (not shown), the ECU 116 can be kept fully functional by adjusting a trip point governing a voltage threshold beyond which the V sup reset signal is activated, and by modifying the corresponding reset circuit 316 and the switch controller 320 to use the V sup reset signal.
  • the trip point of the supply comparator 328 is determined by the values of resistors Ri and R2.
  • the values of resistors Rj and R 2 are adjusted according to EQN. (3) as follows.
  • V re f erence is about 2.4 V
  • V BA T T is about 6.0 V
  • the value of R / is about 1.5 times the value of R 2 .
  • V re f erence is about 1.2 V
  • V BAT r is about 6.0 V
  • the value of R 1 is about 3 times the value of R 2 .
  • the switch controller 320 is only controlled by the V sup reset signal.
  • the reset preserving module 124 includes an optional internal watchdog function or module (not shown) to detect operating faults of the reset preserving module 124 or the ECU 116.
  • the internal watchdog function detects an operating fault, the internal watchdog function will also generate a V reg r ese t signal to reset the ECU 116 due to the detected operating fault.
  • a V reg reset signal generated will activate the switch Sj that is intended for a low voltage supply. That is, with the embodiment as shown in FIG. 3, it is possible that both the watchdog function and the voltage regulator 308 will generate a V reg reset signal, which activates the switch Si.
  • the reset circuit 316 of FIG. 3 is modified to ensure accurately activating the switch Si only due to a low supply voltage.
  • the reset circuit 316 of FIG. 3 has to ensure that both the V reg reset signal from the voltage regulator 308 and the alternate reset signal, V sup reset from the supply comparator 328 are active.
  • the reset circuit 316 When both the V reg reset signal from the voltage regulator 308 and the alternate reset signal, V sup reset from the supply comparator 328 are active, the reset circuit 316 generates an active RESET 0Ut signal. Subsequently, the reset circuit 316 will activate the switch Si through the switch controller
  • the reset preserving module 124 as shown in FIG. 3 is generally implemented as an ASIC or an IC, the reset preserving module 124 can also be implemented with various circuit components in discrete circuitry on a circuit board. In this way, the reset preserving module 124 can be implemented relatively quickly.
  • an Infineon IC TLE4299GM can be used to implement the voltage regulator 308, the reference voltage supply 332, and the supply comparator 328 with external resistors Rj and R 2 .
  • the reverse battery protection diode Dj for the voltage regulator 308 is optional.
  • additional circuitry may be required to protect the supply comparator 328.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Electronic Switches (AREA)
  • Power Sources (AREA)

Abstract

A method, and a system of using the method, of preserving memory of a processor powered by an external source. The method includes determining a drop in a first power to be supplied to the processor, generating a reset signal when the drop falls below a threshold, supplying a second power from a power store to the processor based on the reset signal, and holding the reset signal until the first power rises above the threshold.

Description

SYSTEM AND METHOD FOR PRESERVING PROCESSOR MEMORY DURING POWER LOSS
BACKGROUND
[0001] Embodiments of the invention include a system for preserving processor memory during power loss.
[0002] When a circuit is disconnected such as in a blown fuse situation, or shorted due to ground faults, it can lead to a power loss. During a power loss, microprocessors are generally unable to maintain their outputs and memory contents. Microprocessors are subsequently reset resulting in loss of outputs and memory.
[0003] Typical solutions to power loss problems include using multiple surface mount devices ("SMD") such as capacitors or a single, very large value, through-hole aluminum electrolytic capacitor at a voltage regulator supply input. These solutions are generally costly and require a relatively large amount of printed circuit board ("PCB") area. For example, using single, very large value, through-hole aluminum electrolytic capacitors involves manual capacitor insertions and wave soldering processes, which increases the cost of manufacturing such circuits. For another example, using multiple SMD's requires ensuring the SMD are accurately oriented and properly soldered to corresponding PCB 's, which requires additional manual or automatic optical inspection ("AOI") and thus the use of additional PCB area to avoid possible shadowing effects associated with AOI.
SUMMARY
[0004] One purpose of the invention is to allow outputs of a voltage regulator to maintain a minimal output voltage such that integrity of a random access memory ("RAM") portion of a microprocessor can be preserved during a battery dropout event. Such events can occur in an automotive environment. Many automobile manufacturers require that electronic modules manufactured by component suppliers be designed to provide a solution to such events.
[0005] In one embodiment, the invention provides a method of preserving memory of a processor configured to be powered by an external source. The method includes determining a drop in a first power to be supplied to the processor, and generating a reset signal when the drop falls below a threshold. The method also includes supplying a second power from a power store to the processor based on the reset signal, and holding the reset signal until the first power rises above the threshold.
[0006] In another embodiment, the invention provides a circuit for preserving memory of a processor. The circuit includes a voltage regulator, a switch, and a comparator. The voltage regulator is configured to receive a first power from an external source, to provide power to the processor based on the first power, to determine a level of the first power supplied to the processor, and to generate a reset signal when the level of the first power drops below a threshold. The switch is coupled to the voltage regulator, and is configured to be activated based on the reset signal, and to transfer a second power to the processor via the voltage regulator. The comparator is coupled to the switch, and is configured to compare the first power and the threshold, and to hold the reset signal until the first power rises above the threshold.
[0007] In yet another embodiment, the invention provides a method of preserving memory of a processor. The method includes supplying a first power to the processor, and storing at least a portion of the first power in a store. The method also includes determining a drop in the first power to be supplied to the processor, generating a reset signal when the drop falls below a threshold, and coupling the store to the processor when the reset signal is active. The method also includes supplying a second power from the store to the processor, and holding the reset signal at an active level until the first power rises above the threshold.
[0008] In yet another embodiment, the invention provides a circuit for preserving memory of a processor. The circuit includes a voltage regulator, a store, a switch, and a comparator. The voltage regulator is configured to receive a first power from an external source, to provide power to the processor based on the first power, to determine a level of the first power supplied to the processor, and to generate a reset signal when the level of the first power drops below a threshold. The store is configured to store auxiliary power. The switch is configured to couple the store to the voltage regulator when the reset signal is activated, and to transfer a second power from the store to the processor via the voltage regulator. The comparator is coupled to the switch, and is configured to compare the first power and the threshold, and to hold the reset signal until the level of the first power rises above the threshold. [0009] In yet another embodiment, the invention provides a method of preserving an output of a processor. The method includes switching in a dedicated storage capacitor after a RESET signal (i.e., typically an active low signal) is generated based on sensing an input supply voltage and output voltage. After a RESET signal has been generated and fed to the processor, the processor enters a known state. However, a release of the RESET signal resets all outputs and data of the processor. The release of the RESET after the RESET signal has been generated results in loss of outputs and data of the processor. As such, the method also includes suppressing a release of the RESET signal until the input supply voltage has returned to a level at which processor outputs can be sustained.
[0010] The embodiments detailed herein thus provide solutions to control power being supplied to the processor and to suppress a RESET signal to the processor, and provide solutions to determine size of an onboard emergency power storage. In this way, the embodiments of the invention can reduce cost, reduce the PCB area required, reduce a number of factors affecting circuit performance, increase reliability, and provide better circuit performance. In one particular embodiment of the invention, rather than a series of three 33OuF SMD capacitors or a single lOOOuF through-hole-package aluminum electrolytic capacitor, a single 33uF SMD capacitor is used.
[0011] Other aspects of the invention will become apparent by consideration of the detailed description and accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
[0012] FIG. 1 shows a schematic plan view of an exemplary vehicle.
[0013] FIG. 2 shows an exemplary block diagram of a reset preserving module of FIG. 1.
[0014] FIG. 3 shows an exemplary schematic of a reset preserving module of FIG. 1
DETAILED DESCRIPTION
[0015] Before any embodiments of the invention are explained in detail, it is to be understood that the invention is not limited in its application to the details of construction and the arrangement of components set forth in the following description or illustrated in the following drawings. The invention is capable of other embodiments and of being practiced or of being carried out in various ways. [0016] As should also be apparent to one of ordinary skill in the art, the systems shown in the figures are models of what actual systems might be like. Many of the modules and logical structures described are capable of being implemented in software executed by a microprocessor or a similar device or of being implemented in hardware using a variety of components including, for example, application specific integrated circuits ("ASICs"). Terms like "processor" may include or refer to both hardware and/or software. Furthermore, throughout the specification capitalized terms are used. Such terms are used to conform to common practices and to help correlate the description with the drawings. However, no specific meaning is implied or should be inferred simply due to the use of capitalization. Thus, the claims should not be limited to the specific examples or terminology.
[0017] Embodiments of the invention provide a method and a system of preserving a voltage output of a microprocessor memory during power loss. In one particular form, the system includes a power supply voltage sensing circuit and an output voltage sensing circuit. When the power supply voltage sensing circuit senses that the power supply drops below a voltage threshold for a period of time, a RESET signal is generated to the microprocessor. A reset suppression circuit suppresses the release of the RESET signal until the supply voltage returns to an acceptable level.
[0018] FIG. 1 shows a schematic plan view of an exemplary vehicle 100. The vehicle 100 has four wheels 104 A, 104B, 104C, and 104D. The wheels 104 A, 104B, 104C, and 104D are monitored by a plurality of wheel sensors 112 A, 112B, 112C, and 112D. The wheel sensors 112 A, 112B, 112C, and 112D are coupled to a processor, an electronic processing unit, or electronic control unit ("ECU") 116. Although FIG. 1 shows only the wheel sensors 112 A, 112B, 112C, 112D, other types of sensors such as seat-adjuster sensor, restraint device sensors, sunroof sensors, and windshield wiper sensors can also be used in the vehicle 100. In the embodiment shown, a power supply 120 supplies power to the ECU 116 through a reset preserving module 124. Although the ECU 116 and the reset preserving module 124 are shown as discrete components, the ECU 116 and the reset preserving module 124 can be housed in an integrated circuit ("IC") chip, an ASIC, or the like. As detailed hereinafter, in some embodiments, depending on the amount of power being stored in the reset preserving module 124, some or all power storage components used in the reset preserving module 124 are SMDs. Although the reset preserving module 124 and the ECU 116 are shown to be components of the vehicle 100, it should be appreciated that the reset preserving module 124 is not limited to a vehicular environment, and that the reset preserving module 124 can also be used in conjunction with other microcontrollers or microprocessors.
[0019] FIG. 2 shows an exemplary block diagram of the reset preserving module 124 of FIG. 1, wherein like parts are referenced with like numerals. The power supply 120 supplies power to the ECU 116 through the reset preserving module 124. In the embodiment shown, the reset preserving module 124 includes a power regulating unit 204 coupled to receive a power signal from the power supply 120. It should be noted that, as used herein, a power signal can include electrical signals such as voltage signals and current signals. The power regulating unit 204 includes a power signal regulator 208 to regulate the power signal received, and a power signal comparator 212 to compare the power signal received with a power outage threshold. If the received signal is below the threshold, the reset preserving module 124 is considered disconnected. In a particular embodiment, the reset preserving module is designed to operate on a power signal of about 6 V5 and the power outage threshold is about 4.6 V.
[0020] When the power signal comparator 212 determines that the power signal supplied to the reset preserving module 124 is below the outage threshold, the power signal comparator 212 generates or sends a reset signal to a reset module 216, which in turn holds the ECU 116 in a reset state. Meanwhile, the power signal comparator 212 also sends the reset signal to a power switch module 220 which activates a switch 224 to switch power supplied to the ECU 116 from the power supply 120 to a power store 228. In this way, the ECU 116 is powered by the power store 228. In the embodiment shown, a supply module 232 also draws power from the power supply 120 and charges the power store 228. In such a case, the supply module 232 limits an amount of inrush current flowing through the reset preserving module 124. In other embodiments, the supply module 232 draws power from a charge pump 236 to control or limit an amount of power that the supply module 232 can draw.
[0021] When power is being supplied to the ECU 116 by the power store 228, the power regulating unit 204 may deactivate the reset signal resulting in loss of memory contents or data at the ECU 116. To prevent the power regulating unit 204 from deactivating the reset signal, the reset preserving module 124 includes a supply comparator 240 to generate and transmit a second reset signal to the reset module 216. In this way, the reset signal supplied to the ECU 116 remains at an activated state until the power signal from the power supply 120 returns to a predetermined level.
[0022] FIG. 3 shows an exemplary schematic of the reset preserving module 124 of FIG. 1 and FIG. 2. In embodiment shown, the power signal as discussed earlier with respect to FIG. 2 is in the form of a voltage signal. Also as noted before, a voltage supply 304 supplies power to the reset preserving module 124 which relays the power to the ECU 116, detailed hereinafter. During normal operation, the voltage supply 304 is connected to a voltage regulator 308 via a reverse battery protection diode D\. The voltage regulator generates a supply voltage signal VCc or V suppiy voltage to the ECU 116. The voltage regulator 308 can be implemented with designs such as linear, switch mode power supply (i.e. either/or buck, boost), or a combination of two classes (for example, a buck/boost circuit feeding a linear regulator). Furthermore, in some embodiments, an external capacitor (not shown) is connected to the supply voltage VQC to help provide nearly instantaneous and stable current to the ECU 116.
[0023] When the voltage supply 304 fails to supply the required voltage signal or is disconnected from the reset preserving module 124 for some reason, the voltage regulator 308 no longer receives the required voltage signal. As a result, the voltage regulator 308 is unable to maintain the supply voltage signal required by the ECU 116. Particularly, when the supply voltage signal falls below a predefined voltage threshold need for the ECU 116 to operate properly, the voltage regulator 308 generates a reset signal, Vregreset, which is generally an active low signal.
[0024] Once generated, the voltage regulator 308 then sends the reset signal, Vreg reseh a reset circuit 316. The reset circuit 316 also receives a below-threshold supply voltage from the voltage regulator 308. When these two signals are received, the reset circuit 316 asserts a RESET0Ut signal to the ECU 116. When the ECU 116 receives RESET0Ut signal, the ECU 116 enters a reset state, which is a known ECU state. When the RESET0Ut signal is active, and when the ECU 116 is in the reset state, current drawn by the ECU 116 is reduced or minimized.
[0025] The voltage regulator 308 is also connected to a switch controller 320 via the reset signal, Vreg reset. In the embodiment shown, the switch controller 320 closes or activates a switch Si when the reset signal is active. When the switch controller 320 closes or activates the switch Si, the switch controller 320 also connects a capacitor CstOrage to the voltage regulator 308. In this way, the capacitor Cstorage supplies its stored energy or power to the voltage regulator 308 in the form of a voltage signal. The voltage regulator 308 then transmits the voltage signal to the ECU 116 such that memory contents of the ECU 116 can be maintained. In some embodiments, the reverse battery protection diode D1 can be optional based on components used in the voltage regulator 308. In such cases, the switch Sj is connected internally to the voltage regulator 308. The switch Sj can be realized with semiconductor devices such as bipolar NPN or PNP, CMOS N or P channel, or DMOS N or P channel transistors, and the like.
[0026] A supply circuit 324, that is positioned upstream from the capacitor Cstorage and is also connected to a supply node m, is configured to charge the capacitor Cstorage- Particularly, in the embodiment shown, the supply node ni is supplied with a voltage signal Vc supply hi some embodiments, the supply node nj receives the voltage signal Vc supply from an internal charge pump circuit (not shown) to control or limit current loading of the reset preserving module 124. hi other embodiments, the supply node n/ receives the voltage signal VcsuPPιy from sources external to the reset preserving module 124 such as the voltage supply 304. In this way, the supply circuit 324 can limit an inrush current and protect bond wires of the reset preserving module 124. In embodiments where short-to-ground fault prevention is required, the supply circuit 324 is also required to prevent discharging the capacitor Cstorage. Conversely, if the short-to-ground fault prevention is only optional, the supply circuit 324 is not required to prevent discharging the capacitor Cstorage. In some embodiments, the switch Si is connected directly to the output Vcc of the voltage regulator 308. In such cases, the supply node ni is also connected to the output Vcc of the voltage regulator 308.
[0027] When the capacitor Cstorage supplies a reduced amount of current to maintain the memory contents of the ECU 116 via the voltage regulator 308, the voltage regulator 308 may inadvertently recognize the voltage signal received from the capacitor Cstorage as a voltage signal from the voltage supply 304. As such, the voltage regulator 308 may deactivate the reset signal that keeps the ECU 116 in the known reset state. To keep the ECU 116 in the reset state and to avoid an inadvertent deactivation of the reset signal, the reset preserving module 124 uses a supply comparator 328 to generate and transmit an alternate reset signal, Vsup reset, to the reset circuit 316. Like the reset signal, Vreg reset, the alternate reset signal, Vsup reset, is also fed to the switch controller 320 to ensure that the switch Si is closed. Additionally, the alternate reset signal, Vsup reset, also ensures the RESET0Ut signal remain active such that the ECU 116 remains in the reset state. In some embodiments, inputs to the supply comparator 328 are protected for conditions such as over-voltage or reverse polarity. External capacitors can be used to protect the reset preserving module 124 from electrostatic discharge ("ESD") during manufacturing, module assembly, or usage.
[0028] A reference voltage supply 332, often having a band-gap design, is coupled to the supply comparator 328 to provide a reference voltage, Vreference, such that the supply comparator 328 can generate the alternate reset signal, Vsup reset, to the reset circuit 316. When power delivered to the voltage regulator 308 originates from the capacitor Cstorage, the reference voltage, Vreference is greater than the voltage at node n^. As such, the supply comparator 328 generates the alternate reset signal, Vsup reset- Conversely, when the power delivered to the voltage regulator 308 originates from the voltage supply 304, the reference voltage, Vreference is less than the voltage at node n^. In such cases, the supply comparator 328 deactivates the alternate reset signal, Vsup reset. In some embodiments, filter delays and hysteresis are required for generating signals Vreg reset and Vsup reset to prevent noise sources from inadvertently triggering a RESET0Ut signal or triggering the switch controller 320 to activate the switch Si.
[0029] EQN. (1) shows an exemplary equation that defines a minimum value for the capacitor Cstorage. y~, T lotah supply - T supply loss ,* \
^ storage „,„ ~ γ W supply drop wherein Cstorage min is a minimum capacitance for the capacitor Cstorage. Depending on an initial tolerance, construction (for example, package and dielectric), life de-rating and environmental conditions the capacitor, the value of CstOrage mm will be different. The value of I total supply is a total amount of current that is supplied from CstOrage when the switch Si is closed, which includes an amount of current supplied to the ECU 116, and amounts of current consumed by the switch controller 320, the reference voltage Vreference, the supply comparator 328, and the voltage regulator 308. A major factor in determining a value of ltotaι supply is the amount of current supplied to the ECU 116. Therefore, if the amount of current supplied to the ECU 116 is reduced, the value of capacitor Cstorage is reduced. Although there is a current loss due to the capacitor Cstomge self leakage, if a quality dielectric is used, the self leakage is generally insignificant. The value of Tsuppιy ιoss is a maximum time or duration required by the ECU 116 to maintain its memory or other levels of performance according the ECU 116's original equipment manufacturer ("OEM") specification. The value of Vsuppιy drop is the difference between the voltage of the switch Si at activation and a minimum voltage output at the voltage regulator 308, VCc, after a duration of Tsuppιyιoss. The value of Vsuppiy drop can be determined with EQN. (2) as follows.
V supply drop
Figure imgf000010_0001
) — V " drops
wherein Vr is a voltage of the capacitor CstOraee when the switch Si is initially closed or activated, VVollage Regιtlatorm=τ^hss) is a required voltage output level of the voltage Vcc of the voltage regulator 308 at time Tsuppιyιoss or beyond, and Vdrops is a voltage drop or loss from the capacitor CstOrage to the voltage Vcc through the voltage regulator 308. In some embodiments, current requirements of the ECU 116 to maintain a memory integrity or other desired performance determines a value of VVoltage Regxdator(@!lτzT ι j∞) . Additionally, voltage drops across the switch Si and the voltage regulator 308 also determine a value of Vdrops-
[0030] The value of the capacitor, Cstorage, can be reduced by increasing the value of the denominator, Vsuppιy droP, of EQN. (1). To increase the value of the denominator, Vsuppιy droP, of EQN. (1), the respective values of VVollage Regtllalor(@ι=τ^igss) and Vdrops in EQN. (2) should be reduced, and/or the value of Vr should be increased. One way of increasing the value of Vr in EQN. (2) is discussed below. In some embodiments, since Vr is the voltage of the capacitor CstOrage, a higher voltage at node m, which is connected to the supply circuit 324, results in a higher voltage across the capacitor, Cstorage. As such, the node nj should be connected to the highest voltage available to the reset preserving module 124. In some embodiments, the highest voltage available to the reset preserving module 124 is generated by the charge pump 236 (of FIG. 2). An example of the charge pump 236 is a voltage doubler or tripler circuit based on signals generated by the voltage supply 304. As discussed earlier, the charge pump 236 can be integrated with the reset preserving module 124. In other embodiments, the node n/, is connected to VBATΓ at the voltage supply 304. Furthermore, one way of decreasing the value of Vdrops of EQN. (2) is to reduce the voltage drops across the voltage regulator 308 and the switch Si. [0031] In some applications, the ECU 116 is kept fully functional for a predetermined period of time after the voltage supply 304 has been disconnected. For example, in an alternate embodiment (not shown), the ECU 116 can be kept fully functional by adjusting a trip point governing a voltage threshold beyond which the Vsup reset signal is activated, and by modifying the corresponding reset circuit 316 and the switch controller 320 to use the Vsup reset signal. In the embodiment shown, the trip point of the supply comparator 328 is determined by the values of resistors Ri and R2. To adjust the voltage threshold at which the Vsup reset signal is generated, the values of resistors Rj and R2 are adjusted according to EQN. (3) as follows.
Λ 7?2 _ V reference ✓,, ■,
R1 + R2 V1 BATT
As such, if Vreference is about 2.4 V, and VBATT is about 6.0 V, the value of R/ is about 1.5 times the value of R2. Similarly, if Vreference is about 1.2 V, and VBATr is about 6.0 V, the value of R1 is about 3 times the value of R2. Furthermore, in such an alternate embodiment, the switch controller 320 is only controlled by the Vsup reset signal.
[0032] In some embodiments, the reset preserving module 124 includes an optional internal watchdog function or module (not shown) to detect operating faults of the reset preserving module 124 or the ECU 116. When the internal watchdog function detects an operating fault, the internal watchdog function will also generate a Vreg reset signal to reset the ECU 116 due to the detected operating fault. However, whether the Vres reset signal is generated based on a low supply voltage or an operating fault, a Vreg reset signal generated will activate the switch Sj that is intended for a low voltage supply. That is, with the embodiment as shown in FIG. 3, it is possible that both the watchdog function and the voltage regulator 308 will generate a Vreg reset signal, which activates the switch Si. As such, in an alternate embodiment (not shown), the reset circuit 316 of FIG. 3 is modified to ensure accurately activating the switch Si only due to a low supply voltage. In such a case, the reset circuit 316 of FIG. 3 has to ensure that both the Vreg reset signal from the voltage regulator 308 and the alternate reset signal, Vsup reset from the supply comparator 328 are active. When both the Vreg reset signal from the voltage regulator 308 and the alternate reset signal, Vsup reset from the supply comparator 328 are active, the reset circuit 316 generates an active RESET0Ut signal. Subsequently, the reset circuit 316 will activate the switch Si through the switch controller
320. [0033] Although the reset preserving module 124 as shown in FIG. 3 is generally implemented as an ASIC or an IC, the reset preserving module 124 can also be implemented with various circuit components in discrete circuitry on a circuit board. In this way, the reset preserving module 124 can be implemented relatively quickly. For example, an Infineon IC TLE4299GM can be used to implement the voltage regulator 308, the reference voltage supply 332, and the supply comparator 328 with external resistors Rj and R2. In such a case, the reverse battery protection diode Dj for the voltage regulator 308 is optional. However, additional circuitry may be required to protect the supply comparator 328.
[0034] Various features and advantages of the invention are set forth in the following claims.

Claims

CLAIMSWhat is claimed is:
1. A method of preserving memory of a processor configured to be powered by an external source, the method comprising:
determining a drop in a first power to be supplied to the processor;
generating a reset signal when the drop falls below a threshold;
supplying a second power from a store to the processor based on the reset signal; and
holding the reset signal until the first power rises above the threshold.
2. The method of claim 1 , wherein holding the reset signal comprises:
deriving a reference signal from the second power
comparing the reference signal with the first power; and
generating a second reset signal when the reference signal is greater than the first power.
3. The method of claim 1 , wherein supplying a second power from a store comprises:
activating a switch when the reset signal is activated; and
coupling the store to the processor.
4. The method of claim 1 , wherein the store comprises a capacitor, the method further comprising charging the capacitor with a supply circuit.
5. The method of claim 1 , wherein generating a reset signal comprises:
generating an intermediate reset signal;
activating a reset circuit with the intermediate reset signal; and
outputting the reset signal from the activated reset circuit.
6. The method of claim 1 , further comprising deactivating the reset signal when the first power is above the threshold.
7. A circuit for preserving memory of a processor, the circuit comprising:
a voltage regulator configured to receive a first power from an external source, to provide power to the processor based on the first power, to determine a level of the first power supplied to the processor, and to generate a reset signal when the level of the first power drops below a threshold;
a switch coupled to the voltage regulator, and configured to be activated based on the reset signal, and to transfer a second power to the processor via the voltage regulator; and
a comparator coupled to the switch, and configured to compare the first power and the threshold, and to hold the reset signal until the first power rises above the threshold.
8. The circuit of claim 7, further comprising a switch controller configured to receive the reset signal and to activate the switch.
9. The circuit of claim 7, further comprising a reference supply configured to receive the second power and to derive a reference signal from the second power, and wherein the comparator is further configured to generate a second reset signal when the first power is below the reference signal.
10. The circuit of claim 7, wherein the reset signal comprises an intermediate reset signal, the circuit further comprising a reset circuit configured to generate a processor reset signal based on the intermediate reset signal.
11. The circuit of claim 7, further comprising a capacitor configured to store the second power and to deliver the second power to the processor.
12. The circuit of claim 11 , further comprising a supply circuit configured to charge the capacitor.
13. A method of preserving memory of a processor, the method comprising:
supplying a first power to the processor;
storing at least a portion of the first power in a store;
determining a drop in the first power to be supplied to the processor;
generating a reset signal when the drop falls below a threshold;
coupling the store to the processor when the reset signal is active;
supplying a second power from the store to the processor; and
holding the reset signal active until the first power rises above the threshold.
14. The method of claim 13, wherein holding the reset signal comprises:
deriving a reference signal from the second power
comparing the reference signal with the first power; and
generating a second reset signal when the reference signal is greater than the first power.
15. The method of claim 13, wherein supplying a second power from the store comprises:
activating a switch when the reset signal is activated; and
coupling the store to the processor.
16. The method of claim 13 further comprising charging a capacitor with a supply circuit.
17. The method of claim 13, wherein generating a reset signal comprises:
generating an intermediate reset signal;
activating a reset circuit with the intermediate reset signal; and
outputting the reset signal from the activated reset circuit.
18. The method of claim 13, further comprising deactivating the reset signal when the first power is above the threshold.
19. A circuit for preserving an output of a processor, the circuit comprising:
a voltage regulator configured to receive a first power from an external source, to provide power to the processor based on the first power, to determine a level of the first power supplied to the processor, and to generate a reset signal when the level of the first power drops below a threshold;
a store configured to store auxiliary power;
a switch configured to couple the store to the voltage regulator when the reset signal is activated, and to transfer a second power from the store to the processor via the voltage regulator; and
a comparator coupled to the switch, and configured to compare the first power and the threshold, and to hold the reset signal until the level of the first power rises above the threshold.
20. The circuit of claim 19, further comprising a switch controller configured to receive the reset signal and to activate the switch.
21. The circuit of claim 19, further comprising a reference supply configured to receive the second power and to derive a reference signal from the second power, and wherein the comparator is further configured to generate a second reset signal when the first power is below the reference signal.
22. The circuit of claim 19, wherein the reset signal comprises an intermediate reset signal, the circuit further comprising a reset circuit configured to generate a processor reset signal based on the intermediate reset signal.
23. The circuit of claim 7, wherein the store comprises a capacitor configured to store the auxiliary power and to deliver the auxiliary power to the processor.
24. The circuit of claim 23, further comprising a supply circuit configured to charge the capacitor.
PCT/US2008/076521 2007-12-03 2008-09-16 System and method for preserving processor memory during power loss WO2009073261A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
DE112008002845T DE112008002845T5 (en) 2007-12-03 2008-09-16 System and method for backing up processor memory during a power failure
CN2008801155498A CN101855605B (en) 2007-12-03 2008-09-16 System and method for preserving processor memory during power loss

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US11/934,517 2007-12-03
US11/934,517 US20090144576A1 (en) 2007-12-03 2007-12-03 System and method for preserving processor memory during power loss
US12/022,005 US7962787B2 (en) 2008-01-29 2008-01-29 System and method for preserving processor memory during power loss
US12/022,005 2008-01-29

Publications (1)

Publication Number Publication Date
WO2009073261A1 true WO2009073261A1 (en) 2009-06-11

Family

ID=39929627

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/076521 WO2009073261A1 (en) 2007-12-03 2008-09-16 System and method for preserving processor memory during power loss

Country Status (3)

Country Link
CN (1) CN101855605B (en)
DE (1) DE112008002845T5 (en)
WO (1) WO2009073261A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10281965B2 (en) 2017-02-13 2019-05-07 Apple Inc. Reduced power operation using stored capacitor energy

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160077571A1 (en) * 2014-09-12 2016-03-17 Microsoft Corporation Heuristic Processor Power Management in Operating Systems
KR20170006980A (en) * 2015-07-10 2017-01-18 에스케이하이닉스 주식회사 Power on reset circuit and semiconductor memory device having the same
US9857859B2 (en) * 2015-12-21 2018-01-02 Intel Corporation Techniques to power down output power rails for a storage device
SE540704C2 (en) 2017-02-14 2018-10-16 Scania Cv Ab Control unit for use in a vehicle and method for providing backup power to the control unit

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4422163A (en) * 1981-09-03 1983-12-20 Vend-A-Copy, Inc. Power down circuit for data protection in a microprocessor-based system
US4777626A (en) * 1984-12-22 1988-10-11 Tokyo Electric Co., Ltd. Memory device having backup power supply
EP0473113A2 (en) * 1990-08-30 1992-03-04 Sharp Kabushiki Kaisha Stored data protection apparatus for electronic device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5962930A (en) * 1997-11-26 1999-10-05 Intel Corporation Method and apparatus for detecting supply power loss
US6032248A (en) * 1998-04-29 2000-02-29 Atmel Corporation Microcontroller including a single memory module having a data memory sector and a code memory sector and supporting simultaneous read/write access to both sectors
JP4153802B2 (en) * 2003-02-07 2008-09-24 株式会社ルネサステクノロジ Storage device

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4422163A (en) * 1981-09-03 1983-12-20 Vend-A-Copy, Inc. Power down circuit for data protection in a microprocessor-based system
US4777626A (en) * 1984-12-22 1988-10-11 Tokyo Electric Co., Ltd. Memory device having backup power supply
EP0473113A2 (en) * 1990-08-30 1992-03-04 Sharp Kabushiki Kaisha Stored data protection apparatus for electronic device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10281965B2 (en) 2017-02-13 2019-05-07 Apple Inc. Reduced power operation using stored capacitor energy
US10845856B2 (en) 2017-02-13 2020-11-24 Apple Inc. Reduced power operation using stored capacitor energy

Also Published As

Publication number Publication date
DE112008002845T5 (en) 2010-11-18
CN101855605B (en) 2012-08-29
CN101855605A (en) 2010-10-06

Similar Documents

Publication Publication Date Title
US7962787B2 (en) System and method for preserving processor memory during power loss
US8076795B2 (en) Device for supplying an ignition current from an energy reserve to at least one ignition power module
US9287771B2 (en) Series regulator on electronic control unit for automotive vehicle
WO2009073261A1 (en) System and method for preserving processor memory during power loss
US9932003B2 (en) In-vehicle power supply apparatus
US7973426B2 (en) Personal protection control unit
US11208067B2 (en) Airbag control device and semiconductor device
US20190260198A1 (en) Electronic Control Unit
JP3747618B2 (en) Power circuit
US9482201B2 (en) Method for testing a supply circuit, and a corresponding supply circuit for at least one ignition circuit
JP4725492B2 (en) Load control device and load control method
US20090144576A1 (en) System and method for preserving processor memory during power loss
CN209757022U (en) Vehicle-mounted power supply stabilizing device and system
US6831433B2 (en) Drive control apparatus
JP2877015B2 (en) Power-on / power-off reset device
US7224561B2 (en) Protective circuit and method for operating said protective circuit, in particular for overvoltage protection for an electronic control system for a motor vehicle
KR102522948B1 (en) Device and method for providing an activation voltage for a safety unit for a vehicle, and safety device
US9343959B2 (en) Interrupt protection circuits, systems and methods for sensors and other devices
KR102356501B1 (en) Airbag system with ignition current conrtorl function
JP3350464B2 (en) Noise protection circuit
CN218771283U (en) Power supply voltage rebound protection circuit and power supply device
WO2018066499A1 (en) In-vehicle apparatus
JP2005219588A (en) Vehicular occupant crash protector
JP4582050B2 (en) Electronic control unit
JPH11285157A (en) Power circuit

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200880115549.8

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08856972

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 1120080028451

Country of ref document: DE

RET De translation (de og part 6b)

Ref document number: 112008002845

Country of ref document: DE

Date of ref document: 20101118

Kind code of ref document: P

122 Ep: pct application non-entry in european phase

Ref document number: 08856972

Country of ref document: EP

Kind code of ref document: A1