WO2008026175A1 - Method of manufacturing a bipolar transistor - Google Patents

Method of manufacturing a bipolar transistor Download PDF

Info

Publication number
WO2008026175A1
WO2008026175A1 PCT/IB2007/053476 IB2007053476W WO2008026175A1 WO 2008026175 A1 WO2008026175 A1 WO 2008026175A1 IB 2007053476 W IB2007053476 W IB 2007053476W WO 2008026175 A1 WO2008026175 A1 WO 2008026175A1
Authority
WO
WIPO (PCT)
Prior art keywords
region
layer
base
forming
collector
Prior art date
Application number
PCT/IB2007/053476
Other languages
French (fr)
Inventor
Johannes J. T. M. Donkers
Sebastien Nuttinck
Guillaume L. R. Boccardi
Francois Neuilly
Original Assignee
Nxp B.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nxp B.V. filed Critical Nxp B.V.
Priority to EP07826193A priority Critical patent/EP2062291B1/en
Priority to AT07826193T priority patent/ATE532211T1/en
Priority to CN2007800316055A priority patent/CN101529568B/en
Priority to US12/439,363 priority patent/US8026146B2/en
Publication of WO2008026175A1 publication Critical patent/WO2008026175A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/737Hetero-junction transistors
    • H01L29/7371Vertical transistors
    • H01L29/7378Vertical transistors comprising lattice mismatched active layers, e.g. SiGe strained layer transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • H01L29/407Recessed field plates, e.g. trench field plates, buried field plates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66242Heterojunction transistors [HBT]

Definitions

  • the invention relates to a method of manufacturing a bipolar transistor.
  • Bipolar transistors are important for high-frequency applications, such as optical data communication, and for RF power applications, such as power amplifier modules in wireless handset applications.
  • RF power applications such as power amplifier modules in wireless handset applications.
  • This speed-breakdown trade-off is, amongst others, influenced by the drift region in the collector region of the bipolar transistor.
  • a higher doping concentration of the collector drift region increases the speed of the bipolar transistor, but reduces the breakdown voltage between the collector region and any other adjacent region, such as the base region.
  • Resurf reduced surface field
  • a method to implement the Resurf effect in a bipolar transistor is the addition of a field plate, which is electrically isolated from the collector drift region by a dielectric layer. By applying a suitable voltage on the field plate, the electric field of the collector drift region is reshaped into the more uniform electric field distribution.
  • the method of manufacturing a bipolar transistor with a field plate which is disclosed in "A new Sub-Micron 24V SiGe:C Resurf HBT", by J. Melai et al, ISPSD, 2004, starts with the formation of a sub-collector region in a semiconductor substrate followed by the epitaxial growth of a collector drift region on the sub-collector region.
  • STI shallow trench isolation
  • a base layer is epitaxially grown on the collector drift region.
  • a hard mask layer is deposited and patterned using photolithography, thereby defining and masking the area where the bipolar transistor will be formed and forming extrinsic base windows in the hard mask that expose a part of the base layer, which adjoins the area where the bipolar transistor will be formed and which extends over a part of the collector drift region and a part of the STI regions.
  • trenches are formed by removing the exposed base layer and etching the then exposed part of the collector drift region until the sub-collector region is exposed at the bottom of the trenches.
  • a first sidewall of the trenches adjoins the collector drift region of the bipolar transistor and a second sidewall of the trenches adjoins the STI region.
  • a TEOS (Tetraethyl Orthosilicate) layer is formed on the first and second sidewall of the trench by deposition and etch-back of TEOS.
  • the trenches are filled with undoped polysilicon up to the level of the base by deposition, CMP and dry etching techniques.
  • an extrinsic base contact is made by deposition, planarization and etch-back of p-type polysilicon, partly filling theextic base windows and electrically contacting the undoped polysilicon in the trench and the base layer.
  • an emitter region is formed on a part of the base layer that extends over the collector drift region using, amongst others, deposition and photolithography process steps.
  • the method of manufacturing the bipolar transistor according to the invention comprises the steps of: providing on the semiconductor substrate a collector region of a first semiconductor material, which is of a first conductivity type and which adjoins an isolation region; forming a first base layer of a second semiconductor material, which is of a second conductivity type opposite to the first conductivity type, on the collector region and on the isolation region; forming a base window in the first base layer having a bottom surface, that exposes a top surface of the collector region and a portion of the isolation region, and having a sidewall that exposes a sidewall of the first base layer; forming a trench, which adjoins the collector region and a remaining portion of the isolation region, by removing the portion of the isolation region that is exposed by the base window; forming an isolation layer on the surface of the trench; forming a second base layer of a third semiconductor material of the second conductivity type on the sidewall of the first base layer, on the isolation layer and on the top surface of the collector region, thereby forming a field plate in the trench and
  • the step of forming the emitter region further comprises the steps of: - forming inside spacers on a part of the second base layer that extends over the sidewall of the base window exposing a part of the base region that extends over the collector region; depositing and planarizing an emitter layer, which is of a fourth semiconductor material of the first conductivity type, thereby filling the remaining part of the base window with the emitter layer; and diffusing dopant from the emitter layer thereby forming the emitter region.
  • This method applies one photolithography step less, because only the formation of the base window requires a photolithography step, and the patterning of the emitter region is done with deposition and planarization and hence does not require photolithography.
  • a gate electrode for a CMOS device is formed by patterning the first base layer after the step of forming the emitter region.
  • Figs. 1 to 11 are diagrammatic cross-sectional views of an embodiment of a method of manufacturing a bipolar transistor according to the invention.
  • Fig. 1 shows a diagrammatic cross-sectional view in which on a semiconductor substrate 1, which comprises in this case n-type doped silicon, isolation regions 3, a collector region 21 and a collector contact region 22 are provided.
  • the isolation regions 3 are fabricated, for example, with the shallow trench isolation (STI) technique and comprise, in this case, silicon dioxide.
  • the collector region 21 and the collector contact region 22 both comprise, in this case, n-type doped silicon in which the collector contact region 22 has a higher doping level than the substrate 1 and the collector region 21, to provide for a reduced series resistance between the top surface of the collector contact region 22 and the substrate 1.
  • a first base layer 4, in this case comprising p-type doped polysilicon, and a protection layer 5, in this case comprising silicon nitride, are provided on the isolation regions 3, collector region 21 and collector contact region 22.
  • a base window 6 is provided, fabricated with standard photolithography and etching techniques, defining an opening in the protection layer 5 and the first base layer 4 and exposing a part of the etch stop layer 2, which part extends over the collector region 21, and parts of the isolation regions 3 that are adjacent to the collector region 21. Note that the base window 6 defines the area where the Resurf bipolar transistor will be manufactured.
  • a standard bipolar transistor will be formed that, consequently, does not exhibit the Resurf effect.
  • a dry etch is applied to remove etch stop layer 2 and parts of the isolation regions 3 that are exposed by the base window 6. Silicon dioxide is removed selectively with respect to the silicon of the collector region 21, with, for example, a selectivity of 40:1, in which case 400nm of silicon dioxide etching from the isolation region 3 results in removing IOnm of silicon from the collector region 21. In this way a trench 7 is formed, as is shown in Fig. 2, that, in this case, surrounds the collector region 21.
  • Figs. 3-7 illustrate the formation of an isolation layer stack in the trench 7.
  • a first dielectric layer 9 is deposited, e.g. made of silicon dioxide, and a second dielectric layer 10, e.g. made of silicon nitride thereby covering the collector region 21, the trench 7 and the exposed parts of the first base layer 4 and of the protection layer 5, as is shown in Fig. 3.
  • the first dielectric layer 9 is grown thermally and is consequently not present on the protection layer 5, which is e.g. made of silicon nitride, because the second dielectric layer 10, being of the same material as the protection layer 5, will then merge with the protection layer 5.
  • a third dielectric layer 11 is deposited thereby filling the trench 7 and the base window 6 and extending over the second dielectric layer 10.
  • a CMP (Chemical Mechanical Planarization) step is applied to planarize the third dielectric layer 11, as is illustrated in Fig. 4.
  • a CMP step can be used that stops before the second dielectric layer 10 is exposed.
  • the third dielectric layer 11 is etched until a part of the second dielectric layer
  • the exposed parts of the second dielectric layer 10 are removed, e.g. using a wet silicon nitride etch, thereby exposing a part of the first dielectric layer 9 that extends over the top surface of the collector region 21, and another part of the first dielectric layer 9 that extends over the first base layer 4 and over the protection layer 5, as is shown in Fig. 6.
  • the third dielectric layer 11 and the exposed parts of the first dielectric layer 9 are removed completely, using e.g. a wet silicon dioxide etch, the result being that the sidewalls and bottom of the trench 7 are covered with the isolation layer stack comprising the first dielectric layer 9 and the second dielectric layer 10, as is illustrated in Fig. 7.
  • the second base layer 13 extends over second dielectric layer 10 in the trench 7 thereby forming a field plate 17. Furthermore, the second base layer 13 also extends over the top surface of the collector region 21, where it forms a base region 31, and the second base layer 13 also extends over the sidewalls of the first base layer 4 and over the protection layer 5.
  • the second base layer 13 for example comprises a stack of an undoped silicon layer, a SiGe: C layer and a p-type doped silicon layer, which comprise, for example, a IOnm thick undoped silicon layer, a 25nm to 35nm thick SiGe:C layer comprising 20at% Ge, 0.2at% C including a 5nm wide Boron spike dope with a concentration of 5-10 19 at/cm 3 3nm below the top surface, and a 50nm to lOOnm thick p-type doped silicon layer. It is not required that the trench 7 is completely filled with the second base layer 13 as is suggested by Figs. 8-11.
  • the field plate 17 extends over the second dielectric layer 10 in the trench 7, the Resurf effect can be employed in the collector region 21.
  • the field plate 17 reshapes the electric field distribution in the collector region 21 such that for the same collector-base breakdown voltage the doping concentration of the collector region 21 can effectively be increased resulting in a reduced collector resistance and hence an increased bipolar transistor speed.
  • the part of the second base layer 13 that extends over the top surface of the collector region 21 is mono-crystalline and that the remaining part of the second base layer 13 is poly-crystalline, because the second base layer 13 is grown epitaxially.
  • the field plate 17 is electrically connected to the base region 31 and that the base region 31 is electrically connected to the first base layer 4.
  • spacers are made, e.g. by using standard spacer processing, comprising the deposition of a first TEOS spacer layer 16, a spacer nitride layer 15 and a second TEOS spacer layer 14 on the second base layer 13, for example with a thickness of, respectively, IOnm, 25nm and 200nm.
  • the second TEOS spacer layer 14 is densif ⁇ ed, for example with a wet oxidation, and a TEOS spacer etch is applied removing a part of the second TEOS spacer layer 14 until a part of the spacer nitride layer 15 that extends over the base region 31 is exposed.
  • the exposed part of the spacer nitride layer 15 is removed using a, for example, wet silicon nitride etch, thereby exposing a part of the first TEOS spacer layer 16 that extends over the base region 31.
  • the exposed part of the first TEOS spacer layer 16 is removed with, for example, a wet silicon dioxide etch thereby exposing a part of the base region 31, as is illustrated in Fig. 9. Note that also the part of the second TEOS spacer layer 14, of the spacer nitride layer 15 and of the second TEOS spacer layer 16 that extend over the top surface of the second base layer 13 are removed.
  • An emitter layer 42 is deposited, comprising, for example, n-type doped polysilicon having a thickness of 450nm.
  • a diffusion step for example a Rapid Thermal Anneal (RTA) step
  • RTA Rapid Thermal Anneal
  • an emitter region 41 is formed in a region adjoining the top surface of the base region 31 by outdiffusion of n-type dopant out of the emitter layer 41 into the adjoining base region 31.
  • a poly CMP step is applied to planarize and remove the emitter layer 42 until the protection layer 5 is exposed, as is illustrated in Fig. 10.
  • the poly CMP step also removes the part of the second base layer 13 that extends over the top surface of the protection layer 5.
  • the exposed protection layer 5 is removed by applying, for example, a wet silicon nitride etch using, for example, H 3 PO 4 .
  • Standard photolithography and etching steps are applied to pattern the first base layer 4.
  • this patterning step simultaneously patterns a gate electrode of the CMOS device.
  • the second base layer 13 is the same layer as is used for the gate electrode of the CMOS device, which comprises, for example, n-type doped polysilicon.
  • CMOS implants can be used in the BiCMOS process to improve the performance of the bipolar transistor.
  • the further processing of the bipolar transistor comprises, for example, the silicidation of the exposed silicon areas, e.g. a part of the collector contact region 22, a part of the second base layer 4 and a part of the emitter layer 42.
  • Contacts of, for example, tungsten are formed providing electrical connections to the bipolar transistor, comprising a collector contact 53 on the collector contact region 22, a base contact 52 on the second base layer 4 and an emitter contact 51 on the emitter layer 42.
  • the invention provides for an alternative and less complex method of manufacturing a bipolar transistor comprising a field plate 17 in a trench 7 adjacent to a collector region 21, which field plate 17 employs a reduced surface field (Resurf) effect.
  • Resurf reduced surface field
  • the Resurf effect reshapes the electric field distribution in the collector region 21 such that for the same collector-base breakdown voltage the doping concentration of the collector region 21 can effectively be increased resulting in a reduced collector resistance and hence an increased bipolar transistor speed.
  • the method comprises a step of forming a base window 6 in a first base layer 4 thereby exposing a top surface of the collector region 21 and a part of an isolation region 3.
  • the trench 7 is formed by removing the exposed part of the isolation region 3, after which isolation layers 9 and 10 are formed on the surface of the trench 7.
  • a second base layer 13 is formed on the isolation layer 10, thereby forming the field plate 17, on the top surface of the collector region 21, thereby forming a base region 31, and on a sidewall of the first base layer 4, thereby forming an electrical connection between the first base layer 4, the base region 31 and the field plate 17.
  • An emitter region 41 is formed on a top part of the base region 31, thereby forming the Resurf bipolar transistor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Bipolar Transistors (AREA)

Abstract

The invention provides for an alternative and less complex method of manufacturing a bipolar transistor comprising a field plate (17) in a trench (7) adjacent to a collector region (21), which field plate (17) employs a reduced surface field (Resurf) effect. The Resurf effect reshapes the electric field distribution in the collector region (21) such that for the same collector-base breakdown voltage the doping concentration of the collector region (21) can effectively be increased resulting in a reduced collector resistance and hence an increased bipolar transistor speed. The method comprises a step of forming a base window (6) in a first base layer (4) thereby exposing a top surface of the collector region (21) and a part of an isolation region (3). The trench (7) is formed by removing the exposed part of the isolation region (3), after which isolation layers (9,10) are formed on the surface of the trench (7). A second base layer (13) is formed on the isolation layer (10), thereby forming the field plate (17), on the top surface of the collector region (21), thereby forming a base region (31), and on a sidewall of the first base layer (4), thereby forming an electrical connection between the first base layer (4), the base region (31) and the field plate (17). An emitter region (41) is formed on a top part of the base region (31), thereby forming the Resurf bipolar transistor.

Description

METHOD OF MANUFACTURING A BIPOLAR TRANSISTOR
FIELD OF THE INVENTION
The invention relates to a method of manufacturing a bipolar transistor.
BACKGROUND OF THE INVENTION
Bipolar transistors are important for high-frequency applications, such as optical data communication, and for RF power applications, such as power amplifier modules in wireless handset applications. Generally, it is important in RF power applications to have a bipolar transistor with both a good high-frequency performance and a high base-collector junction breakdown voltage (BVCBO) to meet ruggedness demands, especially during load mismatch conditions. This speed-breakdown trade-off is, amongst others, influenced by the drift region in the collector region of the bipolar transistor. A higher doping concentration of the collector drift region increases the speed of the bipolar transistor, but reduces the breakdown voltage between the collector region and any other adjacent region, such as the base region.
One way of improving the speed-breakdown trade-off is by applying the reduced surface field (Resurf) effect. In "A new Sub-Micron 24V SiGe:C Resurf HBT", by J. Melai et al, ISPSD, 2004, it is disclosed that the Resurf effect comprises the reshaping of the electric field distribution in the collector drift region for a reverse bias situation such that a more uniform electric field distribution with a reduced maximum electric field is formed. The BVCBO of the bipolar transistor is thereby increased or, alternatively, for the same BVCBO the doping concentration of the collector region can effectively be increased resulting in a reduced collector resistance and hence an increased bipolar transistor speed. A method to implement the Resurf effect in a bipolar transistor is the addition of a field plate, which is electrically isolated from the collector drift region by a dielectric layer. By applying a suitable voltage on the field plate, the electric field of the collector drift region is reshaped into the more uniform electric field distribution. The method of manufacturing a bipolar transistor with a field plate, which is disclosed in "A new Sub-Micron 24V SiGe:C Resurf HBT", by J. Melai et al, ISPSD, 2004, starts with the formation of a sub-collector region in a semiconductor substrate followed by the epitaxial growth of a collector drift region on the sub-collector region. Then standard shallow trench isolation (STI) regions are formed and a base layer is epitaxially grown on the collector drift region. On the base layer a hard mask layer is deposited and patterned using photolithography, thereby defining and masking the area where the bipolar transistor will be formed and forming extrinsic base windows in the hard mask that expose a part of the base layer, which adjoins the area where the bipolar transistor will be formed and which extends over a part of the collector drift region and a part of the STI regions. Then trenches are formed by removing the exposed base layer and etching the then exposed part of the collector drift region until the sub-collector region is exposed at the bottom of the trenches. A first sidewall of the trenches adjoins the collector drift region of the bipolar transistor and a second sidewall of the trenches adjoins the STI region. Then a TEOS (Tetraethyl Orthosilicate) layer is formed on the first and second sidewall of the trench by deposition and etch-back of TEOS. Subsequently the trenches are filled with undoped polysilicon up to the level of the base by deposition, CMP and dry etching techniques. Then an extrinsic base contact is made by deposition, planarization and etch-back of p-type polysilicon, partly filling the extinsic base windows and electrically contacting the undoped polysilicon in the trench and the base layer. After removal of the hard mask, an emitter region is formed on a part of the base layer that extends over the collector drift region using, amongst others, deposition and photolithography process steps.
SUMMARY OF THE INVENTION
It is an object of the invention to provide for an alternative and less complex method of manufacturing a bipolar transistor that employs the Resurf effect. The invention is defined by the independent claims. Advantageous embodiments are defined by the dependent claims.
The method of manufacturing the bipolar transistor according to the invention comprises the steps of: providing on the semiconductor substrate a collector region of a first semiconductor material, which is of a first conductivity type and which adjoins an isolation region; forming a first base layer of a second semiconductor material, which is of a second conductivity type opposite to the first conductivity type, on the collector region and on the isolation region; forming a base window in the first base layer having a bottom surface, that exposes a top surface of the collector region and a portion of the isolation region, and having a sidewall that exposes a sidewall of the first base layer; forming a trench, which adjoins the collector region and a remaining portion of the isolation region, by removing the portion of the isolation region that is exposed by the base window; forming an isolation layer on the surface of the trench; forming a second base layer of a third semiconductor material of the second conductivity type on the sidewall of the first base layer, on the isolation layer and on the top surface of the collector region, thereby forming a field plate in the trench and a base region extending over the collector region, wherein the first base layer has an electrical connection to the field plate and the base region ; and forming an emitter region of the first conductivity type on a top part of the base region in the base window. In this way the Resurf bipolar transistor is formed with an alternative and less complex method, because the base region and the field plates are formed simultaneously in one process step.
In an embodiment of the method according to the invention, the step of forming the emitter region further comprises the steps of: - forming inside spacers on a part of the second base layer that extends over the sidewall of the base window exposing a part of the base region that extends over the collector region; depositing and planarizing an emitter layer, which is of a fourth semiconductor material of the first conductivity type, thereby filling the remaining part of the base window with the emitter layer; and diffusing dopant from the emitter layer thereby forming the emitter region.
This method applies one photolithography step less, because only the formation of the base window requires a photolithography step, and the patterning of the emitter region is done with deposition and planarization and hence does not require photolithography.
In an embodiment of the method according to the invention, a gate electrode for a CMOS device is formed by patterning the first base layer after the step of forming the emitter region. In this way a simple method is available for the combined fabrication of Resurf bipolar transistors and CMOS devices, because the same layer is used for the first base layer and the gate electrode.
BRIEF DESCRIPTION OF THE DRAWINGS These and other aspects of the invention will be further elucidated and described with reference to the drawings, in which:
Figs. 1 to 11 are diagrammatic cross-sectional views of an embodiment of a method of manufacturing a bipolar transistor according to the invention.
The Figures are not drawn to scale. In general, identical components are denoted by the same reference numerals in the Figures.
DETAILED DESCRIPTION OF EMBODIMENTS
Fig. 1 shows a diagrammatic cross-sectional view in which on a semiconductor substrate 1, which comprises in this case n-type doped silicon, isolation regions 3, a collector region 21 and a collector contact region 22 are provided. The isolation regions 3 are fabricated, for example, with the shallow trench isolation (STI) technique and comprise, in this case, silicon dioxide. An etch stop layer 2, comprising, in this case, thermally grown silicon dioxide, is provided on the collector region 21. The collector region 21 and the collector contact region 22 both comprise, in this case, n-type doped silicon in which the collector contact region 22 has a higher doping level than the substrate 1 and the collector region 21, to provide for a reduced series resistance between the top surface of the collector contact region 22 and the substrate 1. Furthermore, a first base layer 4, in this case comprising p-type doped polysilicon, and a protection layer 5, in this case comprising silicon nitride, are provided on the isolation regions 3, collector region 21 and collector contact region 22. A base window 6 is provided, fabricated with standard photolithography and etching techniques, defining an opening in the protection layer 5 and the first base layer 4 and exposing a part of the etch stop layer 2, which part extends over the collector region 21, and parts of the isolation regions 3 that are adjacent to the collector region 21. Note that the base window 6 defines the area where the Resurf bipolar transistor will be manufactured. Further note that by forming the base window 6 such that the isolation regions 3 are not exposed by the base window 6, or, in another case, by omitting the isolation regions 3, a standard bipolar transistor will be formed that, consequently, does not exhibit the Resurf effect. Thus, this process enables the simultaneous formation of a Resurf and a standard bipolar transistor by an appropriate lay-out design of the base window 6 and/or the isolation regions 3. A dry etch is applied to remove etch stop layer 2 and parts of the isolation regions 3 that are exposed by the base window 6. Silicon dioxide is removed selectively with respect to the silicon of the collector region 21, with, for example, a selectivity of 40:1, in which case 400nm of silicon dioxide etching from the isolation region 3 results in removing IOnm of silicon from the collector region 21. In this way a trench 7 is formed, as is shown in Fig. 2, that, in this case, surrounds the collector region 21.
Figs. 3-7 illustrate the formation of an isolation layer stack in the trench 7. A first dielectric layer 9 is deposited, e.g. made of silicon dioxide, and a second dielectric layer 10, e.g. made of silicon nitride thereby covering the collector region 21, the trench 7 and the exposed parts of the first base layer 4 and of the protection layer 5, as is shown in Fig. 3. Alternatively the first dielectric layer 9 is grown thermally and is consequently not present on the protection layer 5, which is e.g. made of silicon nitride, because the second dielectric layer 10, being of the same material as the protection layer 5, will then merge with the protection layer 5. A third dielectric layer 11 is deposited thereby filling the trench 7 and the base window 6 and extending over the second dielectric layer 10. A CMP (Chemical Mechanical Planarization) step is applied to planarize the third dielectric layer 11, as is illustrated in Fig. 4. For example, a non-critical timed CMP step can be used that stops before the second dielectric layer 10 is exposed. The third dielectric layer 11 is etched until a part of the second dielectric layer
10 is exposed that extends over the top surface of the collector region 21, e.g. using a wet silicon dioxide etch, as is shown in Fig. 5.
The exposed parts of the second dielectric layer 10 are removed, e.g. using a wet silicon nitride etch, thereby exposing a part of the first dielectric layer 9 that extends over the top surface of the collector region 21, and another part of the first dielectric layer 9 that extends over the first base layer 4 and over the protection layer 5, as is shown in Fig. 6.
The third dielectric layer 11 and the exposed parts of the first dielectric layer 9 are removed completely, using e.g. a wet silicon dioxide etch, the result being that the sidewalls and bottom of the trench 7 are covered with the isolation layer stack comprising the first dielectric layer 9 and the second dielectric layer 10, as is illustrated in Fig. 7.
An epitaxial growth step is applied, forming a second base layer 13, as is shown in Fig. 8. The second base layer 13 extends over second dielectric layer 10 in the trench 7 thereby forming a field plate 17. Furthermore, the second base layer 13 also extends over the top surface of the collector region 21, where it forms a base region 31, and the second base layer 13 also extends over the sidewalls of the first base layer 4 and over the protection layer 5. The second base layer 13 for example comprises a stack of an undoped silicon layer, a SiGe: C layer and a p-type doped silicon layer, which comprise, for example, a IOnm thick undoped silicon layer, a 25nm to 35nm thick SiGe:C layer comprising 20at% Ge, 0.2at% C including a 5nm wide Boron spike dope with a concentration of 5-1019 at/cm3 3nm below the top surface, and a 50nm to lOOnm thick p-type doped silicon layer. It is not required that the trench 7 is completely filled with the second base layer 13 as is suggested by Figs. 8-11. As long as the result of the method is that the field plate 17 extends over the second dielectric layer 10 in the trench 7, the Resurf effect can be employed in the collector region 21. The field plate 17 reshapes the electric field distribution in the collector region 21 such that for the same collector-base breakdown voltage the doping concentration of the collector region 21 can effectively be increased resulting in a reduced collector resistance and hence an increased bipolar transistor speed. Note that the part of the second base layer 13 that extends over the top surface of the collector region 21 is mono-crystalline and that the remaining part of the second base layer 13 is poly-crystalline, because the second base layer 13 is grown epitaxially. Furthermore, note that the field plate 17 is electrically connected to the base region 31 and that the base region 31 is electrically connected to the first base layer 4.
Inside spacers are made, e.g. by using standard spacer processing, comprising the deposition of a first TEOS spacer layer 16, a spacer nitride layer 15 and a second TEOS spacer layer 14 on the second base layer 13, for example with a thickness of, respectively, IOnm, 25nm and 200nm.The second TEOS spacer layer 14 is densifϊed, for example with a wet oxidation, and a TEOS spacer etch is applied removing a part of the second TEOS spacer layer 14 until a part of the spacer nitride layer 15 that extends over the base region 31 is exposed. The exposed part of the spacer nitride layer 15 is removed using a, for example, wet silicon nitride etch, thereby exposing a part of the first TEOS spacer layer 16 that extends over the base region 31. The exposed part of the first TEOS spacer layer 16 is removed with, for example, a wet silicon dioxide etch thereby exposing a part of the base region 31, as is illustrated in Fig. 9. Note that also the part of the second TEOS spacer layer 14, of the spacer nitride layer 15 and of the second TEOS spacer layer 16 that extend over the top surface of the second base layer 13 are removed.
An emitter layer 42 is deposited, comprising, for example, n-type doped polysilicon having a thickness of 450nm. As a result of a diffusion step, for example a Rapid Thermal Anneal (RTA) step, an emitter region 41 is formed in a region adjoining the top surface of the base region 31 by outdiffusion of n-type dopant out of the emitter layer 41 into the adjoining base region 31. A poly CMP step is applied to planarize and remove the emitter layer 42 until the protection layer 5 is exposed, as is illustrated in Fig. 10. The poly CMP step also removes the part of the second base layer 13 that extends over the top surface of the protection layer 5.
The exposed protection layer 5 is removed by applying, for example, a wet silicon nitride etch using, for example, H3PO4. Standard photolithography and etching steps are applied to pattern the first base layer 4. In the case that the method is part of a BiCMOS process, in which bipolar transistors and CMOS devices are manufactured in one process, this patterning step simultaneously patterns a gate electrode of the CMOS device. In that case the second base layer 13 is the same layer as is used for the gate electrode of the CMOS device, which comprises, for example, n-type doped polysilicon. Furthermore, CMOS implants can be used in the BiCMOS process to improve the performance of the bipolar transistor. The further processing of the bipolar transistor comprises, for example, the silicidation of the exposed silicon areas, e.g. a part of the collector contact region 22, a part of the second base layer 4 and a part of the emitter layer 42. Contacts of, for example, tungsten are formed providing electrical connections to the bipolar transistor, comprising a collector contact 53 on the collector contact region 22, a base contact 52 on the second base layer 4 and an emitter contact 51 on the emitter layer 42. In summary, the invention provides for an alternative and less complex method of manufacturing a bipolar transistor comprising a field plate 17 in a trench 7 adjacent to a collector region 21, which field plate 17 employs a reduced surface field (Resurf) effect. The Resurf effect reshapes the electric field distribution in the collector region 21 such that for the same collector-base breakdown voltage the doping concentration of the collector region 21 can effectively be increased resulting in a reduced collector resistance and hence an increased bipolar transistor speed. The method comprises a step of forming a base window 6 in a first base layer 4 thereby exposing a top surface of the collector region 21 and a part of an isolation region 3. The trench 7 is formed by removing the exposed part of the isolation region 3, after which isolation layers 9 and 10 are formed on the surface of the trench 7. A second base layer 13 is formed on the isolation layer 10, thereby forming the field plate 17, on the top surface of the collector region 21, thereby forming a base region 31, and on a sidewall of the first base layer 4, thereby forming an electrical connection between the first base layer 4, the base region 31 and the field plate 17. An emitter region 41 is formed on a top part of the base region 31, thereby forming the Resurf bipolar transistor. It should be noted that the above-mentioned embodiments illustrate rather than limit the invention, and that those skilled in the art will be able to design many alternative embodiments without departing from the scope of the appended claims. In the claims, any reference signs placed between parentheses shall not be construed as limiting the claim. The word "comprising" does not exclude the presence of other elements or steps than those listed in a claim. The word "a" or "an" preceding an element does not exclude the presence of a plurality of such elements.

Claims

CLAIMS:
1. A method of manufacturing a bipolar transistor on a semiconductor substrate (1), the method comprising the steps of: providing on the semiconductor substrate (1) a collector region (21) of a first semiconductor material, which is of a first conductivity type and which adjoins an isolation region (3); forming a first base layer (4) of a second semiconductor material, which is of a second conductivity type opposite to the first conductivity type, on the collector region (21) and on the isolation region (3); forming a base window (6) in the first base layer (4) having a bottom surface, that exposes a top surface of the collector region (21) and a portion of the isolation region (3), and having a sidewall that exposes a sidewall of the first base layer (4); forming a trench (7), which adjoins the collector region (21) and a remaining portion of the isolation region (3), by removing the portion of the isolation region (3) that is exposed by the base window (6); - forming an isolation layer (10) on the surface of the trench (7); forming a second base layer (13) of a third semiconductor material of the second conductivity type on the sidewall of the first base layer (4), on the isolation layer (10) and on the top surface of the collector region (21), thereby forming a field plate (17) in the trench (7) and a base region (31) extending over the collector region (21), wherein the first base layer (4) has an electrical connection to the field plate (17) and the base region (31); and forming an emitter region (41) of the first conductivity type in a top part of the base region (31) in the base window (6).
2. The method according to claim 1, wherein the step of forming the emitter region (41) further comprises the steps of: forming inside spacers on a part of the second base layer (13) that extends over the sidewall of the base window (6) exposing a part of the base region (31) that extends over the collector region (21); depositing and planarizing an emitter layer (42), which is of a fourth semiconductor material of the first conductivity type, thereby filling the remaining part of the base window (6) with the emitter layer (42); and - diffusing dopant from the emitter layer thereby forming the emitter region
(41).
3. The method according to claim 1, wherein after the step of forming the emitter region (41) a gate electrode for a CMOS device is formed by patterning the first base layer (4).
4. The method according to claim 1, wherein a source and a drain region of a CMOS device are formed after the step of forming the emitter region (41).
5. The method according to claim 1, wherein the step of forming the isolation layer (10) on the surface of the trench (7) comprises the steps of: depositing a first dielectric layer (9) of a first isolation material on exposed surfaces of the first base layer (4), of the trench (7) and of the collector region (21); depositing a second dielectric layer (10) of a second isolation material on the first dielectric layer (9); filling the trench (7) with a third dielectric layer (11) of the first isolation material; removing a part of the second dielectric layer (10) that is extending over the top surface of the collector region (21); and - removing the third dielectric layer (11) and a part of the first dielectric layer
(9) that is extending over the top surface of the collector region (21).
6. The method according to claim 1, the method further comprising the steps of: at the step of providing the collector region (21), providing an etch stop layer (2) on the collector region (21); at the step of forming the first base layer (4), forming the first base layer (4) on the etch stop layer (2); at the step of forming the base window (6), exposing a part of the etch stop layer (2) that is extending over the top surface of the collector region (21); and at the step of forming the trench (7), removing the etch stop layer (2).
7. The method according to claim 1, the method further comprising, at the step of providing the collector region (21), the step of providing a collector contact region (22), wherein the isolation region (3) laterally separates the collector contact region (22) and the collector region (21) and wherein the collector contact region (22) is electrically connected to the collector region (21) via the substrate (1).
8. The method according to claim 1, wherein the first base layer (4) comprises a stack of a polysilicon base layer (4) and a dielectric protection layer (5).
9. The method according to claim 8, wherein the dielectric protection layer (5) comprises silicon nitride.
10. The method according to claim 1, wherein the step of forming the second base layer (13) comprises an expitaxial growth of a first silicon layer, a SiGe:C layer and a second silicon layer.
PCT/IB2007/053476 2006-08-31 2007-08-29 Method of manufacturing a bipolar transistor WO2008026175A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP07826193A EP2062291B1 (en) 2006-08-31 2007-08-29 Method of manufacturing a bipolar transistor
AT07826193T ATE532211T1 (en) 2006-08-31 2007-08-29 METHOD FOR PRODUCING A BIPOLAR TRANSISTOR
CN2007800316055A CN101529568B (en) 2006-08-31 2007-08-29 Method of manufacturing a bipolar transistor
US12/439,363 US8026146B2 (en) 2006-08-31 2007-08-29 Method of manufacturing a bipolar transistor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP06300911 2006-08-31
EP06300911.2 2006-08-31

Publications (1)

Publication Number Publication Date
WO2008026175A1 true WO2008026175A1 (en) 2008-03-06

Family

ID=38884689

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2007/053476 WO2008026175A1 (en) 2006-08-31 2007-08-29 Method of manufacturing a bipolar transistor

Country Status (5)

Country Link
US (1) US8026146B2 (en)
EP (1) EP2062291B1 (en)
CN (1) CN101529568B (en)
AT (1) ATE532211T1 (en)
WO (1) WO2008026175A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012175716A1 (en) * 2011-06-24 2012-12-27 Ihp Gmbh - Innovations For High Performance Microelectronics / Leibniz-Institut Für Innovative Mikroelektronik Vertical bipolar transistor having a lateral collector drift region
EP2806460A3 (en) * 2013-05-23 2014-12-17 Nxp B.V. Semiconductor device and circuit with dynamic control of electric field
CN104916668A (en) * 2014-03-12 2015-09-16 恩智浦有限公司 Bipolar transistor device and method of fabrication

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102082172B (en) * 2009-11-26 2013-04-24 上海华虹Nec电子有限公司 Polycrystalline triode manufactured by applying germanium silicon technology and manufacture method thereof
EP2800127B1 (en) 2013-05-01 2020-07-08 Nxp B.V. Method of manufacturing a bipolar transistor, bipolar transistor and integrated circuit
KR102382856B1 (en) 2014-10-13 2022-04-05 아이디얼 파워 인크. Field plates on two opposed surfaces of double-base bidirectional bipolar transistor: devices, methods, and systems
US20160181409A1 (en) * 2014-10-20 2016-06-23 Ideal Power Inc. Bidirectional Power Switching with Bipolar Conduction and with Two Control Terminals Gated by Two Merged Transistors
EP3041052A1 (en) * 2015-01-05 2016-07-06 Ampleon Netherlands B.V. Semiconductor device comprising a lateral drift vertical bipolar transistor
US9324846B1 (en) 2015-01-08 2016-04-26 Globalfoundries Inc. Field plate in heterojunction bipolar transistor with improved break-down voltage
DE102015208133B3 (en) 2015-04-30 2016-08-18 Infineon Technologies Ag BiMOS device with a fully self-aligned emitter silicon and method of making the same
US10734505B2 (en) * 2017-11-30 2020-08-04 International Business Machines Corporation Lateral bipolar junction transistor with dual base region
US11276752B2 (en) * 2019-08-19 2022-03-15 Stmicroelectronics (Crolles 2) Sas Method for forming a device comprising a bipolar transistor
US11355581B2 (en) 2019-08-19 2022-06-07 Stmicroelectronics (Crolles 2) Sas Device comprising a transistor
US11804542B2 (en) * 2021-08-27 2023-10-31 Globalfoundries U.S. Inc. Annular bipolar transistors

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7132344B1 (en) * 2004-12-03 2006-11-07 National Semiconductor Corporation Super self-aligned BJT with base shorted field plate and method of fabricating

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1020026C (en) * 1987-01-30 1993-03-03 德克萨斯仪器公司 Integrated bipolar and cmos transistor fabrication process
US5484737A (en) * 1994-12-13 1996-01-16 Electronics & Telecommunications Research Institute Method for fabricating bipolar transistor
US20020048892A1 (en) * 1998-03-23 2002-04-25 Nec Corporation Bipolar transistor with trenched-groove isolation regions
EP1037284A3 (en) * 1999-03-15 2002-10-30 Matsushita Electric Industrial Co., Ltd. Heterojunction bipolar transistor and method for fabricating the same
US6448124B1 (en) * 1999-11-12 2002-09-10 International Business Machines Corporation Method for epitaxial bipolar BiCMOS
DE19958062C2 (en) * 1999-12-02 2002-06-06 Infineon Technologies Ag Method for producing a bipolar transistor and method for producing an integrated circuit arrangement with such a bipolar transistor
US6992337B2 (en) 2004-04-02 2006-01-31 Agilent Technologies, Inc. Gallium arsenide antimonide (GaAsSB)/indium phosphide (InP) heterojunction bipolar transistor (HBT) having reduced tunneling probability
US7026669B2 (en) 2004-06-03 2006-04-11 Ranbir Singh Lateral channel transistor
US7180159B2 (en) * 2004-07-13 2007-02-20 Texas Instruments Incorporated Bipolar transistor having base over buried insulating and polycrystalline regions
US7170083B2 (en) * 2005-01-07 2007-01-30 International Business Machines Corporation Bipolar transistor with collector having an epitaxial Si:C region

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7132344B1 (en) * 2004-12-03 2006-11-07 National Semiconductor Corporation Super self-aligned BJT with base shorted field plate and method of fabricating

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
HUETING R J E ET AL: "A NEW TRENCH BIPOLAR TRANSISTOR FOR RF APPLICATIONS", IEEE TRANSACTIONS ON ELECTRON DEVICES, IEEE SERVICE CENTER, PISACATAWAY, NJ, US, vol. 51, no. 7, July 2004 (2004-07-01), pages 1108 - 1113, XP001196891, ISSN: 0018-9383 *
MELAI J ET AL: "A new sub-micron 24 V SiGe:C resurf HBT", POWER SEMICONDUCTOR DEVICES AND ICS, 2004. PROCEEDINGS. ISPSD '04. THE 16TH INTERNATIONAL SYMPOSIUM ON KITAKYUSHU INT. CONF. CTR, JAPAN MAY 24-27, 2004, PISCATAWAY, NJ, USA,IEEE, 24 May 2004 (2004-05-24), pages 33 - 36, XP010723322, ISBN: 4-88686-060-5 *

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012175716A1 (en) * 2011-06-24 2012-12-27 Ihp Gmbh - Innovations For High Performance Microelectronics / Leibniz-Institut Für Innovative Mikroelektronik Vertical bipolar transistor having a lateral collector drift region
EP2806460A3 (en) * 2013-05-23 2014-12-17 Nxp B.V. Semiconductor device and circuit with dynamic control of electric field
US9515644B2 (en) 2013-05-23 2016-12-06 Nxp B.V. Semiconductor device and circuit with dynamic control of electric field
CN104916668A (en) * 2014-03-12 2015-09-16 恩智浦有限公司 Bipolar transistor device and method of fabrication
EP2919272A1 (en) * 2014-03-12 2015-09-16 Nxp B.V. Bipolar transistor device and method of fabrication
CN104916668B (en) * 2014-03-12 2018-11-27 恩智浦有限公司 Bipolar transistor and its manufacturing method

Also Published As

Publication number Publication date
CN101529568B (en) 2011-06-22
CN101529568A (en) 2009-09-09
EP2062291B1 (en) 2011-11-02
US20100022056A1 (en) 2010-01-28
EP2062291A1 (en) 2009-05-27
US8026146B2 (en) 2011-09-27
ATE532211T1 (en) 2011-11-15

Similar Documents

Publication Publication Date Title
EP2062291B1 (en) Method of manufacturing a bipolar transistor
US6940149B1 (en) Structure and method of forming a bipolar transistor having a void between emitter and extrinsic base
US7022578B2 (en) Heterojunction bipolar transistor using reverse emitter window
US8441084B2 (en) Horizontal polysilicon-germanium heterojunction bipolar transistor
US7932541B2 (en) High performance collector-up bipolar transistor
US7425754B2 (en) Structure and method of self-aligned bipolar transistor having tapered collector
US20040227213A1 (en) Bipolar junction transistor and fabricating method
EP1842229B1 (en) Bipolar transistor and method of fabricating the same
US20090212394A1 (en) Bipolar transistor and method of fabricating the same
US20050035412A1 (en) Semiconductor fabrication process, lateral PNP transistor, and integrated circuit
JP2007525831A (en) Semiconductor component manufacturing method and semiconductor component manufactured by the method
US6924202B2 (en) Heterojunction bipolar transistor with self-aligned emitter and sidewall base contact
US6972237B2 (en) Lateral heterojunction bipolar transistor and method of manufacture using selective epitaxial growth
TWI755694B (en) Semiconductor device and manufacturing method thereof
US9105650B2 (en) Lateral bipolar transistor and CMOS hybrid technology
US7038255B2 (en) Integrated circuit arrangement having PNP and NPN bipolar transistors, and fabrication method
US6399455B1 (en) Method of fabricating a bipolar transistor with ultra small polysilicon emitter
EP4287262A1 (en) Transistor integration on a silicon-on-insulator substrate
JP2004040131A (en) Semiconductor device and manufacturing method of the same
JP3982204B2 (en) Semiconductor device and manufacturing method thereof
CN115498029A (en) Silicided collector structure
JP2007173452A (en) Bipolar transistor and manufacturing method thereof
JP2007173451A (en) Bipolar transistor and manufacturing method thereof
JP2004221202A (en) Hetero-junction bipolar transistor and its manufacturing method
JP2005251888A (en) Horizontal hetero-bipolar transistor and its manufacturing method

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200780031605.5

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07826193

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2007826193

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 12439363

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

NENP Non-entry into the national phase

Ref country code: RU