WO2008005087A2 - A nano imprint technique with increased flexibility with respect to alignment and feature shaping - Google Patents
A nano imprint technique with increased flexibility with respect to alignment and feature shaping Download PDFInfo
- Publication number
- WO2008005087A2 WO2008005087A2 PCT/US2007/008371 US2007008371W WO2008005087A2 WO 2008005087 A2 WO2008005087 A2 WO 2008005087A2 US 2007008371 W US2007008371 W US 2007008371W WO 2008005087 A2 WO2008005087 A2 WO 2008005087A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- material layer
- imprint
- opening
- trench
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76804—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76817—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics using printing or stamping techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1005—Formation and after-treatment of dielectrics
- H01L2221/101—Forming openings in dielectrics
- H01L2221/1015—Forming openings in dielectrics for dual damascene structures
- H01L2221/1021—Pre-forming the dual damascene structure in a resist layer
Definitions
- the present disclosure relates to the field of fabrication of microstructures, and, more particularly, to a method for defining microstructure features on the basis of nano imprint techniques.
- a mask layer is formed over the material layer under consideration to first define these tiny regions in the mask layer.
- a mask layer may consist of or is formed by means of a layer of photoresist that is patterned by a lithographic process, such as a photolithography process. During a typical photolithography process, the resist may be spin-coated onto the wafer surface and is then selectively exposed to ultraviolet radiation.
- the exposed portions or the non-exposed portions are removed to form the required pattern in the layer of photoresist.
- resolution is considered as a measure specifying the consistent ability to print minimum size images under conditions of predefined manufacturing variations.
- One important factor in improving the resolution is represented by the photolithography process, in which patterns contained in a photo mask or reticle are optically transferred to the substrate via an optical imaging system. Therefore, great efforts are made to steadily improve optical properties of the lithographic system, such as numerical aperture, depth of focus and wavelength of the light source used.
- the quality of the lithographic imagery is extremely important in creating very small feature sizes. Of at least comparable importance, however, is the accuracy with which an image can be positioned on the surface of the substrate.
- Many types of microstructures such as integrated circuits, are fabricated by sequentially patterning material layers, wherein features on successive material layers bear a well-defined spatial relationship to one another. Each pattern formed in a subsequent material layer has to be aligned to a corresponding pattern formed in the previously patterned material layer within specified registration tolerances. These registration tolerances are caused by, for example, a variation of a photoresist image on the substrate due to non-uniformities in such parameters as resist thickness, baking temperature, exposure and development. Furthermore, non- uniformities of the etching processes can also lead to variations of the etched features.
- microstructures require a corresponding adaptation of photolithography systems with respect to exposure wavelength, beam optics, alignment means and the like in order to provide the required resolution, which, however, places a high burden on the tool manufacturers in view of development efforts, while the manufacturers of microstructures are confronted with increasing tool investments and significant cost of ownership.
- new techniques have been proposed for defining microstructure features in respective material layers, while avoiding or reducing some of the problems associated with conventional photolithography techniques.
- One promising approach is the nano imprint technique, which is a method for mechanically transferring a pattern defined in a mold or die into an appropriate mask layer, which may then be used for patterning the material layer under consideration.
- an appropriate dielectric material is patterned to receive trenches and vias, which are subsequently filled with a highly conductive material, such as copper, copper alloys, silver or any other suitable metal.
- the vias providing the electrical connection between metal regions of different stacked metallization layers, have to be precisely aligned with respect to the metal regions, such as metal lines, wherein the lateral dimensions of the metal lines and vias, at least in lower-lying metallization layers, are comparable to the minimum critical dimensions, thereby requiring highly sophisticated lithography techniques.
- the surface topography in higher device layers may have to be thoroughly controlled for optical patterning techniques, which may require highly sophisticated planarization techniques due to the usage of Iow-k dielectric materials, which may have a reduced mechanical stability compared to "conventional" dielectric materials, such as silicon dioxide, silicon nitride and the like.
- respective trenches or vias may be formed on the basis of nano imprint techniques, wherein a resist material or any other mask material is contacted by a corresponding die having a relief that includes respective lines and spaces for forming trenches, when trenches for metal lines are to be formed.
- the mask layer may be used to transfer the pattern from the mask layer into the material layer, such as the dielectric material of the metallization layer.
- the trenches defined by the imprint process have to be precisely aligned to previously formed vias, thereby also imposing very stringent constraints on the imprint process technique.
- the nano imprint technique suffers from reduced flexibility with respect to the shaping of openings when directly formed in an interlayer dielectric material, since then the adjustment of exposure and/or etch parameters for obtaining, for instance, a tapered shape, as is used as an efficient control regime in conventional photolithography techniques, may no longer be available.
- the present disclosure is directed to various methods that may solve, or at least reduce, some or all of the aforementioned problems.
- the subject matter disclosed herein is directed to a technique for forming features of microstructures, such as semiconductor devices, using techniques in which a mechanical interaction is used in order to form or provide a respective feature, such as a conductive line, a via and the like, within a specified material layer.
- a mechanical interaction is used in order to form or provide a respective feature, such as a conductive line, a via and the like, within a specified material layer.
- an enhanced degree of flexibility is provided in some aspects by significantly reducing the number of process steps required for forming, for instance, metallization layers of semiconductor devices in that via openings and trenches may be defined in a common imprint process.
- the sidewall configuration of trenches, vias and the like may be effectively adjusted on the basis of a correspondingly designed imprint mold or die in order to obtain non-perpendicular sidewall portions, as may be advantageous for a plurality of specific device features, such as trenches and openings for features in metallization layers and the like. Consequently, by reducing the process complexity of imprint techniques and/or by providing enhanced flexibility in shaping respective features, the overall performance of the respective microstructure device may be enhanced at reduced process complexity, since, for instance, any critical alignment operations may be reduced and/or the process performance of certain circuit features may be enhanced, for instance by obtaining an improved fill behavior, when metallization structures of sophisticated semiconductor devices are considered.
- a method comprises commonly imprinting a via opening and a trench into a moldable material layer that is formed above a substrate, wherein the via opening and the trench correspond to features of a metallization structure of a microstructure device. Furthermore, the method comprises forming a via and a conductive line on the basis of the via opening and the trench.
- a method comprises imprinting an opening into a moldable material layer formed above a substrate, wherein the opening corresponds to a feature of a microstructure device and has a sidewall portion of non-perpendicular orientation with respect to a bottom of the opening. Furthermore, the method comprises forming the feature on the basis of the opening, wherein the feature has a non-perpendicular sidewall portion with respect to a bottom of the feature.
- a method comprises forming a metallization layer for a semiconductor device and mechanically transferring the metallization layer to a substrate having formed thereon a plurality of circuit elements.
- Figures Ia-Ie schematically illustrate cross-sectional views of a microstructure during the formation of a via/line metallization structure in a common imprint process for directly forming the respective openings in an interlayer dielectric material according to illustrative embodiments disclosed herein;
- Figures 2a-2d schematically illustrate cross-sectional views of a microstructure device during the manufacturing of a via/line metallization structure based on a common imprint process with a subsequent etch process according to other illustrative embodiments;
- Figures 3a-3e schematically illustrate cross-sectional views during various manufacturing stages for forming a via/line structure on the basis of a common imprint process with a subsequent removal of dielectric material according to further illustrative embodiments;
- Figures 4a-4c schematically illustrate a process flow for forming an imprint mold or die, i.e., a negative form of a via/line structure according to yet other illustrative embodiments;
- Figure 5 schematically illustrates a mechanical transfer of one or more metallization structures to a substrate including a plurality of circuit elements in accordance with other illustrative embodiments disclosed herein;
- Figures 6a-6c schematically illustrate cross-sectional views of a plurality of imprint molds or die having a non-perpendicular sidewall configuration of respective negative forms of metallization features for semiconductor devices according to illustrative embodiments disclosed herein;
- Figures 7a-7b schematically illustrate cross-sectional views of a semiconductor device during the formation of isolation trenches on the basis of tapered imprint die or molds according to yet other illustrative embodiments.
- Figures 8a-8d schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages for forming a conductive line, such as a gate electrode, having a modified sidewall configuration obtained by an imprint technique according to other illustrative embodiments disclosed herein.
- the subject matter disclosed herein relates to a technique for forming features of microstructures, such as semiconductor devices and the like, in which at least some of the photolithography steps are replaced by an imprint technique in which a feature, or at least a mask layer for forming a feature, is formed by a direct mechanical contact between a moldable material and a corresponding imprint mold or nano die or stamp, wherein, in some aspects, two different types of features may be formed in a common imprint process in order to reduce the number of required alignment processes and also reduce the number of individual process steps, such as deposition steps, planarization steps and the like.
- the shaping of respective features may be accomplished by appropriately designing respective imprint molds in order to enhance performance of the respective feature and/or enhance the performance of the respective patterning process.
- respective imprint molds in order to enhance performance of the respective feature and/or enhance the performance of the respective patterning process.
- tapered vias or trenches may be formed on the basis of correspondingly designed imprint die or molds in order to significantly enhance the fill behavior of a corresponding deposition process for reliably filling in a conductive material, such as metals, metal alloys and the like.
- Figure Ia schematically illustrates a microstructure device 100, which, in some illustrative embodiments, may represent a semiconductor device that may receive a metallization structure in order to electrically connect respective circuit elements, such as transistors, capacitors, resistors and the like, formed therein.
- the microstructure device 100 may represent a device having formed therein optoelectronic components and/or mechanical components and the like.
- the microstructure device 100 may comprise a substrate 101, which may represent any appropriate substrate, such as a silicon-based semiconductor substrate that may include a buried insulating layer (not shown), when a silicon-on-insulator (SOI) architecture is considered, in which an appropriate semiconductor layer is formed on a respective insulating layer.
- SOI silicon-on-insulator
- the substrate 101 may represent any appropriate carrier material having formed thereon an appropriate material layer that allows the manufacturing of respective components, at least some of which may require a corresponding metallization structure in order to provide the electrical interconnection between the respective circuit elements.
- the substrate 101 may represent any appropriate carrier material, above which is to be formed a metallization structure that may be transferred to a respective semiconductor device in a later stage, as will be described later on in more detail.
- the substrate 101 may have formed therein a plurality of features including respective contact regions 102, which may be provided in the form of highly conductive semiconductor regions, metal regions and the like.
- a layer of moldable material 103 may be formed above the substrate 101, wherein, in the embodiment illustrated in Figure Ia, the layer 103 may represent an appropriate dielectric material for forming therein features of a metallization structure.
- the moldable material of the layer 103 may be comprised of a dielectric having a relative permittivity of 3.0 and significantly less, which are typically referred to as low-k dielectrics or even as ultra low-k dielectrics.
- the term "moldable” refers to material characteristics that allow a mechanical contact with an imprint mold or die, i.e., a negative form of an opening to be formed in the material layer 103, so as to deform the moldable material and subsequently to remove the respective imprint die, wherein then the moldable material 103 may substantially maintain the deformed shape after removal of the imprint mold.
- thermal plastic materials are available which may be brought into a low viscous state upon applying heat so that in the low viscous state a respective deformation of the material 103 may be accomplished, wherein after cooling down the thermal plastic material, the respective deformed shape may be maintained even after removal of the deforming imprint die.
- respective materials such as polymer materials, resist materials and the like, may be provided in a low viscous state and may, after contact with a respective imprint mold, be hardened, for instance on the basis of UV radiation, heat treatment and the like, so as to maintain the deformed shape.
- the microstructure device 100 is shown prior to the contact with a respective imprint mold or die 150 which may comprise a substrate 151 made of any appropriate material, such as silicon, silicon dioxide, metals, metal alloys, certain plastic materials and the like.
- the imprint mold 150 may comprise a plurality of negative forms 152 of respective complex openings to be formed in the material layer 103.
- the negative forms 152 may comprise a via portion 152A and a trench portion 152B, which may correspond to respective vias and metal lines of a metallization structure to be formed in the dielectric layer 103.
- respective metal lines or other conductive lines having a width of approximately 100 nm to several ⁇ m may have to be formed, depending on the level of the metallization structure under consideration and the minimum critical dimensions for any circuit elements of the device 100.
- respective features of metallization structures are typically formed on the basis of photolithography and corresponding etch processes, wherein highly complex lithography tools including highly complex alignment entities are required.
- the trench and the via have to be aligned to each other, which may finally result in a respective alignment error that has to be taken into consideration by the respective design rules.
- the vias and metal lines are automatically aligned to each other with high precision, thereby reducing process complexity, increasing device performance and enabling the reduction of process margins that usually have to be provided to take into consideration a certain degree of misalignment between via openings and trenches.
- a typical process flow for forming the microstructure device 100 may comprise the following processes. After the formation of any microstructure features, if provided, such as the conductive regions 102, or any other circuit elements on the basis of well-established techniques, which may comprise photolithography processes or other imprint processes, as will be described later on, implantation processes, etch techniques, planarization processes and the like, the moldable material of the layer 103 may be formed on the basis of any appropriate deposition technique. For instance, the layer 103 may be applied in a low viscous state by spin-on techniques and may be maintained in the low viscous state, when it is a curable material such as a specific polymer material, a moldable resist material and the like.
- the layer 103 may be formed by any appropriate deposition technique and may be appropriately treated so as to transit into a highly deformable state, for instance by heat treating the layer 103, when a thermal plastic material is used.
- the imprint mold 150 is then positioned and aligned relative to the microstructure 100 on the basis of well- established alignment tools, for instance using respective mechanical alignment marks (not shown), optical alignment marks and the like. After appropriately positioning the imprint mold 150 and the microstructure 100 relative to each other, the imprint mold 150 and/or the microstructure device 100 are moved relatively to each other as indicated by the arrows 153 while substantially maintaining their lateral position.
- Figure Ib schematically illustrates the microstructure device 100 when it is in contact with the imprint mold 150, wherein the respective negative forms 152 have deformed the moldable material layer 103 in order to define the via opening and a trench therein.
- the layer 103 may be treated, for instance by reducing the temperature thereof, hardening the layer 103 by an appropriate treatment, such as UV (ultra violet) radiation and the like, in order to bring the material of the layer 103 into a substantially non-deformable state, that is, in a state in which the material layer 103 may substantially maintain its form after removal of the imprint mold 150 with a desired high degree of fidelity.
- an appropriate treatment such as UV (ultra violet) radiation and the like
- Figure Ic schematically illustrates the microstructure device 100 when the imprint mold 150 is removed, as indicated by the arrows 154, thereby leaving, due to the substantially non-deformable state of the material 103, a respective imprinted structure 104 comprising a via opening 104A and a trench 104B, which substantially corresponds in size and shape to the respective negative forms 152 A, 152B, respectively, of the imprint mold 150.
- the imprint mold 150 may have a low adhesion to the material of the layer 103 in its substantially non-deformable state, which may be accomplished on the basis of a respective surface treatment or material composition by using well-established techniques for nano imprint processes.
- the height level of the material in the layer 103 may change due to the additional volume of the respective negative forms 152, wherein a respective increase of the height level may locally vary, depending on the pattern density of the respective negative forms 152 across the substrate 101.
- the mold 150 may have respective fluid channels (not shown) which may provide an efficient communication between different device portions or which may allow removal of excess material of the layer 103.
- a substantially planar surface configuration may be obtained wherein, depending on whether excess material of the layer 103 has been removed prior to bringing the material of layer 103 in its non-deformable state, the thickness of the layer 103 may be different from a thickness of the layer 103 as originally deposited. Furthermore, respective material residues 104C may still be present at a bottom of the respective via openings 104 A due to minor non-uniformities with respect to the surface topography of the microstructure 100 and/or of the imprint mold 150, thereby resulting in a non-perfect mechanical contact with the underlying structure, such as the conductive regions 102.
- Figure Id schematically illustrates the microstructure device 100 in a further advanced manufacturing stage, in which the structure 100 is subjected to an etch ambient 105 for removing the material residues 104C.
- etch process 105 well-established recipes may be used in order to efficiently remove the residues 104C, wherein, in some illustrative embodiments, a certain degree of selectivity of the etch chemistry of the process 105 with respect to the material of the conductive regions 102 may be provided. In this way, the process time of the etch process 105 may be controlled so as to reliably remove the residues 104C across the entire substrate 101 substantially without causing undue damage in the underlying regions 102.
- the microstructure device 100 may be prepared for filling the respective structure 104 by a conductive material, such as a metal, metal alloys and the like, in order to provide a respective via and metal line in order to form a respective metallization structure of the microstructure 100.
- a conductive material such as a metal, metal alloys and the like
- Figure Ie schematically illustrates the microstructure device 100 in a further advanced manufacturing stage, wherein respective vias 106A are provided within the previously formed via openings 104 A so as to connect to the underlying conductive regions 102. Furthermore, conductive lines 106B are formed within the previously defined trenches 104B. Consequently, the material layer 103 representing any appropriate dielectric material may, in combination with the conductive lines 106B and the vias 106A 5 define a respective metalli- zation layer 107, wherein the respective conductive lines 106B provide the inner-level electrical connection, while the vias 106A provide electrical contact to the conductive regions 102, which may represent contact plugs, contact regions of circuit elements, metal regions of lower-lying metallization layers and the like.
- lateral dimensions i.e., in Figure Ie the horizontal extensions of the vias 106A and the conductive lines 106B, may be 100 nm and even significantly less for highly advanced semiconductor devices, wherein the respective dimensions may depend on the device level and the respective current densities occurring during operation of the microstructure device 100.
- the specific shape of the respective vias and/or conductive lines 106B may vary in accordance with design requirements. For example, the width and/or the depth of respective conductive lines 106B may be varied within the same device level, thereby providing a high degree of flexibility in adapting the respective metallization structures with respect to operational conditions, process conditions of deposition techniques and the like.
- the vias 106A and the conductive lines 106B may be formed on the basis of any appropriate conductive material, wherein, in sophisticated applications, highly conductive metals, such as copper, copper alloy, silver, silver alloy and the like, may be used in order to provide high performance metallization structures.
- the conductive material may also comprise a conductive barrier material in order to substantially prevent diffusion of metal into the surrounding dielectric material of the layer 103 and thus finally into sensitive device areas and to also substantially suppress an unwanted interaction between dielectric material or reactive components contained therein, such as oxygen, fluorine and the like, with the respective conductive material, such as copper, copper alloys and the like.
- a conductive barrier material in order to substantially prevent diffusion of metal into the surrounding dielectric material of the layer 103 and thus finally into sensitive device areas and to also substantially suppress an unwanted interaction between dielectric material or reactive components contained therein, such as oxygen, fluorine and the like, with the respective conductive material, such as copper, copper alloys and the like.
- the microstructure 100 as shown in Figure Ie may be formed on the basis of the following processes.
- a respective conductive barrier material (not shown) may be deposited on the basis of any appropriate deposition technique, such as sputter deposition, chemical vapor deposition (CVD), electroless plating, atomic layer deposition (ALD) and the like.
- an appropriate material such as tantalum, tantalum nitride, titanium, titanium nitride, tungsten, tungsten nitride and the like, may be deposited by sputter deposition wherein a preceding sputter etch step, which may be performed as the etch process 105 or as an additional etch step, may result in a reliable exposure of the underlying conductive regions 102.
- an appropriate seed material such as copper and the like, may be deposited, for instance by sputter deposition, electroless deposition and the like, followed by the deposition of the bulk metal, such as copper, copper alloy, silver, silver alloy and the like.
- any excess material such as barrier material, seed material and the actual bulk metal, may be removed on the basis of any appropriate technique, which may include electrochemical etching, chemical mechanical polishing (CMP) and the like.
- CMP chemical mechanical polishing
- a CMP process may be performed, thereby also planarizing the surface topography of the microstructure device 100, which may also remove any unwanted differences in height level, which may have possibly been created during the common imprint process for forming the via openings 104A and the trenches 104B ( Figure Ic).
- the metallization layer 107 including the vias 106A and the conductive lines 106B may be readily formed in a highly effective process sequence with a reduced degree of process complexity, since the vias 106A and the metal lines 106B may be formed on the basis of a common lithography process without requiring an individual alignment for each component.
- the specific size and shape of the vias and lines 106A, 106B and in particular an intermediate portion thereof may be designed in accordance with device requirements without being restricted by photolithography and etch techniques, as is the case in many conventional patterning regimes.
- sidewalls of the vias 106A and/or of the trenches 106B may be readily adapted to process and device requirements, as will be described later on in more detail, substantially without being restricted to specific process parameters in process techniques, such as photolithography and etch processes.
- the vias 106A and the lines 106B may be directly formed in the dielectric material of the metallization layer 107, i.e., in the moldable material layer 103, thereby also reducing process complexity.
- FIG. 2a schematically illustrates a microstructure device 200 comprising a substrate 201 , which may have formed therein conductive regions 202 to which an electrical connection is to be provided by one or more metallization layers to be formed above the substrate 201.
- a dielectric layer 207 may be provided above the substrate 201, wherein the material of the dielectric layer 207 may be selected with respect to its characteristics as an interlayer dielectric material for a metallization layer.
- the dielectric layer 207 may comprise a low-k dielectric material.
- a mask layer 203 may be formed above the dielectric layer 207, which may be comprised of a moldable material, that is, a material that may have a highly deformable state when mechanically contacted by an imprint mold 250 and which may be brought into a highly non-deformable state so as to maintain a respective degree of deformation caused by the contact with the imprint mold 250.
- the mask layer 203 may comprise a moldable resist material, a thermoplastic material and the like.
- the imprint mold or die 250 may comprise a respective substrate 251 having formed thereon respective negative forms 252 including a negative form 252A for a respective via opening and a corresponding negative form 252B corresponding to a trench. With respect to the imprint mold 250, the same criteria apply as previously explained with reference to the mold 150.
- the imprint mold 250 is aligned with respect to the micrastructure device 200, similarly as is also described above with respect to the device 100 and the mold 150, and then the mold 250 is brought into contact with the mask layer 203, as indicated by the arrows 253, wherein the mask layer 203 is in a low viscous or highly deformable state.
- Figure 2b schematically illustrates the situation when the imprint mold 250 is in contact with the mask layer 203, wherein a respective treatment, such as a heat treatment and/or UV radiation, is performed in order to bring the material of the mask layer 203 in a highly non-deformable state.
- a respective treatment such as a heat treatment and/or UV radiation
- Figure 2c schematically illustrates the removal of the imprint mold 250, as indicated by the arrows 254, thereby resulting in respective via openings 204A and trenches 204B due to the substantially non-deformable state of the mask layer 203.
- the patterned mask layer 203 may then be used as an image or mask during a subsequent anisotropic etch process for transferring the via opening 204A and the trench 204B into the underlying dielectric layer 207.
- Figure 2d schematically illustrates the microstructure device 200 during an anisotropic etch process 205, in which an etch chemistry may be used that results in a comparable etch rate for the material of the mask layer 203 and the underlying dielectric material of the layer 207. Consequently, a highly anisotropic etch behavior may be established, since a pronounced etch selectivity between the materials of the layers 203 and 207 is not required. Thus, during the etch process 205, material of the mask layer 203 is increasingly removed along with material of exposed portions of the dielectric layer 207.
- the vias 204A and trenches 204B of the mask layer 203 are increasingly "pushed" into the dielectric layer 206 so as to finally obtain respective via openings 207A and trenches 207B in the dielectric layer 207, wherein a high degree of etch fidelity may be accomplished due to the highly anisotropic behavior of the process 205.
- the dielectric layer 207 may be covered by the residue of the mask layer 203, now indicated as 203R, while the etch process 205 may be continued in order to reliably expose the respective conductive regions 202 at the bottom of the via openings 207A, wherein the residue 203R may be consumed by the etch process 205.
- the residue 203R may remain during the final stage of the etch process 205 and subsequently an additional etch process, for instance a wet chemical process, or a dry chemical process having a high selectivity between the material of the residue 203R and the dielectric layer 207, may be performed for removing the residue 203 R, thereby providing enhanced process flexibility, since the initial thickness of the mask layer 203 is less critical.
- an additional etch process for instance a wet chemical process, or a dry chemical process having a high selectivity between the material of the residue 203R and the dielectric layer 207
- the further processing for the microstructure device 200 may be performed in a similar manner as is previously described with respect to Figure Ie for the device 100. That is, any appropriate process sequence may be performed in order to fill in an appropriate conductive material, such as a barrier material, and highly conductive metals in order to provide respective vias and conductive lines to define, commonly with the dielectric layer 207, a respective metallization layer. Consequently, the respective metallization structure may be formed on the basis of a highly efficient imprint process, wherein respective via openings and trenches may be formed in a common process step while additionally a high degree of flexibility in selecting an appropriate dielectric material for a metallization layer is provided.
- an appropriate conductive material such as a barrier material
- highly conductive metals in order to provide respective vias and conductive lines to define, commonly with the dielectric layer 207, a respective metallization layer. Consequently, the respective metallization structure may be formed on the basis of a highly efficient imprint process, wherein respective via openings and trenches may be formed in
- a metallization structure may be formed on the basis of an efficient imprint technique, wherein a sacrificial layer may be used for defining respective via openings and trenches and for forming the metallization structure.
- Figure 3a schematically illustrates a cross-sectional view of a microstructure device 300 comprising a substrate 301 and a layer of moldable material 303 formed thereabove.
- an imprint mold 350 including a negative form for via openings 352A and for trenches 352B is shown during the removal from the layer 303, which is in a highly non-deformable state in order to define respective via openings 304A and trenches 304B therein.
- the microstructure 300 may represent a microstructure device as previously described with reference to the devices 100 and 200 or may represent a base component for forming therein one or more metallization structures.
- the substrate 301 may represent any appropriate carrier material for forming thereon the moldable material layer 303 and may, in some illustrative embodiments, have formed therein respective circuit elements and conductive regions (not shown), while, in other embodiments, substantially no other functional components may be provided in the substrate 301.
- the moldable material layer 303 may be provided in the form of any appropriate material, the dielectric characteristics of which may not be essential, since the layer 303 may be used as a sacrificial layer that may be removed after forming therein respective vias and metal lines.
- Figure 3b schematically illustrates the microstructure device 300 in a further advanced manufacturing stage.
- Respective vias 306A and conductive lines 306B are formed within the sacrificial layer 303, wherein any appropriate conductive material may be used for forming the vias 306A and the lines 306B.
- an appropriate highly conductive metal such as copper, copper alloys, silver, silver alloys and the like, may be filled into the respective via openings 304A and trenches 304B ( Figure 3a), wherein a preceding step for forming a respective barrier material may not be necessary since the corresponding barrier characteristics may be provided in a later stage.
- a surface portion of the substrate 301 may comprise any appropriate catalyst material, such as palladium, platinum, copper and the like, which may be exposed during the formation of the via openings 304A and the trenches 304B.
- catalyst material such as palladium, platinum, copper and the like
- highly efficient electroless plating techniques may be used, for instance on the basis of copper and copper alloys, thereby significantly relaxing any constraints with respect to the fill behavior as are typically encountered in conventional electroplating regimes for reliably filling high aspect ratio openings in a bottom to top fashion. Consequently, in combination with a highly efficient definition of the respective via openings 304A and trenches 304B in a common imprint process, an additional reduction in process complexity and process performance with respect to fill behavior and barrier deposition may be obtained.
- Figure 3c schematically illustrates the microstructure device 300 during a selective isotropic etch process 308 for removing the sacrificial layer 303 selectively to the metallization structure 306.
- highly selective etch recipes may be used, wherein a high degree of flexibility in the selection of appropriate materials is provided, since the layer 303 is only provided with respect to the desired characteristics during the common imprint process while the dielectric characteristics thereof are irrelevant.
- Figure 3d schematically illustrates the microstructure device 300 in a further advanced manufacturing stage.
- the device 300 is subjected to a treatment 309 for forming a respective barrier layer 310 on exposed surface portions of the metallization structures 306.
- a treatment 309 for a plurality of highly conductive metals, such as copper, copper alloys and the like, a reliable enclosure of the metal is required in order to suppress any interaction with the surrounding dielectric material.
- electromigration effects may play a dominant role with respect to the overall reliability and thus lifetime of respective metallization structures.
- any interface regions may be especially highly critical with respect to electromigration and hence the overall electromigration behavior may depend significantly on the quality of the respective interfaces with the barrier material. Consequently, due to the provision of the barrier layer 310 without the presence of a surrounding dielectric material, highly efficient manufacturing techniques, such as electroless plating, may be used, thereby providing reliable and uniform enclosure of the metallization structures 306 while additionally highly effective barrier materials, such as cobalt/tungsten/boron, cobalt/tungsten/phosphorous and the like, may be formed which are known to exhibit a high resistance against electromigration effects in combination with copper material.
- highly effective barrier materials such as cobalt/tungsten/boron, cobalt/tungsten/phosphorous and the like
- the respective materials may be deposited in a self-aligned manner, thereby forming the barrier layer 310 in a highly uniform fashion. Consequently, the overall performance of the respective metallization structure 306 may be significantly increased while nevertheless reduced process complexity and increased accuracy may be achieved due to the common patterning of the respective via openings 304A and trenches 304B.
- Figure 3e schematically illustrates the microstructure device 300 during a deposition process 31 1 for forming an appropriate dielectric layer 307 in order to define, in combination with the metallization structures 306, a respective metallization layer.
- the deposition process 311 may represent any appropriate deposition technique, such as spin-on techniques, CVD techniques and the like, in order to reliably enclose the metallization structures 306 with an appropriate dielectric material, which may have a low relative permittivity as may be required for sophisticated integrated circuits.
- any excess material of the dielectric layer 307 may be removed, for instance by CMP, in order to provide a substantially planar surface topography, wherein the process may be reliably stopped upon exposing upper portions of the barrier layer 310, while, in other illustrative embodiments, CMP may be combined with a selective etch process, which may also be controlled on the basis of the exposure of the barrier layer 310.
- FIG. 4a schematically illustrates a cross-sectional view of an imprint mold or die 450 in an advanced manufacturing stage.
- the die 450 may comprise any appropriate substrate 451 , which may represent any appropriate carrier material having formed thereon a surface portion that may enable an appropriate patterning in accordance with respective process techniques.
- the substrate 451 may represent a silicon substrate having formed thereon a silicon layer, a silicon dioxide layer, or any other appropriate material providing the required mechanical stability and respective etch characteristics during the subsequent processing for forming therein a respective negative image or form of via openings and trenches.
- Corresponding negative forms of trenches 452B may be formed in an upper portion of the substrate 451 or any appropriate material layer provided on the substrate 451, wherein the negative forms 452B may be comprised of any appropriate material, such as silicon dioxide, silicon nitride and the like, which may have a high etch selectivity with respect to the surrounding material of the substrate 451.
- an etch stop layer 455 may be formed above the substrate 451 followed by an additional material layer 456, in which may be formed respective negative forms of via openings 452A.
- the negative forms 452A may be comprised of substantially the same material as the negative forms 452B or may be comprised of a different material, depending on the process and device requirements.
- the material of the layer 456 and the material of the negative forms 452A may exhibit a high degree of etch selectivity with respect to a specified etch recipe.
- the layer 456 may be comprised of polysilicon and the like, while the negative forms 452A may be comprised of silicon dioxide, silicon nitride and the like.
- a typical process flow for forming the imprint mold 450 as shown in Figure 4a may comprise the following processes.
- the substrate 451 may be patterned in order to receive respective trenches, which may be accomplished on the basis of photolithography and respective etch techniques in order to provide a respective resist mask and patterning the substrate 451 on the basis of the resist mask.
- a respective mask layer including a moldable material may be patterned on the basis of a respective imprint mold and subsequently the resulting patterned mask layer may be used as an etch mask for transferring the respective trenches into the substrate 451.
- respective etch techniques for silicon or any other appropriate material are well-established in the art.
- trenches formed in the substrate 451 may be filled by an appropriate material, such as silicon dioxide and the like, on the basis of well-established deposition techniques, such as high density plasma CVD, sub-atmospheric CVD and the like.
- the surface topography may be planarized by CMP and the etch stop layer 455, for instance comprised of silicon nitride, may be deposited on the basis of well-established process techniques.
- the layer 456 may be deposited, for instance by low pressure CVD when provided in the form of a polysilicon material.
- the layer 456 may be patterned to receive respective openings corresponding to the negative forms 452A, which may be accomplished on the basis of photolithography and anisotropic etch processes or on the basis of an imprint process technique, in which a corresponding moldable material layer may be formed above the layer 456 that may then be patterned by respective imprint techniques, as is also described above. Thereafter, based on a corresponding resist mask or any other etch mask, the layer 456 may be patterned and the respective openings may be refilled by an appropriate material, such as silicon dioxide and the like. Consequently, the die 450 as illustrated in Figure 4a may be formed on the basis of well-established photolithography techniques or on the basis of imprint techniques in which the negative forms 452B and 452A are manufactured in subsequent process steps.
- Figure 4b schematically illustrates the imprint die 450 in a further advanced manufacturing stage.
- a selective etch process 457 may be performed in order to selectively remove the material of the layer 456 while substantially maintaining the material of the negative forms 452 A.
- highly selective wet chemical etch processes are well established in the art for selectively removing polysilicon with respect to silicon dioxide.
- highly selective dry etch processes may be used.
- the etch process 457 may represent a highly anisotropic etch process based on an etch mask (not shown) that substantially covers the negative forms 452A, which may be directly formed from the layer 456.
- the imprint mold 450 may be formed so as to receive the negative forms 452B in a similar way as previously described with reference to Figure 4a, and subsequently the etch stop layer 455 and the layer 456 may be deposited as described above. Thereafter, a respective etch mask, for instance in the form of a resist mask, formed by photolithography or any other mask, for instance formed by imprint technique, may be used in order to cover the portions 452A, which may then be formed during the etch process 457 from the material of the layer 456. Consequently, irrespective of the selected strategy, the negative forms 452A may be provided after the completion of the etch process 457.
- a respective etch mask for instance in the form of a resist mask, formed by photolithography or any other mask, for instance formed by imprint technique
- Figure 4c schematically illustrates the imprint die 450 during a further selective etch process 458 in order to selectively remove material of the substrate 451 with respect to the materials of the negative forms 452A, 452B.
- highly selective etch recipes for removing silicon with respect to silicon dioxide are well established in the art.
- a corresponding etch stop layer (not shown), which may be comprised of substantially the same material as the negative forms 452A, 452B, may be provided for this purpose.
- the respective negative forms 452A, 452B are exposed and may substantially represent corresponding via openings and trenches for a metallization structure to be formed in other substrates on the basis of a common imprint process.
- the die 450 may be prepared in any appropriate manner for subsequent imprint processes by, for instance, surface modification processes in order to appropriately reduce the surface roughness or adhesion with respect to any appropriate moldable material.
- respective thin surface films may be formed on the basis of appropriate deposition techniques, such as CVD, ALD and the like.
- respective surface treatments for instance by nitridation and the like, may be performed in order to provide the desired surface characteristics.
- the specific configuration i.e., size and shape of the respective negative forms, may be adjusted on the basis of the preceding process techniques. For instance, if a different height for respective negative forms 452B is required, corresponding portions of the die 450 may be covered and a corresponding anisotropic etch process may be performed in order to selectively remove material from non-covered negative forms 452B. In other cases, when the respective etch masks are defined by imprint techniques, different sizes and forms of the respective negative forms 452A, 452B may be obtained on the basis of the respective imprint molds.
- the die 450 may be efficiently used in the process techniques as previously described with reference to the microstructural devices 100, 200 and 300 and may also be used in combination with other illustrative embodiments still to be described.
- the imprint mold 450 may itself be formed as a metallization structure, which may then be "imprinted" on a respective microstructure device, such as the devices 100, 200 and 300 as previously described.
- FIG. 5 schematically illustrates a metallization structure 550, which, in some illustrative embodiments, may be considered as an "imprint mold or die" that is to be imprinted, i.e., mechanically connected, to a respective microstructure device 500, which may represent a semiconductor device including a plurality of circuit elements 510 connected to a respective number of contact portions 51 1.
- the metallization structure 550 may in turn comprise one or more metallization layers that may have been formed on the basis of the process techniques as previously described with reference to the respective metallization layers 107, 207 and 307 or which may be formed according to the process flow as described with reference to the imprint die 450, wherein the respective negative forms may be formed on the basis of an appropriate metal material.
- the metallization structure 550 may be formed on the basis of respective imprint processes for commonly patterning respective metal lines 552B in combination with respective vias 552A, as is previously described, wherein a plurality of respective process sequences may be repeated in order to provide a plurality of metallization layers, if desired.
- the metallization structure 550 may then be aligned with respect to the device 500 on the basis of alignment procedures as previously described.
- a "moldable" layer 503 may be provided, for instance in the form of a thin layer of an appropriate electrolyte solution from which, upon contact of the metallization structure 550 with the layer 503, a selective material deposition may be initiated in order to provide electrical and mechanical contact with the contact portions 51 1. Thereafter, excess material of the layer 503 may be removed and may be replaced by an appropriate dielectric material, which may be applied in a highly viscous state.
- the metallization structure 550 may be formed on the basis of highly efficient imprint techniques, as previously described, wherein a high degree of decoupling of the process of forming the metallization structure of respective semiconductor devices and the manufacturing sequence for forming circuit elements may be achieved. In this way, the total manufacturing time for a completed device including the metallization structure 550 and the semiconductor device 500 may be significantly reduced, while additionally process flexibility and yield may improve since any failures in the metallization structure or in the device level may not result in a loss of a complete microstructure device.
- Figure 6a schematically illustrates an imprint mold 650 comprising a substrate 651 and a plurality of negative forms 652 of respective circuit features, which, in one illustrative embodiment, may represent negative forms 652A for via openings and negative forms 652B for trenches for conductive lines of metallization structures.
- the respective negative forms 652 may represent other circuit elements, such as isolation trenches, gate electrodes and the like, as will be described later on in more detail.
- the material composition of the substrate 651 and the negative forms 652 the same criteria apply as previously described with reference to the imprint molds 150, 250, 350, 450.
- respective sidewalls 652S of the negative forms 652A, 652B may comprise a non- perpendicular orientation with respect to a bottom portion 652D, wherein, in one illustrative embodiment, the respective sidewall portion 652S may define a tapered shape providing an increased width or diameter at a respective upper portion of via openings and trenches, which may efficiently improve the fill behavior during respective deposition techniques.
- Figure 6b schematically illustrates the imprint mold 650 having formed thereon the negative forms 652A for respective via openings, which may be advantageous when a patterning process may be performed separately for via openings and trenches.
- the sidewalls 652S of the negative form 652A may not necessarily have a continuous tapering along the entire depth but may have different sidewall angles, depending on the device and process requirements. For instance, a significant slope of the sidewall portion 652S may only be provided at an upper portion thereof, while a lower portion may have a substantially perpendicular orientation with respect to the bottom 652D. However, any other sidewall configuration may be provided, depending on the device requirements.
- Figure 6c schematically illustrates the imprint mold 650 including the negative form 652B for respective trenches wherein an appropriate size, in the present example, a respective tapering of the sidewall portions 652S may be provided in accordance with device requirements.
- the fill behavior in the subsequent deposition of a barrier material and/or the bulk material may be significantly enhanced, thereby increasing the reliability of the respective metallization structures, since, for instance, a more reliable deposition of barrier material may significantly contribute to an enhanced resistance against electromigration and may also provide improved electrical and mechanical characteristics.
- the imprint mold 650 as shown in Figure 6a may be advantageously used in combination with the process techniques described above, in which respective via openings and trenches are formed in a common imprint process.
- the imprint molds 650 as shown in Figures 6b and 6c may be advantageously used in respective process sequences, in which the respective via openings and trenches are patterned in separate process steps.
- Figure 7a schematically illustrates a cross-sectional view of a semiconductor device 700 comprising a substrate 701 , which may represent any appropriate substrate having formed thereon a material layer for forming therein semiconductor elements, such as transistors, capacitors and the like.
- the substrate 701 may represent a carrier material having formed thereon a silicon-based semiconductor layer for forming therein respective circuit elements.
- a silicon-based semiconductor layer is to be understood as a substantially crystalline semiconductor layer comprising a significant amount of silicon, for instance approximately 50 atomic percent silicon or more.
- a mask layer 703 may be formed above the substrate 701 and may have formed therein respective openings 704 A having sidewalls 704S with at least partially a non-perpendicular orientation with respect to a bottom 704D of the openings 704A.
- the openings 704B may represent trenches used for forming corresponding trenches in the substrate 701, which may act as isolation trenches for sophisticated semiconductor devices in order to define corresponding active regions in the substrate 701.
- a typical process flow for forming the device 700 as shown in Figure 7a may comprise the following processes.
- the layer 703 may be formed by any appropriate deposition technique, wherein the material of the layer 703 is a moldable material, that is, the layer 703 may be in a state of low viscosity or may be highly deformable when brought into contact with a corresponding imprint mold (not shown) which may have any appropriate shape, as is for instance explained with reference to Figure 6c.
- the respective imprint mold having respectively designed sidewall portions may result in the formation of the corresponding openings 704B having a required non-perpendicular shape, for instance a tapered configuration as is shown in Figure 7a.
- the imprint mold may be removed, as previously described, while the material of the layer 703 is in a highly non-deformable state. Thereafter, the device 700 may be subjected to a corresponding etch process 705, during which material of the layer 703 and the material of exposed portions of the substrate 701 may be removed, thereby increasingly transferring the opening 704B into the substrate 701.
- Figure 7b schematically illustrates the semiconductor device 700 after the completion of the etch process 705, wherein respective openings 706B are formed in the substrate 701, wherein a desired tapering, that is, a non-perpendicular configuration of the respective sidewall portion 706S, is obtained on the basis of respectively shaped openings 704B.
- a desired tapering that is, a non-perpendicular configuration of the respective sidewall portion 706S
- the respective configuration of the openings 706B may be designed with high flexibility without requiring specifically adapted etch techniques and the like.
- Figure 8a schematically illustrates a semiconductor device 800 comprising a substrate 801 having formed thereon a material layer 807, which may, in one illustrative embodiment, comprise any appropriate material, such as silicon dioxide and the like, which may be compatible with subsequent process steps.
- a mask layer 803 may be formed above the layer 807 and may have formed therein a corresponding opening 804B having a specified shape including a non-perpendicular sidewall portion 804S with respect to a bottom 804D of the opening 804B.
- the opening 804B may have an increased diameter at an upper portion while exhibiting a substantially constant width at a lower portion.
- the opening 804B may represent a gate electrode to be formed above the substrate 801.
- a typical process flow for forming the semiconductor device 800 as shown in Figure 8a may comprise similar processes as described above, wherein, after the formation of any isolation structures, which may be formed on the basis of isolation trenches as shown in Figures 7a and 7b, the material layer 807 may be formed on the basis of well-established deposition techniques. Thereafter, the layer 803 of moldable material may be formed on the basis of appropriate techniques and thereafter the opening 804B may be formed on the basis of an appropriately designed imprint mold to obtain the desired configuration of the shape of the opening 804B.
- a substantially constant lower portion of the substantially constant width may be provided in order to obtain a well-defined gate length, while the upper portion thereof may provide enhanced conductivity of the respective gate electrode.
- the device 800 may be subjected to a respective anisotropic etch process 805 to commonly remove material of the layer 803 and of exposed portions of the layer 807, thereby increasingly transferring the opening 804B into the layer 807.
- Figure 8b schematically illustrates the device 800 after the completion of the etch process 805, thereby resulting in a corresponding opening 807B.
- FIG. 8c schematically illustrates the device 800 in a further advanced manufacturing stage.
- a gate insulation layer 812 is formed at the bottom of the opening 807B, wherein the gate insulation layer 812 may have any appropriate configuration with respect to material composition and thickness as is required by respective transistor elements still to be formed.
- a layer of gate electrode material 813 for instance polysilicon and the like, may be formed so as to reliably fill the opening 807B.
- appropriate deposition techniques such as low pressure CVD and the like, may be used. Thereafter, any excess material of the layer 813 may be removed by CMP.
- Figure 8d schematically illustrates the device 800 in a further advanced manufacturing stage.
- the layer 807 is removed so as to maintain a gate electrode 813A having an upper portion with a width 813U and having a lower portion with a width 813L, thereby providing increased conductivity of the gate electrode 813 A while still maintaining a required gate length that is substantially defined by the width 813L.
- the gate electrode 813A may be formed on the basis of a highly selective etch process, wherein well-established isotropic etch techniques may be used.
- the gate insulation layer 812 may be comprised of silicon nitride
- well-established isotropic etch recipes may be used in order to remove the material of the layer 813 when provided in the form of silicon dioxide, selectively to the gate electrode 813 A and the gate insulation layer 812.
- an appropriate material may be selected for the layer 807, for instance silicon nitride, or any other appropriate material, such as polymer materials and the like, which may only have the capability of enabling a reliable deposition of the gate electrode material 813.
- the subject matter disclosed herein provides an enhanced technique for patterning features of microstructures and, in some illustrative embodiments, of metallization structures, such as vias and metal lines, on the basis of imprint techniques, in which process complexity may be significantly reduced by avoiding at least some complex alignment procedures by commonly imprinting via openings and trenches.
- imprint molds including a via and line structure may be used.
- the shape, in particular the sidewall configuration of respective circuit features may be adapted on the basis of respectively designed imprint molds, thereby providing a high degree of flexibility for the formation of circuit elements, such as vias, metal lines, isolation trenches, gate electrodes and the like, wherein, in addition to the overall size, the sidewall configuration may be adapted so as to include a non-perpendicular portion for improving the manufacturing process and/or the final performance of the respective circuit feature.
- an enhanced device performance may be achieved since, for instance, with respect to metallization structures, an enhanced reliability and performance in view of electromigration may be obtained.
- the "mechanical" patterning of at least significant portions of a metallization structure may provide increased flexibility of forming the respective structures, wherein, in some illustrative embodiments, the formation of metallization structures may be completely decoupled from the formation of circuit elements in the device level, which may significantly reduce the overall manufacturing time and increase production yield.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2009518102A JP5244793B2 (en) | 2006-06-30 | 2007-04-05 | Nanoimprint technology with improved flexibility for alignment and feature shaping |
CN200780024239.0A CN101479842B (en) | 2006-06-30 | 2007-04-05 | A nano imprint technique with increased flexibility with respect to alignment and feature shaping |
KR1020097002089A KR101336274B1 (en) | 2006-06-30 | 2007-04-05 | A nano imprint technique with increased flexibility with respect to alignment and feature shaping |
GB0822570A GB2452445A (en) | 2006-06-30 | 2008-12-11 | A nano imprint technique with increased flexibility with respect to alignment and feature shaping |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102006030267.2 | 2006-06-30 | ||
DE102006030267A DE102006030267B4 (en) | 2006-06-30 | 2006-06-30 | Nano embossing technique with increased flexibility in terms of adjustment and shaping of structural elements |
US11/671,688 US7928004B2 (en) | 2006-06-30 | 2007-02-06 | Nano imprint technique with increased flexibility with respect to alignment and feature shaping |
US11/671,688 | 2007-02-06 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2008005087A2 true WO2008005087A2 (en) | 2008-01-10 |
WO2008005087A3 WO2008005087A3 (en) | 2008-03-27 |
Family
ID=38529645
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2007/008371 WO2008005087A2 (en) | 2006-06-30 | 2007-04-05 | A nano imprint technique with increased flexibility with respect to alignment and feature shaping |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO2008005087A2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010239009A (en) * | 2009-03-31 | 2010-10-21 | Toshiba Corp | Method for manufacturing semiconductor device, and method for forming template and pattern inspection data |
JP2011009464A (en) * | 2009-06-25 | 2011-01-13 | Fujitsu Ltd | Wire formation method, semiconductor device, and circuit board |
EP2750185A1 (en) * | 2012-12-27 | 2014-07-02 | Commissariat à l'Énergie Atomique et aux Énergies Alternatives | Improved method for manufacturing a contact structure |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5173442A (en) * | 1990-07-23 | 1992-12-22 | Microelectronics And Computer Technology Corporation | Methods of forming channels and vias in insulating layers |
US6501180B1 (en) * | 2000-07-19 | 2002-12-31 | National Semiconductor Corporation | Structure and method for controlling copper diffusion and for utilizing low K materials for copper interconnects in integrated circuit structures |
EP1387216A2 (en) * | 2002-08-01 | 2004-02-04 | Hitachi, Ltd. | Stamper, lithographic method of using the stamper and method of forming a structure by a lithographic pattern |
US20040224261A1 (en) * | 2003-05-08 | 2004-11-11 | Resnick Douglas J. | Unitary dual damascene process using imprint lithography |
US20050170269A1 (en) * | 2003-06-20 | 2005-08-04 | Matsushita Electric Industrial Co., Ltd. | Pattern formation method and method for forming semiconductor device |
-
2007
- 2007-04-05 WO PCT/US2007/008371 patent/WO2008005087A2/en active Application Filing
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5173442A (en) * | 1990-07-23 | 1992-12-22 | Microelectronics And Computer Technology Corporation | Methods of forming channels and vias in insulating layers |
US6501180B1 (en) * | 2000-07-19 | 2002-12-31 | National Semiconductor Corporation | Structure and method for controlling copper diffusion and for utilizing low K materials for copper interconnects in integrated circuit structures |
EP1387216A2 (en) * | 2002-08-01 | 2004-02-04 | Hitachi, Ltd. | Stamper, lithographic method of using the stamper and method of forming a structure by a lithographic pattern |
US20040224261A1 (en) * | 2003-05-08 | 2004-11-11 | Resnick Douglas J. | Unitary dual damascene process using imprint lithography |
US20050170269A1 (en) * | 2003-06-20 | 2005-08-04 | Matsushita Electric Industrial Co., Ltd. | Pattern formation method and method for forming semiconductor device |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010239009A (en) * | 2009-03-31 | 2010-10-21 | Toshiba Corp | Method for manufacturing semiconductor device, and method for forming template and pattern inspection data |
US8222150B2 (en) | 2009-03-31 | 2012-07-17 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device, template, and method of creating pattern inspection data |
JP2011009464A (en) * | 2009-06-25 | 2011-01-13 | Fujitsu Ltd | Wire formation method, semiconductor device, and circuit board |
EP2750185A1 (en) * | 2012-12-27 | 2014-07-02 | Commissariat à l'Énergie Atomique et aux Énergies Alternatives | Improved method for manufacturing a contact structure |
FR3000598A1 (en) * | 2012-12-27 | 2014-07-04 | Commissariat Energie Atomique | IMPROVED METHOD FOR PRODUCING A CONTACT RESUME STRUCTURE |
Also Published As
Publication number | Publication date |
---|---|
WO2008005087A3 (en) | 2008-03-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7928004B2 (en) | Nano imprint technique with increased flexibility with respect to alignment and feature shaping | |
CN108780777B (en) | Self-aligning metal and vias using selective deposition | |
US20170372960A1 (en) | Self-aligned interconnects formed using subtractive techniques | |
US10784155B2 (en) | Multi-metal fill with self-align patterning | |
US7799511B2 (en) | Method of forming a contact hole | |
CN107112207B (en) | self-aligned patterning using directed self-assembly of block copolymers | |
EP0895283B1 (en) | Method of forming multi-level coplanar metal/insulator films using dual damascene with sacrificial flowable oxide | |
US7977237B2 (en) | Fabricating vias of different size of a semiconductor device by splitting the via patterning process | |
US8318598B2 (en) | Contacts and vias of a semiconductor device formed by a hard mask and double exposure | |
US9070639B2 (en) | Shrinkage of critical dimensions in a semiconductor device by selective growth of a mask material | |
US20120266810A1 (en) | Planarization system for high wafer topography | |
EP1796159B1 (en) | Method for manufacturing a semiconductor device by using a dual damascene process | |
CN106206283A (en) | Groove etching method and the first metal layer manufacture method | |
KR20040060112A (en) | Method for forming a contact using dual damascene process in semiconductor fabrication | |
US7226873B2 (en) | Method of improving via filling uniformity in isolated and dense via-pattern regions | |
KR20080018437A (en) | The semiconductor device and the manufacturing method thereof | |
WO2008005087A2 (en) | A nano imprint technique with increased flexibility with respect to alignment and feature shaping | |
KR101056060B1 (en) | Self-aligned contact formation method of vertical transistor and vertical transistor including contact hole | |
US20080003826A1 (en) | Method for increasing the planarity of a surface topography in a microstructure | |
US8268730B2 (en) | Methods of masking semiconductor device structures | |
KR20000045445A (en) | Method for forming fine metal wiring of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200780024239.0 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07754829 Country of ref document: EP Kind code of ref document: A2 |
|
DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
ENP | Entry into the national phase in: |
Ref document number: 0822570 Country of ref document: GB Kind code of ref document: A Free format text: PCT FILING DATE = 20070405 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 0822570.8 Country of ref document: GB |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2009518102 Country of ref document: JP |
|
NENP | Non-entry into the national phase in: |
Ref country code: RU |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020097002089 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 07754829 Country of ref document: EP Kind code of ref document: A2 |