WO2007127840A2 - Apparatus and method for controlling power, clock, and reset during test and debug procedures for a plurality of processor/cores - Google Patents
Apparatus and method for controlling power, clock, and reset during test and debug procedures for a plurality of processor/cores Download PDFInfo
- Publication number
- WO2007127840A2 WO2007127840A2 PCT/US2007/067493 US2007067493W WO2007127840A2 WO 2007127840 A2 WO2007127840 A2 WO 2007127840A2 US 2007067493 W US2007067493 W US 2007067493W WO 2007127840 A2 WO2007127840 A2 WO 2007127840A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- unit
- processor
- test
- core
- state machine
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/2205—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
- G06F11/2236—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test CPU or processors
- G06F11/2242—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test CPU or processors in multi-processor systems, e.g. one processor becoming the test master
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/28—Error detection; Error correction; Monitoring by checking the correct order of processing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/2205—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
- G06F11/2236—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested to test CPU or processors
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/22—Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
- G06F11/26—Functional testing
- G06F11/261—Functional testing by simulating additional hardware, e.g. fault simulation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP07761342.0A EP2024833B1 (en) | 2006-04-26 | 2007-04-26 | Apparatus and method for controlling power, clock, and reset during test and debug procedures for a plurality of processor/cores |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/411,683 US7536597B2 (en) | 2005-04-27 | 2006-04-26 | Apparatus and method for controlling power, clock, and reset during test and debug procedures for a plurality of processor/cores |
US11/411,683 | 2006-04-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2007127840A2 true WO2007127840A2 (en) | 2007-11-08 |
WO2007127840A3 WO2007127840A3 (en) | 2008-10-09 |
Family
ID=38656377
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2007/067493 WO2007127840A2 (en) | 2006-04-26 | 2007-04-26 | Apparatus and method for controlling power, clock, and reset during test and debug procedures for a plurality of processor/cores |
Country Status (5)
Country | Link |
---|---|
US (1) | US7536597B2 (en) |
EP (1) | EP2024833B1 (en) |
KR (1) | KR20080112420A (en) |
CN (1) | CN101432699A (en) |
WO (1) | WO2007127840A2 (en) |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4109891B2 (en) * | 2002-04-19 | 2008-07-02 | キヤノン株式会社 | Active vibration control apparatus, exposure apparatus, and device manufacturing method |
US7409469B2 (en) * | 2004-06-17 | 2008-08-05 | International Business Machines Corporation | Multi-chip digital system having a plurality of controllers with input and output pins wherein self-identification signal are received and transmitted |
JP4450787B2 (en) * | 2005-11-28 | 2010-04-14 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit device |
US7665002B1 (en) * | 2005-12-14 | 2010-02-16 | Advanced Micro Devices, Inc. | Multi-core integrated circuit with shared debug port |
US7581087B2 (en) * | 2006-01-17 | 2009-08-25 | Qualcomm Incorporated | Method and apparatus for debugging a multicore system |
US7949887B2 (en) * | 2006-11-01 | 2011-05-24 | Intel Corporation | Independent power control of processing cores |
CN100440805C (en) * | 2006-11-06 | 2008-12-03 | 华为技术有限公司 | Method and system for remote-maintaining JTAG device in ATCA |
US7657791B2 (en) * | 2006-11-15 | 2010-02-02 | Qualcomm Incorporated | Method and system for a digital signal processor debugging during power transitions |
US8533530B2 (en) | 2006-11-15 | 2013-09-10 | Qualcomm Incorporated | Method and system for trusted/untrusted digital signal processor debugging operations |
US8370806B2 (en) | 2006-11-15 | 2013-02-05 | Qualcomm Incorporated | Non-intrusive, thread-selective, debugging method and system for a multi-thread digital signal processor |
US8341604B2 (en) | 2006-11-15 | 2012-12-25 | Qualcomm Incorporated | Embedded trace macrocell for enhanced digital signal processor debugging operations |
US8380966B2 (en) | 2006-11-15 | 2013-02-19 | Qualcomm Incorporated | Method and system for instruction stuffing operations during non-intrusive digital signal processor debugging |
US8484516B2 (en) | 2007-04-11 | 2013-07-09 | Qualcomm Incorporated | Inter-thread trace alignment method and system for a multi-threaded processor |
JP5095273B2 (en) * | 2007-06-22 | 2012-12-12 | 株式会社東芝 | Control device |
US8140902B2 (en) * | 2008-11-12 | 2012-03-20 | International Business Machines Corporation | Internally controlling and enhancing advanced test and characterization in a multiple core microprocessor |
US8122312B2 (en) * | 2009-04-14 | 2012-02-21 | International Business Machines Corporation | Internally controlling and enhancing logic built-in self test in a multiple core microprocessor |
CN101893685B (en) * | 2009-05-23 | 2013-12-25 | 深圳富泰宏精密工业有限公司 | Debugging device |
US8407528B2 (en) * | 2009-06-30 | 2013-03-26 | Texas Instruments Incorporated | Circuits, systems, apparatus and processes for monitoring activity in multi-processing systems |
KR101641108B1 (en) | 2010-04-30 | 2016-07-20 | 삼성전자주식회사 | Target device providing debugging functionality and test system comprising the same |
CN101937382B (en) * | 2010-09-02 | 2012-05-30 | 中国电子科技集团公司第三十八研究所 | JTAG (Joint Test Action Group) based synchronous debugging method of multi-chip microprocessor |
EP2656227A2 (en) * | 2010-12-22 | 2013-10-30 | Intel Corporation | Debugging complex multi-core and multi-socket systems |
US9037892B2 (en) * | 2011-04-13 | 2015-05-19 | International Business Machines Corporation | System-wide power management control via clock distribution network |
US8639981B2 (en) * | 2011-08-29 | 2014-01-28 | Apple Inc. | Flexible SoC design verification environment |
KR20130031022A (en) * | 2011-09-20 | 2013-03-28 | 삼성전자주식회사 | Method of testing dut(device under test), dut of the same and semiconductor test system including the same |
US9110142B2 (en) * | 2011-09-30 | 2015-08-18 | Freescale Semiconductor, Inc. | Methods and apparatus for testing multiple-IC devices |
US9239611B2 (en) * | 2011-12-05 | 2016-01-19 | Intel Corporation | Method, apparatus, and system for energy efficiency and energy conservation including balancing power among multi-frequency domains of a processor based on efficiency rating scheme |
US9959186B2 (en) * | 2012-11-19 | 2018-05-01 | Teradyne, Inc. | Debugging in a semiconductor device test environment |
CN103149529B (en) * | 2013-03-08 | 2015-11-25 | 龙芯中科技术有限公司 | Polycaryon processor and method of testing thereof and device |
US9223365B2 (en) | 2013-03-16 | 2015-12-29 | Intel Corporation | Method and apparatus for controlled reset sequences without parallel fuses and PLL'S |
KR20150019457A (en) | 2013-08-14 | 2015-02-25 | 삼성전자주식회사 | System on chip, method thereof, and system having the same |
US9582388B2 (en) * | 2014-10-03 | 2017-02-28 | Globalfoundries Inc. | Dynamic multi-purpose external access points connected to core interfaces within a system on chip (SOC) |
US11579650B2 (en) * | 2019-12-19 | 2023-02-14 | Advanced Micro Devices, Inc. | Method and apparatus for synchronizing the time stamp counter |
US11847006B2 (en) * | 2020-01-02 | 2023-12-19 | Texas Instruments Incorporated | Integrated circuit with debugger and arbitration interface |
KR102412088B1 (en) * | 2021-11-08 | 2022-06-22 | (주) 바우디움 | Method for managing the progress of tasks by state machine, and apparatus using the same |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6704895B1 (en) | 1987-06-02 | 2004-03-09 | Texas Instruments Incorporated | Integrated circuit with emulation register in JTAG JAP |
US5459737A (en) * | 1993-07-07 | 1995-10-17 | National Semiconductor Corporation | Test access port controlled built in current monitor for IC devices |
US5636227A (en) | 1994-07-08 | 1997-06-03 | Advanced Risc Machines Limited | Integrated circuit test mechansim and method |
US5805923A (en) | 1995-05-26 | 1998-09-08 | Sony Corporation | Configurable power management system having a clock stabilization filter that can be enabled or bypassed depending upon whether a crystal or can oscillator is used |
US6324662B1 (en) | 1996-08-30 | 2001-11-27 | Texas Instruments Incorporated | TAP and linking module for scan access of multiple cores with IEEE 1149.1 test access ports |
EP0826974B1 (en) * | 1996-08-30 | 2005-10-19 | Texas Instruments Incorporated | Device for testing integrated circuits |
US6314530B1 (en) * | 1997-04-08 | 2001-11-06 | Advanced Micro Devices, Inc. | Processor having a trace access instruction to access on-chip trace memory |
US6094729A (en) * | 1997-04-08 | 2000-07-25 | Advanced Micro Devices, Inc. | Debug interface including a compact trace record storage |
US6115763A (en) * | 1998-03-05 | 2000-09-05 | International Business Machines Corporation | Multi-core chip providing external core access with regular operation function interface and predetermined service operation services interface comprising core interface units and masters interface unit |
US7058862B2 (en) | 2000-05-26 | 2006-06-06 | Texas Instruments Incorporated | Selecting different 1149.1 TAP domains from update-IR state |
US6665802B1 (en) | 2000-02-29 | 2003-12-16 | Infineon Technologies North America Corp. | Power management and control for a microcontroller |
KR100430074B1 (en) * | 2002-01-08 | 2004-05-03 | 학교법인 한양학원 | Wrapped core linking module for accessing system on chip test |
US7111217B1 (en) * | 2002-02-28 | 2006-09-19 | Xilinx, Inc. | Method and system for flexibly nesting JTAG TAP controllers for FPGA-based system-on-chip (SoC) |
US7197680B2 (en) | 2003-04-17 | 2007-03-27 | Arm Limited | Communication interface for diagnostic circuits of an integrated circuit |
US20050097519A1 (en) | 2003-11-05 | 2005-05-05 | Larson Lee A. | Apparatus and method for dispositioning signal groups returned by a JTAG scan |
EP1992955B1 (en) * | 2003-12-17 | 2012-07-25 | STMicroelectronics (Research & Development) Limited | TAP multiplexer |
US7313730B1 (en) * | 2004-05-20 | 2007-12-25 | Xilinx, Inc. | Configuration logic for embedded software |
-
2006
- 2006-04-26 US US11/411,683 patent/US7536597B2/en active Active
-
2007
- 2007-04-26 EP EP07761342.0A patent/EP2024833B1/en active Active
- 2007-04-26 KR KR1020087028966A patent/KR20080112420A/en active IP Right Grant
- 2007-04-26 CN CNA2007800148083A patent/CN101432699A/en active Pending
- 2007-04-26 WO PCT/US2007/067493 patent/WO2007127840A2/en active Application Filing
Non-Patent Citations (1)
Title |
---|
See references of EP2024833A4 * |
Also Published As
Publication number | Publication date |
---|---|
US7536597B2 (en) | 2009-05-19 |
KR20080112420A (en) | 2008-12-24 |
CN101432699A (en) | 2009-05-13 |
EP2024833A4 (en) | 2012-08-08 |
US20060248395A1 (en) | 2006-11-02 |
EP2024833B1 (en) | 2016-07-27 |
WO2007127840A3 (en) | 2008-10-09 |
EP2024833A2 (en) | 2009-02-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP2024833B1 (en) | Apparatus and method for controlling power, clock, and reset during test and debug procedures for a plurality of processor/cores | |
US7558984B2 (en) | Apparatus and method for test and debug of a processor/core having advanced power management | |
US7676698B2 (en) | Apparatus and method for coupling a plurality of test access ports to external test and debug facility | |
US6006343A (en) | Method and apparatus for streamlined testing of electrical circuits | |
US7478299B2 (en) | Processor fault isolation | |
US4633417A (en) | Emulator for non-fixed instruction set VLSI devices | |
US5606566A (en) | Method and apparatus for streamlined concurrent testing of electrical circuits | |
CN100440805C (en) | Method and system for remote-maintaining JTAG device in ATCA | |
US7743278B2 (en) | Test access control for plural processors of an integrated circuit | |
US11199579B2 (en) | Test access port with address and command capability | |
US5574730A (en) | Bussed test access port interface and method for testing and controlling system logic boards | |
US6578180B2 (en) | Method and system for testing interconnected integrated circuits | |
EP0950192B1 (en) | Core test control | |
US20050289421A1 (en) | Semiconductor chip | |
KR100496653B1 (en) | Pci bus controller with slave test bus control function | |
US20030115523A1 (en) | Apparatus and method for analysis and troubleshooting of electronic devices | |
JP2003156536A (en) | Integrated circuit and testing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07761342 Country of ref document: EP Kind code of ref document: A2 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200780014808.3 Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
REEP | Request for entry into the european phase |
Ref document number: 2007761342 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007761342 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020087028966 Country of ref document: KR |