WO2006043206A1 - Signal strength indicator - Google Patents
Signal strength indicator Download PDFInfo
- Publication number
- WO2006043206A1 WO2006043206A1 PCT/IB2005/053342 IB2005053342W WO2006043206A1 WO 2006043206 A1 WO2006043206 A1 WO 2006043206A1 IB 2005053342 W IB2005053342 W IB 2005053342W WO 2006043206 A1 WO2006043206 A1 WO 2006043206A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- loop
- analog
- level
- digital
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
- H03M3/478—Means for controlling the correspondence between the range of the input signal and the range of signals the converter can handle; Means for out-of-range indication
- H03M3/48—Means for controlling the correspondence between the range of the input signal and the range of signals the converter can handle; Means for out-of-range indication characterised by the type of range control, e.g. limiting
- H03M3/486—Means for controlling the correspondence between the range of the input signal and the range of signals the converter can handle; Means for out-of-range indication characterised by the type of range control, e.g. limiting by adapting the input gain
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/39—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
- H03M3/436—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type
- H03M3/438—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path
- H03M3/452—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the order of the loop filter, e.g. error feedback type the modulator having a higher order loop filter in the feedforward path with weighted feedforward summation, i.e. with feedforward paths from more than one filter stage to the quantiser input
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
- H03M3/478—Means for controlling the correspondence between the range of the input signal and the range of signals the converter can handle; Means for out-of-range indication
- H03M3/488—Means for controlling the correspondence between the range of the input signal and the range of signals the converter can handle; Means for out-of-range indication using automatic control
- H03M3/49—Means for controlling the correspondence between the range of the input signal and the range of signals the converter can handle; Means for out-of-range indication using automatic control in feedback mode, i.e. by determining the range to be selected from one or more previous digital output values
Definitions
- the invention relates to a device for digitally processing an analog input signal that is susceptible to variations in signal power.
- the invention further relates to a mobile communication device comprising the device for digitally processing the analog input signal.
- the invention relates to the field of analog to digital conversion for digital signal processing, and in particular to providing a signal strength indicator for automatic gain control.
- the document US 6,538,588 describes an analog to digital (AfD) converter, in particular a converter of a sigma-delta ( ⁇ ) type in a digital communications receiver device.
- AfD analog to digital
- ⁇ sigma-delta
- an analog input signal that is susceptible to variations in ⁇ signal power comprises an information signal component to be isolated from further signal components.
- the analog input signal is coupled to an input summing node of the A/D converter.
- the A/D converter has at least one loop that loops a generated digital output signal back to the input summing node, the loop including a loop filter coupled to a quantizer that provides the output signal.
- a required dynamic range at the input of the A/D converter is achieved by a preceding amplifier stage having a variable gain that is controlled by a gain control signal.
- a power detector is used to detect the power level of the analog input signal for generating the gain control signal.
- an analog power detector may be used at the input signal or, as further described in US 5,107,225, a power level of a desired signal element in the input signal may be digitally measured after digital signal processing to remove undesirable images and spurious signals.
- the dynamic range of the ⁇ A/D converter may be set in dependence of the operating mode of the receiver device.
- the known ways of detecting the power level for controlling the gain are not sufficiently quick and accurate, and may require additional circuitry. In particular detecting the power of the desired signal after digital processing may be accurate, but does not respond quickly to variations in the power level due to the substantial delay caused by the digital processing. It is an object of the invention to provide a device for digitally processing an analog input signal having a signal strength detector that does not require complex circuits and responds quickly to variations in power level.
- the device for digitally processing an analog input signal as described in the opening paragraph comprises an amplifier having a variable gain in dependence of a gain control signal for generating an amplified signal from the input signal, an analog to digital converter for converting the amplified signal to a digital signal to be processed, the analog to digital converter including a loop comprising a loop filter, and a signal strength detection circuit for generating the gain control signal, the signal strength detection circuit comprising loop detection means for detecting the signal strength from the loop.
- the mobile communication device as described in the opening paragraph comprises the above device for digitally processing an analog input signal and a receiving unit for providing the analog input signal.
- variable gain of the amplifier may be larger or smaller than unity, Le. the amplified signal may be larger or smaller than the input signal.
- the measures have the effect that the analog input signal is conditioned in the analog domain by the amplifier based on the gain control signal from the signal strength detection circuit.
- the signal strength detection circuit is coupled to the loop, and therefore responds without delay to the power level of the input signal, as the loop is directly coupled to the input signal.
- the loop detection means accurately detect overload of the analog to digital converter due to the fact that the loop responds in a predictable and detectable way on excess power levels of the input signal.
- the signal strength detection circuit not delayed by the digital processing, and is not complex due to the direct coupling to the loop elements which are required anyway, which for example reduces the amount of chip area required for integration.
- the invention is also based on the following recognition.
- the signals are commonly either manipulated in the analog domain as a preparatory step or finally analyzed in the digital domain by digital signal processing after conversion.
- the skilled man will implement the transition from the analog domain to the digital domain as soon as possible after receiving analog input signals, and will implement the power detection in either one of the domains.
- the detection of the power level or signal strength is particularly well suited at the transition point itself, i.e. coupled to the loop inside the analog digital converter, because at the loop the effects of a too strong input signal are immediately detectable, e.g. by approaching of a clipping level of one or more loop elements.
- the loop detection means comprises at least one level detector coupled to the loop filter. This has the advantage that at the loop filter a signal level at a particular loop filter element that approaches a clipping level due to too high signal strength is easily detectible.
- the loop filter comprises a sequence of loop units and the loop detection means comprises a multitude of level detectors coupled to the sequence of loop units.
- the loop detection means may comprise a logical output circuit for generating the gain control signal in dependence of a combination of output signals of the level detectors.
- the logical output circuit comprises different weighing factors for the output signals of the level detectors, the weighing factors being selected based on an expected amount of degradation of the digital output signal due to a corresponding loop unit exceeding a level as detected by the respective level detector.
- Figure 1 shows a diagram of a prior-art receiver device
- Figure 2 shows a diagram of a prior-art receiver device having a signal strength detector in the digital signal processor
- Figure 3 shows a signal strength detector at the analog to digital converter
- Figure 4 shows a sigma-delta analog to digital converter
- Figure 5 shows a detailed model of a sigma-delta analog to digital converter
- Figure 6 shows a loop filter for use in an analog to digital converter
- Figure 7 shows a transfer function of a loop filter
- Figure 8 shows a spectrum of a converted input signal
- Figure 9 shows a detailed implementation of the loop filter and signal strength detector
- Figure 10 shows a second detailed implementation of the loop filter and signal strength detector.
- Figure 1 shows a diagram of a prior-art receiver device.
- the device has an antenna 11 coupled to a radio frequency front end 12.
- the analog signal from the front end 12 is coupled to an amplifier 13 having an automatic gain control, e.g. by measuring the signal power in an analog signal strength detector circuit at the output of the amplifier 13.
- the amplifier provides the amplified analog signal to an analog to digital converter 14 (ADC), which provides a digital signal to the digital signal processor 15.
- ADC analog to digital converter
- the AID converter is present somewhere in the receiver chain to convert the information signal of a wanted channel into the digital domain. This digitization leads to more flexible receiver architecture, e.g. channel filtering and demodulation can be done in the digital domain.
- the RF front-end 12 in the Figure converts received radio signal including the wanted channel to an IF frequency (which may be zero), and also does preparatory signal conditioning such as amplification and channel filtering to attenuate neighboring channels and interferers. If the signal strength of the wanted channel is only small or too big, the AGC amplifier 13 is used to amplify or attenuate the incoming signal to condition it in such a way it can be converted into the digital domain properly. This means that the wanted signal is put as close as possible at the maximum input level of the ADC, causing the noise contribution of the ADC to be as low as possible.
- the problem is how to set the AGC.
- a way of setting the AGC is to measure the input power of the ADC in an analog way.
- An advantage of this topology is that it is fast because the input power is measured in front of the ADC. This topology also has a big disadvantage: it needs complicated analog circuitry.
- FIG. 2 shows a diagram of a prior-art receiver device having a signal strength detector in the digital signal processor.
- the device has similar basic elements as in Figure 1, e.g. the antenna 11, the front end 12, and the analog to digital converter 14.
- the amplifier 13 now has an automatic gain control input to be controlled by a control signal generated by the received signal strength indicator (RSSI) in a digital signal processor 25.
- RSSI received signal strength indicator
- the digital processor 25 has an RSSI output signal 21.
- the output power of the ADC is measured and the RSSI output signal is created which indicates if the input signal of the ADC is too large or not.
- This type of AGC arrangement is slow, due to the fact that the signal has to pass the ADC and digital processing first, to be able to detect if the input signal to the ADC is too small or too large.
- Figure 3 shows a signal strength detector at the analog to digital converter.
- the device has similar basic elements as in Figure 1, e.g. the antenna 11, the front end 12, and the amplifier 13 having the automatic gain control input to be controlled by a control signal generated by a signal strength detector 32 (RSSI) coupled to the analog to digital converter 31.
- RSSI signal strength detector 32
- the amplifier has a variable gain in dependence of the gain control signal for generating an amplified signal from the input signal.
- the analog to digital converter is for converting the amplified signal to a digital signal to be processed further in the digital signal processor 15.
- the analog to digital converter includes a loop comprising a loop filter, the loop filter being dimensioned for achieving a desired noise characteristic and transfer function of the analog input signal to the digital output signal.
- the signal strength detection circuit 32 is for generating the gain control signal.
- the signal strength detection circuit includes detector circuits for detecting the signal strength from the loop.
- a novel way of providing a control signal to set the AGC is to integrate the signal strength detector in the ADC and detect the signal strength from signal levels at the internal loop in the ADC.
- a Sigma Delta Modulator is used to do the analog to digital conversion.
- Figure 4 shows a sigma-delta analog to digital converter.
- the sigma delta converter includes a loop filter 42 having a transfer function H, a quantizer Q after a sample unit 43 that samples the analog signal at sample frequency f s to provide an output signal Y.
- the loop provides feedback via a digital to analog converter (DAC) 45 and a summing node 41 receiving an input signal X and a feedback signal from the loop via DAC 45.
- the sigma delta modulator provides noise shaping to suppress quantization noise in the signal bandwidth, while leaving the input signal unharmed, as shown below in Figure 8.
- Figure 5 shows a detailed model of a sigma-delta analog to digital converter. Like in Figure 4 an input node 41 and a loop filter 42 are provided, while feedback of the digital output signal Y to the input node 41 is shown by a direct connection.
- a model of a quantizer Q 51 is given in detail as a noise source N and a gain factor C.
- the output Y is subsequently defined by:
- FIG. 6 shows a loop filter for use in an analog to digital converter.
- the loop filter comprises a sequence of loop units, i.e. integrator units 61,62,63,64 connected in series.
- the output of each integrator unit is coupled via a respective amplifying unit 67,68,69,65 to a sum unit 66.
- the amplifying coefficient of each amplifying unit 67,68,69,65 is indicated by ai, a 2 , a 3 , a 4 respectively.
- At least one detector unit 60 is coupled to the loop filter units, e.g. to the output of the last integrator unit 64.
- the level detector 60 may comprise a comparator to detect if the signal level exceeds a reference level.
- the level detector may further comprise a low pas filter or more specific filters or rules to allow short overload of the ADC before actually outputting the gain control signal to decrease the gain before the ADC.
- the loop detection circuit for detecting the signal strength includes a multitude of level detectors coupled to the sequence of loop units.
- the loop filter in this example is of the 4 th order, and consists of integrators and feed forward coefficients as indicated. The number of integrators determines the order of the noise shaping. It is noted that other filters may be used also, e.g. band-pass filters or more complex filter architectures.
- the feed forward coefficients are calculated to make sure that the transfer function is first order at high frequencies to ensure loop stability.
- the integrators may be provided with predefined clip levels to make sure that if the ADC is overdriven, the output signals on the integrators are limited to an upper and lower level. This is to avoid large signal instability of the sigma delta modulator.
- Figure 7 shows a transfer function of a loop filter.
- the loop filter transfer function is indicated by the upper curve 71 having a clear low pass character, the horizontal axis indicating frequency and the vertical axis indicating the response (gain in dB indicated on the left vertical axis).
- the fourth order of the loop filter corresponds to the gain difference of 80 dB for a decade as shown in the Figure.
- a signal transfer function STF is indicated by a curve 72, and based on:
- the noise shaping transfer function NTF is indicated by curve 73, and based on:
- the sigma delta modulator uses noise shaping to suppress quantization noise in the signal bandwidth, while leaving the input signal unharmed.
- Figure 8 shows a spectrum of a converted input signal.
- the horizontal axis indicates frequency and the vertical axis indicates the response of an analog digital converter.
- the bandwidth (RBW) used for the spectrum is 10 kHz.
- the noise shaping as described above for an input signal containing a desired information channel is shown by the converted input signal curve 81. Again the noise shaping of a fourth order loop filter is visible from the gain difference of 80 dB for a decade.
- FIG. 9 shows a detailed implementation of the loop filter and signal strength detector.
- a sum unit 109 receives the output signals of a sequence of integrators 91,92,93,94 via feed forward coefficients 106,107,108, 95.
- Each integrator has a predefined clip level unit 96,97,98,99 connected to its output to provide a defined maximum signal level called clipping level to the next unit.
- the output of each integrator is also coupled to a respective comparator circuit 101,102,103,104, to be compared to a respective reference level. It is noted that comparing to a single reference level may be sufficient for substantially symmetrical signal.
- asymmetrical signals positive and negative levels may be detected separately as shown in Figure 10, or the output signals of the integrators may be rectified before comparing to an absolute value signal.
- the output signals of the comparator circuits 101,102,103,104 are combined in a logical detection circuit 105 to generate a RSSI output signal for controlling a gain of an amplifier in an automatic gain control setup.
- the RSSI signal may also be used for other purposes, e.g. to control a display unit to show a received signal strength to a user.
- the signal strength indicator in the A/D converter has a comparator added to each integrator output which compares the integrator output signal to a reference level.
- the reference level is chosen in such a way that the sigma delta modulator has not started to clip yet. If the integrator output level exceeds the reference level an RSSI bit is set.
- the number of bits set by the different comparators indicates how severe the ADC is overdriven.
- the RSSI output can be formed by combining the bits set in a sensible way.
- the RSSI output bit is used to set the AGC and avoid ADC overload.
- the combination of the comparator bits may be done by a simple AND gate. When the output of the AND gate is a logic "1", this means that the ADC is likely to be overdriven.
- the bits are combined in a weighted way.
- the sigma delta converter coefficients are designed in such a way that if the sigma delta converter is overdriven, the last integrator is clipping first, the second last integrator is clipping second, and so on.
- the ADC gracefully degrades in performance, because if a stage starts clipping, it distorts the internal signals of the sigma delta modulator.
- the degradation in performance of the sigma delta modulator as a whole is modest when only the 4th integrator is clipping and much worse if also the first integrator is clipping.
- the 4th integrator is at the end of the loop filter, which means that there is a lot of gain in front of the 4th integrator.
- the errors made here are shaped (like the quantization noise) by the part of the loop filter which is still working properly (i.e. is not yet clipping).
- the RSSI information coming from the first integrator can be made more important compared to the RSSI information coming from the 4th integrator.
- FIG 10 shows a second detailed implementation of the loop filter and signal strength detector.
- a sum unit 109 receives the output signals of a sequence of integrators 91,92,93,94 via feed forward coefficients 106,107,108, 95.
- Each integrator has a clip level detector 116, 117, 118, 119 connected to its output to provide an output signal having a defined maximum signal level to the next unit.
- Each clip level detector has a negative reference level input 121 and a positive reference level input 122, which may be set to a fixed value or may be adjusted by a control unit. It is to be noted that noise like disturbances may be asymmetrical, e.g. only exceeding the negative reference level.
- the clip level detectors having dual reference levels are responsive to such asymmetrical signals.
- the clip level detectors produce output signals 111,112,113,114 that indicate whether the actual signal level exceeds the negative reference level or the positive reference level, e.g. a one bit digital signal having value 1 if any clipping occurs, or a multi bit value indicating the status of both reference levels.
- the output signals of the clip level detectors 116,117,118,119 are combined in a logical detection circuit 115 to generate a RSSI output signal 110 for controlling a gain of an amplifier in an automatic gain control setup
- the methods described above also work for devices having other ADC topologies such as band pass sigma delta modulators, Nyquist converters and so on.
- the digital output signal of the detector circuit can be monitored in a smart way and can be used to set AGC to the right value, for example regular high but short peak levels of disturbance may be ignored being classified as unavoidable.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Control Of Amplification And Gain Control (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
- Circuits Of Receivers In General (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/577,500 US7605731B2 (en) | 2004-10-18 | 2005-10-11 | Signal processor with a signal strength detection circuit that is coupled to a loop of an analog to digital converter |
CN200580035546.XA CN101044683B (en) | 2004-10-18 | 2005-10-11 | Device for processing analog input signal and mobile communication device comprising same |
JP2007536327A JP2008517510A (en) | 2004-10-18 | 2005-10-11 | Signal strength indicator |
EP05788893A EP1805896A1 (en) | 2004-10-18 | 2005-10-11 | Signal strength indicator |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04300684 | 2004-10-18 | ||
EP04300684.0 | 2004-10-18 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006043206A1 true WO2006043206A1 (en) | 2006-04-27 |
Family
ID=35462462
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2005/053342 WO2006043206A1 (en) | 2004-10-18 | 2005-10-11 | Signal strength indicator |
Country Status (4)
Country | Link |
---|---|
EP (1) | EP1805896A1 (en) |
JP (1) | JP2008517510A (en) |
CN (1) | CN101044683B (en) |
WO (1) | WO2006043206A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104617904A (en) * | 2015-02-05 | 2015-05-13 | 东南大学 | Circuit and method for automatically controlling gain based on digital RSSI detection |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN106791129A (en) * | 2016-12-28 | 2017-05-31 | 上海与德信息技术有限公司 | A kind of movable signal reminding method and device |
CN108736895A (en) * | 2017-04-20 | 2018-11-02 | 杭州晶华微电子有限公司 | A kind of quadrature Sigma-Delta analog-digital converter of quick response |
US10644816B2 (en) * | 2018-06-19 | 2020-05-05 | Nxp B.V. | Narrow band received signal strength indicator system |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5012244A (en) * | 1989-10-27 | 1991-04-30 | Crystal Semiconductor Corporation | Delta-sigma modulator with oscillation detect and reset circuit |
EP0501580A1 (en) * | 1991-03-01 | 1992-09-02 | Koninklijke Philips Electronics N.V. | Sigma-delta modulator |
US6459397B1 (en) | 2000-09-29 | 2002-10-01 | National Semiconductor Corporation | Saturation compensating analog to digital converter |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1212838B1 (en) * | 1999-08-09 | 2003-01-29 | Atmel Corporation | Hybrid bandpass and baseband delta-sigma modulator |
CN1582534B (en) * | 2001-02-08 | 2010-05-12 | 模拟设备股份有限公司 | Multi-bit sigma-delta analog-to-digital converter with variable full scale |
JP3700933B2 (en) * | 2001-07-27 | 2005-09-28 | 松下電器産業株式会社 | Receiver and communication terminal |
-
2005
- 2005-10-11 CN CN200580035546.XA patent/CN101044683B/en active Active
- 2005-10-11 JP JP2007536327A patent/JP2008517510A/en not_active Withdrawn
- 2005-10-11 EP EP05788893A patent/EP1805896A1/en not_active Ceased
- 2005-10-11 WO PCT/IB2005/053342 patent/WO2006043206A1/en active Application Filing
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5012244A (en) * | 1989-10-27 | 1991-04-30 | Crystal Semiconductor Corporation | Delta-sigma modulator with oscillation detect and reset circuit |
EP0501580A1 (en) * | 1991-03-01 | 1992-09-02 | Koninklijke Philips Electronics N.V. | Sigma-delta modulator |
US6459397B1 (en) | 2000-09-29 | 2002-10-01 | National Semiconductor Corporation | Saturation compensating analog to digital converter |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104617904A (en) * | 2015-02-05 | 2015-05-13 | 东南大学 | Circuit and method for automatically controlling gain based on digital RSSI detection |
Also Published As
Publication number | Publication date |
---|---|
EP1805896A1 (en) | 2007-07-11 |
CN101044683A (en) | 2007-09-26 |
CN101044683B (en) | 2011-01-12 |
JP2008517510A (en) | 2008-05-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7605731B2 (en) | Signal processor with a signal strength detection circuit that is coupled to a loop of an analog to digital converter | |
US7557741B2 (en) | Overload detection unit with signal strength indicator to indicate an overload condition | |
US7483500B2 (en) | Narrowband gain control of receiver with digital post filtering | |
US7791515B2 (en) | Adapting filter to detected interference level | |
CN109756240B (en) | Wireless communication receiver with gain control device and gain control method | |
CA2442515A1 (en) | Automatic gain control method for highly integrated communication receiver | |
TWI469588B (en) | Fast and robust agc apparatus and method using the same | |
KR20070122468A (en) | Agc with integrated wideband interferer detection | |
US7565125B2 (en) | Telecommunications receiver with automatic gain control | |
US7680473B2 (en) | Circuits and methods for signal gain control | |
KR20140015549A (en) | Adaptive rf saturation detection in a wireless device implementing multiple wireless protocols | |
CN107911093A (en) | Automatic growth control agc circuit, method and apparatus | |
JP2004274210A (en) | Automatic gain control apparatus | |
EP1805896A1 (en) | Signal strength indicator | |
US7983642B2 (en) | Method and system for detecting an out of band interferer in an RF receiver | |
WO2009150611A1 (en) | Digital detector and digital automatic gain control system for radio receivers | |
US20120071127A1 (en) | Automatic gain control device, receiver, electronic device, and automatic gain control method | |
CN114499561A (en) | Wireless communication receiver and automatic gain control device and control method thereof | |
JP2012034222A (en) | Radio device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2005788893 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007536327 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580035546.X Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 2005788893 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11577500 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 11577500 Country of ref document: US |