WO2005120202A2 - Low switching frequency power factor correction circuit - Google Patents
Low switching frequency power factor correction circuit Download PDFInfo
- Publication number
- WO2005120202A2 WO2005120202A2 PCT/US2005/020005 US2005020005W WO2005120202A2 WO 2005120202 A2 WO2005120202 A2 WO 2005120202A2 US 2005020005 W US2005020005 W US 2005020005W WO 2005120202 A2 WO2005120202 A2 WO 2005120202A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- circuit
- output
- frequency
- oscillator
- signal
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/42—Circuits or arrangements for compensating for or adjusting power factor in converters or inverters
- H02M1/4208—Arrangements for improving power factor of AC input
- H02M1/4225—Arrangements for improving power factor of AC input using a non-isolated boost converter
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/42—Circuits or arrangements for compensating for or adjusting power factor in converters or inverters
- H02M1/4208—Arrangements for improving power factor of AC input
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B70/00—Technologies for an efficient end-user side electric power management and consumption
- Y02B70/10—Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes
Definitions
- the present invention relates to power factor correction (PFC) methods and circuits.
- PFC circuits are known in the literature and are applied in a broad range of electronic equipment, ranging from lighting ballast circuits, to switch mode power supplies, to motor drives.
- Such types of equipment generally require a direct current (DC) input voltage to operate properly, and the DC voltage is usually obtained by rectifying and filtering an alternating current (AC) line voltage.
- DC direct current
- AC alternating current
- any time a non linear load like an input rectifier bridge followed by a filtering capacitor
- such load produces a distortion of the line current from being sinusoidal and in phase with the line voltage.
- Such topology is able to shape the input line current to be substantially sinusoidal and in phase with the line voltage, and is able to regulate quite well the output DC voltage versus load (the power drawn by the equipment) and line variations, but has the following drawbacks: a) complex and expensive power electronic circuitry is required; b) high frequency operation generates high frequency EMI; c) the circuitry acts as a "series" connected active filter in between the rectified line voltage and the equipment to be fed, thereby transmitting all the power drawn by the equipment; and d) due to that, and due to the high frequency operation, the boost PFC introduces power losses which, often, are not negligible with respect to the total power losses of the equipment to be fed.
- both the harmonic correction circuit logic or control circuitry and the logic or control circuitry of any equipment/power stage which is fed by the harmonic correction circuit needs a low voltage DC power supply.
- Such low voltage supply is usually derived by a dedicated circuit (very often a flyback switching power supply directly fed by the rectified line but sometimes a step-down switching regulator) which adds a significant cost to the whole power conversion chain, and, by switching at high frequency, introduces other EMI.
- a simple resistive drop is used, which dissipates much more power than the power it actually delivers to the housekeeping circuitry.
- HCC low switching frequency harmonic correction circuit
- the invention comprises a power factor correction circuit for driving a switch of a boost type converter circuit having an AC line frequency input, comprising a sense circuit for sensing and comparing the output voltage of the boost type converter circuit to a reference voltage; a circuit responsive to the output of said sense circuit for providing a drive signal for driving said switch, wherein said drive signal comprises a pulsed signal comprising a pulse grouping during each half cycle of the AC line frequency comprising at least one pulse wherein the number of pulses and frequency of the pulses in the pulse grouping changes with the output of said sense circuit up to a threshold value with the pulse width of the pulses being substantially constant; and when said output of said sense circuit has reached said threshold value, the pulse width of said pulses of said pulse grouping are varied in accordance with the output of said sense circuit.
- the sense circuit comprises an error amplifier having an output and the circuit responsive to the sense circuit comprises an oscillator having an input coupled to the output of the sense circuit and wherein the oscillator produces an oscillator signal driving the switch, the oscillator signal having a maximum frequency of operation corresponding to said threshold value.
- the circuit is able to achieve good regulation of the output voltage versus both load and line variations in a large range, while keeping harmonics of the line current below limits imposed by International Regulations (mainly European EN61000-3-2 for Class A equipment).
- the circuit is also able to generate an auxiliary power supply which may be needed by the controller for the correction circuit itself and by other equipment or power stages which are fed by the correction circuit.
- Fig. 1 show the basic topology described in the papers previously mentioned, and which is considered prior art
- Fig. 2 show the simulated line current waveform and the relevant low frequency spectra for the circuit of Fig. 1.
- Fig. 3 show the regulation of the DC output voltage which may be achieved by the prior art circuit versus load variations (for a specific design of the circuit components which also allows harmonics of the line current to comply with regulation limits);
- Fig. 1 show the basic topology described in the papers previously mentioned, and which is considered prior art
- Fig. 2 show the simulated line current waveform and the relevant low frequency spectra for the circuit of Fig. 1.
- FIG. 4 shows an example of the modulation strategy of the invention, which allows achieving very good regulation of the output DC voltage versus line and load variations;
- Fig. 5 shows a circuit diagram for implementing the modulation strategy of the invention;
- Fig. 6 show the actual (measured) spectra of the line current achieved by using the modulation strategy described in Fig. 4;
- Fig. 7 show details of the mode selector circuit of Fig. 5 whose function will be clarified in the following discussion;
- Fig. 8 shows a more detailed circuit realization including a housekeeping power supply;
- Fig. 9 show another embodiment of the present invention, where inductor LI is split into two separate sections on the line side of the input bridge.
- RL represents the equipment to be fed (very often a further power conversion stage) as the "equivalent" load to the harmonic correction ( or power factor correction) circuit.
- the harmonic correction circuit comprises L1,C1,L2,S1, Dl and D2, while C2 , together with BR1, represent the standard rectifying and filtering stage which, alone, would produce substantial distortion of the line current.
- Fig. 1 the housekeeping power supply is not shown.
- switch SI has to be the same for subsequent line half periods. In-fact, if it were different between two subsequent half line periods, the line current would become rich in even harmonics, whose regulation limits are much more stringent than for odd harmonics.
- modulating switch SI It is, of course already known to change the pulse width.
- switch S 1 can be driven ON and OFF more than once in each half line period. Pulses may be synchronized or non synchronized with the line voltage zero crossing, or they may be delayed with respect to the line voltage zero crossing by a desired amount.
- a preferred modulation strategy which maintains low line current distortion while keeping the benefits of achieving DC output voltage regulation versus load and line variations, and limiting the stress on components CI, L2 ,S1 and D2.
- a preferred modulation strategy has been found to be one where pulses are started with a delay corresponding to a quarter of the half line period (2.5msec with 50Hz line), and are concentrated in a portion (approximately half) of such half-line period (5 msec for 50Hz line), so concentrated around the line voltage peak. This is shown in Fig. 4.
- the pulses are the gate voltage applied to switch SI which can be an IGBT or mosfet or bipolar transistor.
- the pulses are the base current.
- This modulation strategy has been found experimentally. It can in fact be shown that a closed solution to the system of differential equations which govern the circuit behavior does not exist for multiple pulses.
- Fig. 6 show the harmonic content of the line current, compared with the EN61000-3-2 Class A limits , for the above described four operating conditions.
- Fig. 6 show the spectra of the line current (limited to 19 th harmonic for sake of clarity) for the proposed circuit, when the optimized pulse strategy, which is another object of the invention, is applied, to maintain constant DC output voltage versus line variations (the four columns for each harmonic number correspond to line current harmonics drawn for four different values of the line voltage between 198 and 254Vac) at constant output power (637W in the example).
- Zero crossing detector 10 provides short pulses every line voltage zero crossing. Such pulses (whose duration shall preferably be few usec to few tens usec) feed a logic circuit 12 (which may be realized by a monostable multivibrator and logic circuitry or by a microcontroller) which generates a fixed or programmable delay and window for a pulse grouping.
- Error amplifier EA (14) provides an error signal which is the difference between a reference voltage (Vref : the desired DC output voltage) and the actual DC output voltage at the output of the circuit.
- Vref the desired DC output voltage
- Such error signal commands a VCO (voltage controlled oscillator) 16 which provides, for example, a square wave whose frequency increases as the error signal increases.
- VCO voltage controlled oscillator
- This frequency which also corresponds to the number of pulses in the grouping window, depends on the design constraints of the circuit.
- the VCO 16 and the frequency limiter 18 are preferably designed to provide at least one pulse. The reason for this will be explained later on.
- Power dissipation of the proposed circuit increases as the number of pulses increases. Main sources of power dissipation are the parasitic equivalent series resistance (ESR) of CI, the parasitic resistance of L2, and the conduction losses of the switch SI, plus some loss due to the forward conduction voltage of D2.
- ESR equivalent series resistance
- L2 the parasitic resistance of L2
- the conduction losses of the switch SI plus some loss due to the forward conduction voltage of D2.
- Power dissipated into LI and Dl is instead almost constant and independent of the number of pulses provided to the control electrode of switch SI.
- Frequency limiter 18 can also be an integral part of the VCO, i.e., the VCO can be designed in a way to be intrinsically frequency limited.
- the signal from the VCO/Frequency limiter 16,18 has been described as a square wave of variable frequency. This is not a limitation. A variable frequency sinusoidal waveform can be used instead.
- a simple comparator (not shown in Fig 5) can be used to provide a square wave signal.
- the leading edge (or the trailing edge) of this square wave is applied to a monostable multivibrator 20, which provides a control signal to the gate (or base) of SI comprising the pulses of the pulse grouping whose duration is generally only few tens microsec to a few hundred microsec.
- Pulses are actually provided to the gate (or base) of SI via any kind of suitable driver (not shown in the figure) whose function is to adapt the output impedance of the monostable to the input impedance of SI.
- the monostable 20 generates pulses whose pulse width must be controlled in a proper way.
- pulse width is fixed to the minimum value (Tpulse,min) which, in turn, depends on the design constraints of the application.
- Pulse,min the minimum value which, in turn, depends on the design constraints of the application.
- pulse width is increased to provide voltage regulation.
- a mode selector 22 which, in one possible form, is shown in Fig. 7.
- the block Fmax (30) provides a frequency equal to the maximum frequency set in the VCO/frequency limiter 16,18. The two frequencies must be synchronized with each other.
- the exclusive-OR 32 output of the two signals provides a series of pulses of variable duration which, when filtered by filter 34, provides an analog signal greater than zero.
- the exclusive OR provides a constant logic ZERO, which, filtered, provides an analog output signal equal to zero volts.
- Such signal feeds an operational amplifier 36, which receives on its negative input the output voltage of the error amplifier EA (14) of Fig. 5.
- the gain of the operational amplifier 36 is set in such way that the signal out of the filter, through resistor Rl, saturates the amplifier 36 internal to the mode selector 22. So, the output of amplifier 36 will be at the maximum level.
- the output voltage from the filter becomes zero, and the amplifier 36 will simply amplify, with a desired gain, the output voltage from the error amplifier 14.
- the output signal of amplifier 36 feeds the gate of a signal mosfet 38 (VR in Fig 7) which acts as variable resistance across R4 for the charging of capacitor C ono (40).
- VR, R4 and Cmono are the components of the monostable multivibrator 20 that select the pulse width of the monostable block, which, in turn, provides the pulses for the control of SI in the circuit of Fig. 5.
- VCO 16 has not yet reached its maximum frequency
- the VR resistance will be at the minimum, thus providing a constant pulse width from the monostable with a variable number of pulses based on the VCO frequency and thus variable frequency.
- the output from EA 14 will start to modulate the ON-resistance of the mosfet VR, thus modulating the pulse width at constant frequency because the VCO is at Fmax.
- Resistor R4 in parallel to VR will simply assure that, even in case of saturation of the EA 14 output, pulse width is limited to a maximum value. [0075] Too long a pulse width could increase the stress level on components L2,C1,S1 and D2 of Fig. 5. [0076] Thus, as the output voltage of the circuit of Fig. 5 decreases, assuming the maximum frequency has been reached, the output of error amplifier EA will increase causing the output of amplifier 36 to decrease, resulting in increased VR resistance and thus increasing the pulse width, thereby driving the output voltage higher. When the output voltage increases, the error amplifier output will decrease.
- inductor L2 has been modified to be a transformer, whose turn ratio is chosen to achieve the desired housekeeping DC voltage.
- the voltage waveform at the transformer's output is rectified by, for example, bridge BR2 and filtered by CH.
- the energy transferred to the housekeeping power supply depends on the number of pulses, according to the modulation strategy previously described.
- SI will be driven by one or more pulses with variable width, to regulate output voltage versus line and load variations.
- a single pulse with minimum width will be generated while at maximum load and minimum line voltage a maximum number of pulses with maximum width will drive SI.
- the housekeeping power supply output will be variable, not regulated. This is not a problem because, considering the usually low power needed by the logic circuitry, a simple linear voltage regulator will provide regulated voltage required by the logic circuitry itself.
- diode Dl is changed to a mosfet Ml (see Fig 8). Ml is kept OFF during normal operation, so that its body diode performs the function which was performed by Dl.
- C2 When in zero load condition, C2 will start to charge until a threshold, but still safe over voltage situation is detected by comparator COMP1. When the threshold is reached, the output of COMP1 will then switch Ml ON.
- a P-channel mosfet has been used for Ml.
- the output of COMPl can very easily drive this mosfet by using a couple of resistors (R5 and R7).
- R5 and R7 resistors
- N-channel device can be used, increasing a bit the gate drive complexity, for example, by using a charge pump or bootstrap type supply.
- Fig. 9 shows the circuit of Fig. 8 wherein the inductor LI has been split and moved to the input to limit common mode noise.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
- Rectifiers (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007527657A JP2008502299A (en) | 2004-06-07 | 2005-06-07 | Low switching frequency power factor correction circuit |
EP05757557A EP1776752A2 (en) | 2004-06-07 | 2005-06-07 | Low switching frequency power factor correction circuit |
Applications Claiming Priority (8)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US57801004P | 2004-06-07 | 2004-06-07 | |
US60/578,010 | 2004-06-07 | ||
US63812504P | 2004-12-22 | 2004-12-22 | |
US60/638,125 | 2004-12-22 | ||
US64282605P | 2005-01-11 | 2005-01-11 | |
US60/642,826 | 2005-01-11 | ||
US11/145,683 US7180273B2 (en) | 2004-06-07 | 2005-06-06 | Low switching frequency power factor correction circuit |
US11/145,683 | 2005-06-06 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2005120202A2 true WO2005120202A2 (en) | 2005-12-22 |
WO2005120202A3 WO2005120202A3 (en) | 2007-03-29 |
Family
ID=35503607
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2005/020005 WO2005120202A2 (en) | 2004-06-07 | 2005-06-07 | Low switching frequency power factor correction circuit |
Country Status (4)
Country | Link |
---|---|
US (1) | US7180273B2 (en) |
EP (1) | EP1776752A2 (en) |
JP (1) | JP2008502299A (en) |
WO (1) | WO2005120202A2 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2010082172A1 (en) | 2009-01-14 | 2010-07-22 | Nxp B.V. | Pfc with high efficiency at low load |
KR101030798B1 (en) * | 2007-08-22 | 2011-04-27 | 주식회사 실리콘마이터스 | Power factor correction circuit |
US9577513B2 (en) | 2011-04-12 | 2017-02-21 | Infineon Technologies Ag | Method for operating a power factor correction circuit |
CN109861519A (en) * | 2019-01-23 | 2019-06-07 | 广东美的制冷设备有限公司 | Power circuit and air conditioner |
Families Citing this family (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1634364A1 (en) * | 2003-06-03 | 2006-03-15 | Koninklijke Philips Electronics N.V. | Dc-dc-converter |
EP2031726A1 (en) * | 2007-08-28 | 2009-03-04 | Hewlett-Packard Development Company, L.P. | High line tolerant power conversion device comprising an internal switch for the protection of sub-devices |
US20090092502A1 (en) * | 2007-10-08 | 2009-04-09 | Emerson Climate Technologies, Inc. | Compressor having a power factor correction system and method |
US8459053B2 (en) | 2007-10-08 | 2013-06-11 | Emerson Climate Technologies, Inc. | Variable speed compressor protection system and method |
EP2248251A4 (en) * | 2008-02-28 | 2013-07-24 | Hewlett Packard Development Co | Method and apparatus for converting ac power to dc power |
US20110115454A1 (en) * | 2008-04-08 | 2011-05-19 | Benedict Melvin K | Voltage regulator |
ITMI20081066A1 (en) * | 2008-06-13 | 2009-12-14 | St Microelectronics Srl | METHOD OF CONTROL OF A VOLTAGE REGULATOR, IN PARTICULAR A MULTI-PHASE INTERLEAVING CONVERTER, AND A RELATIVE CONTROLLER |
US7923973B2 (en) | 2008-09-15 | 2011-04-12 | Power Integrations, Inc. | Method and apparatus to reduce line current harmonics from a power supply |
US8629716B2 (en) * | 2008-09-19 | 2014-01-14 | Agency For Science, Technology And Research | Modulator, demodulator and modulator-demodulator |
US8089788B2 (en) * | 2008-09-30 | 2012-01-03 | Intel Corporation | Switched capacitor voltage regulator having multiple conversion ratios |
US8040114B2 (en) | 2008-11-07 | 2011-10-18 | Power Integrations, Inc. | Method and apparatus to increase efficiency in a power factor correction circuit |
US8004262B2 (en) | 2008-11-07 | 2011-08-23 | Power Integrations, Inc. | Method and apparatus to control a power factor correction circuit |
US8129958B2 (en) * | 2009-03-25 | 2012-03-06 | Evergreen Micro Devices Co., Ltd. | Transition mode power factor correction device with built-in automatic total harmonic distortion reduction feature |
EP2360824B1 (en) * | 2009-12-31 | 2015-08-26 | Nxp B.V. | Controller for a power conversion circuit |
US8098503B2 (en) | 2010-02-09 | 2012-01-17 | Power Integrations, Inc. | Method and apparatus to control a power converter having a low loop bandwidth |
US8576583B2 (en) * | 2010-09-17 | 2013-11-05 | Fairchild Semiconductor Corporation | Sampled charge control for resonant converter |
CN102447381B (en) * | 2010-10-11 | 2014-07-16 | 辉芒微电子(深圳)有限公司 | Power factor correcting device and controller and THD attenuator used in the device |
US9093903B2 (en) | 2011-09-28 | 2015-07-28 | Monolithic Power Systems, Inc. | Power converter with voltage window and the method thereof |
KR20140062997A (en) * | 2012-11-15 | 2014-05-27 | 삼성전기주식회사 | Power factor corection apparatus and power supplying apparatus having the same and motor driving apparatus having the same |
US20140266088A1 (en) * | 2013-03-14 | 2014-09-18 | Kabushiki Kaisha Toshiba | Voltage regulator circuit with controlled voltage variation |
US9190901B2 (en) | 2013-05-03 | 2015-11-17 | Cooper Technologies Company | Bridgeless boost power factor correction circuit for constant current input |
US9000736B2 (en) | 2013-05-03 | 2015-04-07 | Cooper Technologies Company | Power factor correction algorithm for arbitrary input waveform |
US9214855B2 (en) * | 2013-05-03 | 2015-12-15 | Cooper Technologies Company | Active power factor correction circuit for a constant current power converter |
US9548794B2 (en) | 2013-05-03 | 2017-01-17 | Cooper Technologies Company | Power factor correction for constant current input with power line communication |
CN204131392U (en) * | 2013-12-20 | 2015-01-28 | 成都芯源系统有限公司 | Boost power factor correction conversion circuit and control circuit thereof |
US10305373B2 (en) | 2016-04-15 | 2019-05-28 | Emerson Climate Technologies, Inc. | Input reference signal generation systems and methods |
US10770966B2 (en) | 2016-04-15 | 2020-09-08 | Emerson Climate Technologies, Inc. | Power factor correction circuit and method including dual bridge rectifiers |
US10763740B2 (en) | 2016-04-15 | 2020-09-01 | Emerson Climate Technologies, Inc. | Switch off time control systems and methods |
US10284132B2 (en) | 2016-04-15 | 2019-05-07 | Emerson Climate Technologies, Inc. | Driver for high-frequency switching voltage converters |
US10277115B2 (en) | 2016-04-15 | 2019-04-30 | Emerson Climate Technologies, Inc. | Filtering systems and methods for voltage control |
US10656026B2 (en) | 2016-04-15 | 2020-05-19 | Emerson Climate Technologies, Inc. | Temperature sensing circuit for transmitting data across isolation barrier |
US9933842B2 (en) | 2016-04-15 | 2018-04-03 | Emerson Climate Technologies, Inc. | Microcontroller architecture for power factor correction converter |
US11196351B2 (en) * | 2019-02-14 | 2021-12-07 | Texas Instruments Incorporated | Burst mode operation for a resonant converter |
US11206743B2 (en) | 2019-07-25 | 2021-12-21 | Emerson Climate Technolgies, Inc. | Electronics enclosure with heat-transfer element |
US11637493B2 (en) * | 2020-11-23 | 2023-04-25 | Robert S. Wrathall | Electrical circuits for power factor correction by measurement and removal of overtones and power factor maximization |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5349284A (en) * | 1991-02-27 | 1994-09-20 | Astec International, Ltd. | Power factor boost converter power supply |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3493538B2 (en) * | 1996-03-06 | 2004-02-03 | 三菱電機株式会社 | DC power supply |
JP2000188874A (en) * | 1998-12-22 | 2000-07-04 | Omron Corp | Inverter device |
JP2001169549A (en) * | 1999-12-01 | 2001-06-22 | Internatl Business Mach Corp <Ibm> | Active filter for computer, filter module, power source module, and computer |
JP3677541B2 (en) * | 2002-02-20 | 2005-08-03 | 株式会社日立製作所 | Charger |
-
2005
- 2005-06-06 US US11/145,683 patent/US7180273B2/en active Active
- 2005-06-07 EP EP05757557A patent/EP1776752A2/en not_active Withdrawn
- 2005-06-07 WO PCT/US2005/020005 patent/WO2005120202A2/en active Application Filing
- 2005-06-07 JP JP2007527657A patent/JP2008502299A/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5349284A (en) * | 1991-02-27 | 1994-09-20 | Astec International, Ltd. | Power factor boost converter power supply |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101030798B1 (en) * | 2007-08-22 | 2011-04-27 | 주식회사 실리콘마이터스 | Power factor correction circuit |
WO2010082172A1 (en) | 2009-01-14 | 2010-07-22 | Nxp B.V. | Pfc with high efficiency at low load |
US8644041B2 (en) | 2009-01-14 | 2014-02-04 | Nxp B.V. | PFC with high efficiency at low load |
US9577513B2 (en) | 2011-04-12 | 2017-02-21 | Infineon Technologies Ag | Method for operating a power factor correction circuit |
CN109861519A (en) * | 2019-01-23 | 2019-06-07 | 广东美的制冷设备有限公司 | Power circuit and air conditioner |
Also Published As
Publication number | Publication date |
---|---|
JP2008502299A (en) | 2008-01-24 |
WO2005120202A3 (en) | 2007-03-29 |
US20060044854A1 (en) | 2006-03-02 |
EP1776752A2 (en) | 2007-04-25 |
US7180273B2 (en) | 2007-02-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7180273B2 (en) | Low switching frequency power factor correction circuit | |
US11005361B2 (en) | Control circuit and method of a switching power supply | |
US9847710B2 (en) | Universal system structure for low power adapters | |
US9554431B2 (en) | LED driver | |
US8339055B2 (en) | Inrush current limiter for an LED driver | |
CN109156058B (en) | Half-bridge resonant converter, circuit using same, and corresponding control method | |
US10003254B2 (en) | Digital AC/DC power converter | |
US4831508A (en) | Power supply system having improved input power factor | |
EP0757429B1 (en) | Switched mode power supply with power factor correction | |
US9444246B2 (en) | Power converter with switching element | |
EP2688189A1 (en) | Hybrid adaptive power factor correction schemes for switching power converters | |
JP2017017767A (en) | High efficiency power factor improvement circuit and switching power supply device | |
US8817497B2 (en) | Switching power converter for reducing EMI from ring oscillation and its control method | |
JP5549659B2 (en) | Switching power supply | |
US7212418B1 (en) | Synchronous rectifier control circuit | |
AU2006242563A1 (en) | Electronic ballast having a flyback cat-ear power supply | |
JPH07177745A (en) | Switching regulator | |
JP7279715B2 (en) | Totem-pole single-phase PFC converter | |
GB2412508A (en) | Isolated dc-to-dc converter | |
MXPA05008607A (en) | Switch mode power converter. | |
Bourgeois | Circuits for power factor correction with regards to mains filtering | |
US7729136B2 (en) | Isolated DC-DC converter | |
CN100546160C (en) | The power factor correction circuit of low switching frequency | |
KR100867452B1 (en) | Low switching frequency power factor correction circuit | |
EP0118684B1 (en) | Current spreading circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005757557 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007527657 Country of ref document: JP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020067027311 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580026225.3 Country of ref document: CN |
|
WWP | Wipo information: published in national office |
Ref document number: 1020067027311 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2005757557 Country of ref document: EP |