WO2005120202A2 - Low switching frequency power factor correction circuit - Google Patents

Low switching frequency power factor correction circuit Download PDF

Info

Publication number
WO2005120202A2
WO2005120202A2 PCT/US2005/020005 US2005020005W WO2005120202A2 WO 2005120202 A2 WO2005120202 A2 WO 2005120202A2 US 2005020005 W US2005020005 W US 2005020005W WO 2005120202 A2 WO2005120202 A2 WO 2005120202A2
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
output
frequency
oscillator
signal
Prior art date
Application number
PCT/US2005/020005
Other languages
French (fr)
Other versions
WO2005120202A3 (en
Inventor
Cesare Bocchiola
Massimo Grasso
Toshio Takahashi
Original Assignee
International Rectifier Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Rectifier Corporation filed Critical International Rectifier Corporation
Priority to JP2007527657A priority Critical patent/JP2008502299A/en
Priority to EP05757557A priority patent/EP1776752A2/en
Publication of WO2005120202A2 publication Critical patent/WO2005120202A2/en
Publication of WO2005120202A3 publication Critical patent/WO2005120202A3/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/42Circuits or arrangements for compensating for or adjusting power factor in converters or inverters
    • H02M1/4208Arrangements for improving power factor of AC input
    • H02M1/4225Arrangements for improving power factor of AC input using a non-isolated boost converter
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/42Circuits or arrangements for compensating for or adjusting power factor in converters or inverters
    • H02M1/4208Arrangements for improving power factor of AC input
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • the present invention relates to power factor correction (PFC) methods and circuits.
  • PFC circuits are known in the literature and are applied in a broad range of electronic equipment, ranging from lighting ballast circuits, to switch mode power supplies, to motor drives.
  • Such types of equipment generally require a direct current (DC) input voltage to operate properly, and the DC voltage is usually obtained by rectifying and filtering an alternating current (AC) line voltage.
  • DC direct current
  • AC alternating current
  • any time a non linear load like an input rectifier bridge followed by a filtering capacitor
  • such load produces a distortion of the line current from being sinusoidal and in phase with the line voltage.
  • Such topology is able to shape the input line current to be substantially sinusoidal and in phase with the line voltage, and is able to regulate quite well the output DC voltage versus load (the power drawn by the equipment) and line variations, but has the following drawbacks: a) complex and expensive power electronic circuitry is required; b) high frequency operation generates high frequency EMI; c) the circuitry acts as a "series" connected active filter in between the rectified line voltage and the equipment to be fed, thereby transmitting all the power drawn by the equipment; and d) due to that, and due to the high frequency operation, the boost PFC introduces power losses which, often, are not negligible with respect to the total power losses of the equipment to be fed.
  • both the harmonic correction circuit logic or control circuitry and the logic or control circuitry of any equipment/power stage which is fed by the harmonic correction circuit needs a low voltage DC power supply.
  • Such low voltage supply is usually derived by a dedicated circuit (very often a flyback switching power supply directly fed by the rectified line but sometimes a step-down switching regulator) which adds a significant cost to the whole power conversion chain, and, by switching at high frequency, introduces other EMI.
  • a simple resistive drop is used, which dissipates much more power than the power it actually delivers to the housekeeping circuitry.
  • HCC low switching frequency harmonic correction circuit
  • the invention comprises a power factor correction circuit for driving a switch of a boost type converter circuit having an AC line frequency input, comprising a sense circuit for sensing and comparing the output voltage of the boost type converter circuit to a reference voltage; a circuit responsive to the output of said sense circuit for providing a drive signal for driving said switch, wherein said drive signal comprises a pulsed signal comprising a pulse grouping during each half cycle of the AC line frequency comprising at least one pulse wherein the number of pulses and frequency of the pulses in the pulse grouping changes with the output of said sense circuit up to a threshold value with the pulse width of the pulses being substantially constant; and when said output of said sense circuit has reached said threshold value, the pulse width of said pulses of said pulse grouping are varied in accordance with the output of said sense circuit.
  • the sense circuit comprises an error amplifier having an output and the circuit responsive to the sense circuit comprises an oscillator having an input coupled to the output of the sense circuit and wherein the oscillator produces an oscillator signal driving the switch, the oscillator signal having a maximum frequency of operation corresponding to said threshold value.
  • the circuit is able to achieve good regulation of the output voltage versus both load and line variations in a large range, while keeping harmonics of the line current below limits imposed by International Regulations (mainly European EN61000-3-2 for Class A equipment).
  • the circuit is also able to generate an auxiliary power supply which may be needed by the controller for the correction circuit itself and by other equipment or power stages which are fed by the correction circuit.
  • Fig. 1 show the basic topology described in the papers previously mentioned, and which is considered prior art
  • Fig. 2 show the simulated line current waveform and the relevant low frequency spectra for the circuit of Fig. 1.
  • Fig. 3 show the regulation of the DC output voltage which may be achieved by the prior art circuit versus load variations (for a specific design of the circuit components which also allows harmonics of the line current to comply with regulation limits);
  • Fig. 1 show the basic topology described in the papers previously mentioned, and which is considered prior art
  • Fig. 2 show the simulated line current waveform and the relevant low frequency spectra for the circuit of Fig. 1.
  • FIG. 4 shows an example of the modulation strategy of the invention, which allows achieving very good regulation of the output DC voltage versus line and load variations;
  • Fig. 5 shows a circuit diagram for implementing the modulation strategy of the invention;
  • Fig. 6 show the actual (measured) spectra of the line current achieved by using the modulation strategy described in Fig. 4;
  • Fig. 7 show details of the mode selector circuit of Fig. 5 whose function will be clarified in the following discussion;
  • Fig. 8 shows a more detailed circuit realization including a housekeeping power supply;
  • Fig. 9 show another embodiment of the present invention, where inductor LI is split into two separate sections on the line side of the input bridge.
  • RL represents the equipment to be fed (very often a further power conversion stage) as the "equivalent" load to the harmonic correction ( or power factor correction) circuit.
  • the harmonic correction circuit comprises L1,C1,L2,S1, Dl and D2, while C2 , together with BR1, represent the standard rectifying and filtering stage which, alone, would produce substantial distortion of the line current.
  • Fig. 1 the housekeeping power supply is not shown.
  • switch SI has to be the same for subsequent line half periods. In-fact, if it were different between two subsequent half line periods, the line current would become rich in even harmonics, whose regulation limits are much more stringent than for odd harmonics.
  • modulating switch SI It is, of course already known to change the pulse width.
  • switch S 1 can be driven ON and OFF more than once in each half line period. Pulses may be synchronized or non synchronized with the line voltage zero crossing, or they may be delayed with respect to the line voltage zero crossing by a desired amount.
  • a preferred modulation strategy which maintains low line current distortion while keeping the benefits of achieving DC output voltage regulation versus load and line variations, and limiting the stress on components CI, L2 ,S1 and D2.
  • a preferred modulation strategy has been found to be one where pulses are started with a delay corresponding to a quarter of the half line period (2.5msec with 50Hz line), and are concentrated in a portion (approximately half) of such half-line period (5 msec for 50Hz line), so concentrated around the line voltage peak. This is shown in Fig. 4.
  • the pulses are the gate voltage applied to switch SI which can be an IGBT or mosfet or bipolar transistor.
  • the pulses are the base current.
  • This modulation strategy has been found experimentally. It can in fact be shown that a closed solution to the system of differential equations which govern the circuit behavior does not exist for multiple pulses.
  • Fig. 6 show the harmonic content of the line current, compared with the EN61000-3-2 Class A limits , for the above described four operating conditions.
  • Fig. 6 show the spectra of the line current (limited to 19 th harmonic for sake of clarity) for the proposed circuit, when the optimized pulse strategy, which is another object of the invention, is applied, to maintain constant DC output voltage versus line variations (the four columns for each harmonic number correspond to line current harmonics drawn for four different values of the line voltage between 198 and 254Vac) at constant output power (637W in the example).
  • Zero crossing detector 10 provides short pulses every line voltage zero crossing. Such pulses (whose duration shall preferably be few usec to few tens usec) feed a logic circuit 12 (which may be realized by a monostable multivibrator and logic circuitry or by a microcontroller) which generates a fixed or programmable delay and window for a pulse grouping.
  • Error amplifier EA (14) provides an error signal which is the difference between a reference voltage (Vref : the desired DC output voltage) and the actual DC output voltage at the output of the circuit.
  • Vref the desired DC output voltage
  • Such error signal commands a VCO (voltage controlled oscillator) 16 which provides, for example, a square wave whose frequency increases as the error signal increases.
  • VCO voltage controlled oscillator
  • This frequency which also corresponds to the number of pulses in the grouping window, depends on the design constraints of the circuit.
  • the VCO 16 and the frequency limiter 18 are preferably designed to provide at least one pulse. The reason for this will be explained later on.
  • Power dissipation of the proposed circuit increases as the number of pulses increases. Main sources of power dissipation are the parasitic equivalent series resistance (ESR) of CI, the parasitic resistance of L2, and the conduction losses of the switch SI, plus some loss due to the forward conduction voltage of D2.
  • ESR equivalent series resistance
  • L2 the parasitic resistance of L2
  • the conduction losses of the switch SI plus some loss due to the forward conduction voltage of D2.
  • Power dissipated into LI and Dl is instead almost constant and independent of the number of pulses provided to the control electrode of switch SI.
  • Frequency limiter 18 can also be an integral part of the VCO, i.e., the VCO can be designed in a way to be intrinsically frequency limited.
  • the signal from the VCO/Frequency limiter 16,18 has been described as a square wave of variable frequency. This is not a limitation. A variable frequency sinusoidal waveform can be used instead.
  • a simple comparator (not shown in Fig 5) can be used to provide a square wave signal.
  • the leading edge (or the trailing edge) of this square wave is applied to a monostable multivibrator 20, which provides a control signal to the gate (or base) of SI comprising the pulses of the pulse grouping whose duration is generally only few tens microsec to a few hundred microsec.
  • Pulses are actually provided to the gate (or base) of SI via any kind of suitable driver (not shown in the figure) whose function is to adapt the output impedance of the monostable to the input impedance of SI.
  • the monostable 20 generates pulses whose pulse width must be controlled in a proper way.
  • pulse width is fixed to the minimum value (Tpulse,min) which, in turn, depends on the design constraints of the application.
  • Pulse,min the minimum value which, in turn, depends on the design constraints of the application.
  • pulse width is increased to provide voltage regulation.
  • a mode selector 22 which, in one possible form, is shown in Fig. 7.
  • the block Fmax (30) provides a frequency equal to the maximum frequency set in the VCO/frequency limiter 16,18. The two frequencies must be synchronized with each other.
  • the exclusive-OR 32 output of the two signals provides a series of pulses of variable duration which, when filtered by filter 34, provides an analog signal greater than zero.
  • the exclusive OR provides a constant logic ZERO, which, filtered, provides an analog output signal equal to zero volts.
  • Such signal feeds an operational amplifier 36, which receives on its negative input the output voltage of the error amplifier EA (14) of Fig. 5.
  • the gain of the operational amplifier 36 is set in such way that the signal out of the filter, through resistor Rl, saturates the amplifier 36 internal to the mode selector 22. So, the output of amplifier 36 will be at the maximum level.
  • the output voltage from the filter becomes zero, and the amplifier 36 will simply amplify, with a desired gain, the output voltage from the error amplifier 14.
  • the output signal of amplifier 36 feeds the gate of a signal mosfet 38 (VR in Fig 7) which acts as variable resistance across R4 for the charging of capacitor C ono (40).
  • VR, R4 and Cmono are the components of the monostable multivibrator 20 that select the pulse width of the monostable block, which, in turn, provides the pulses for the control of SI in the circuit of Fig. 5.
  • VCO 16 has not yet reached its maximum frequency
  • the VR resistance will be at the minimum, thus providing a constant pulse width from the monostable with a variable number of pulses based on the VCO frequency and thus variable frequency.
  • the output from EA 14 will start to modulate the ON-resistance of the mosfet VR, thus modulating the pulse width at constant frequency because the VCO is at Fmax.
  • Resistor R4 in parallel to VR will simply assure that, even in case of saturation of the EA 14 output, pulse width is limited to a maximum value. [0075] Too long a pulse width could increase the stress level on components L2,C1,S1 and D2 of Fig. 5. [0076] Thus, as the output voltage of the circuit of Fig. 5 decreases, assuming the maximum frequency has been reached, the output of error amplifier EA will increase causing the output of amplifier 36 to decrease, resulting in increased VR resistance and thus increasing the pulse width, thereby driving the output voltage higher. When the output voltage increases, the error amplifier output will decrease.
  • inductor L2 has been modified to be a transformer, whose turn ratio is chosen to achieve the desired housekeeping DC voltage.
  • the voltage waveform at the transformer's output is rectified by, for example, bridge BR2 and filtered by CH.
  • the energy transferred to the housekeeping power supply depends on the number of pulses, according to the modulation strategy previously described.
  • SI will be driven by one or more pulses with variable width, to regulate output voltage versus line and load variations.
  • a single pulse with minimum width will be generated while at maximum load and minimum line voltage a maximum number of pulses with maximum width will drive SI.
  • the housekeeping power supply output will be variable, not regulated. This is not a problem because, considering the usually low power needed by the logic circuitry, a simple linear voltage regulator will provide regulated voltage required by the logic circuitry itself.
  • diode Dl is changed to a mosfet Ml (see Fig 8). Ml is kept OFF during normal operation, so that its body diode performs the function which was performed by Dl.
  • C2 When in zero load condition, C2 will start to charge until a threshold, but still safe over voltage situation is detected by comparator COMP1. When the threshold is reached, the output of COMP1 will then switch Ml ON.
  • a P-channel mosfet has been used for Ml.
  • the output of COMPl can very easily drive this mosfet by using a couple of resistors (R5 and R7).
  • R5 and R7 resistors
  • N-channel device can be used, increasing a bit the gate drive complexity, for example, by using a charge pump or bootstrap type supply.
  • Fig. 9 shows the circuit of Fig. 8 wherein the inductor LI has been split and moved to the input to limit common mode noise.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)
  • Rectifiers (AREA)

Abstract

A power factor correction circuit for driving a switch of a boost type converter circuit having an AC line frequency input, comprising a sense circuit for sensing and comparing the output voltage of the boost type converter circuit to a reference voltage, a circuit responsive to the output of the sense circuit for providing a drive signal for driving the switch, wherein the drive signal comprises a pulsed signal comprising a pulse grouping during each half cycle of the AC line frequency comprising at least one pulse wherein the number of pulses and frequency of the pulses of the pulse grouping changes with the output of the sense circuit up to a threshold value with the pulse width of the pulses being substantially constant; and when the output of the sense circuit has reached the threshold value, the pulse width of the pulses of the pulse grouping are varied in accordance with the output of the sense circuit.

Description

LOW SWITCHING FREQUENCY POWER FACTOR CORRECTION CIRCUIT
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit and priority of U.S. Provisional patent application Serial No. 60/642,826 filed January 11, 2005 entitled LOW SWITCHING FREQUENCY POWER FACTOR CORRECTION CIRCUIT, U.S. Provisional patent application Serial No. 60/638,125 filed December 22, 2004 entitled LOW SWITCHING FREQ ENCY POWER FACTOR CORRECTION CIRCUIT, and U.S. Provisional patent application Serial No. 60/578,010 filed June 7, 2004 entitled LOW SWITCHING FREQUENCY POWER FACTOR CORRECTION CIRCUIT, the entire disclosures of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION [0002] The present invention relates to power factor correction (PFC) methods and circuits. PFC circuits are known in the literature and are applied in a broad range of electronic equipment, ranging from lighting ballast circuits, to switch mode power supplies, to motor drives. [0003] Such types of equipment generally require a direct current (DC) input voltage to operate properly, and the DC voltage is usually obtained by rectifying and filtering an alternating current (AC) line voltage. [0004] However, any time a non linear load (like an input rectifier bridge followed by a filtering capacitor) is applied to the AC line, such load produces a distortion of the line current from being sinusoidal and in phase with the line voltage. [0005] Such distortion has to be limited for several reasons, but mainly to reduce the losses in the line distribution network as well as the electro-magnetic interference (EMI). [0006] Various countries (especially Europe) have issued regulations which define limits to the harmonic content of the current absorbed by any kind of equipment connected to the main distribution network (the AC line), with classifications which apply to different equipment and diversely limit such harmonic content. [0007] For that reason, various types of power factor or harmonic correction circuits (active or passive) have been developed which, added at the input of the equipment, make the equipment compliant with such regulation limits. [0008] For non cost sensitive applications, a properly controlled boost PFC topology is usually applied. Such topology is able to shape the input line current to be substantially sinusoidal and in phase with the line voltage, and is able to regulate quite well the output DC voltage versus load (the power drawn by the equipment) and line variations, but has the following drawbacks: a) complex and expensive power electronic circuitry is required; b) high frequency operation generates high frequency EMI; c) the circuitry acts as a "series" connected active filter in between the rectified line voltage and the equipment to be fed, thereby transmitting all the power drawn by the equipment; and d) due to that, and due to the high frequency operation, the boost PFC introduces power losses which, often, are not negligible with respect to the total power losses of the equipment to be fed. For a motor drive, for example, electrical to mechanical energy conversion efficiency is greatly reduced. [0009] On the other hand, cost sensitive applications which handle limited amounts of power (below 1 HP) try to avoid the use of such expensive active PFC methods and only use passive filters (usually inductors) in series with the line (before or after the rectifying bridge) at the input of the equipment. [0010] Such "passive" filters, have several drawbacks: a) they are bulky (and sometime expensive); b) they also transmit all the power consumed by the equipment, so dissipate significant power; c) they constitute a series impedance at the equipment's input, thereby reducing the DC voltage available at the equipment itself; furthermore, the voltage drop generated by such series impedance changes with the load. For example: for a motor drive, if the motor requires more torque (hence current) at high speed, the voltage available to the motor goes down (while, at high speed, more voltage would be required). [0011] In the recent past, some " low switching frequency " or "line frequency" active filters have been proposed. [0012] One example is reported in the paper : " A Double-Line- Frequency Commutated Rectifier Complying with IEC-1000-3-2 Standards" by Jose' Antenor Pomilio , School of Electrical and Computer Engineering , University of Campinas (Brasil) and Giorgio Spiazzi, Department of Electronics and Informatics, University of Padova (Italy). Such methods have the general advantage that only part of the power drawn by the equipment is transmitted by the "active" filter, which then dissipates very little power itself. Also, the main filter inductor may be much smaller and cheaper when compared to the one used in a simple passive filter. The circuit switches at line frequency, so power dissipation due to switching losses is further greatly reduced. Finally, such methods generally provide quite good regulation of the output voltage of the filter stage versus load, but, when the auxiliary switch is being driven only once for every line half period as described in the paper, have the general drawback that regulation of the output voltage versus the input (line) voltage variations is very poor. [0013] Another aspect to be considered in cost-sensitive applications is the housekeeping power supply for peripheral circuits such as logic and control circuits. Generally speaking, both the harmonic correction circuit logic or control circuitry and the logic or control circuitry of any equipment/power stage which is fed by the harmonic correction circuit needs a low voltage DC power supply. Such low voltage supply is usually derived by a dedicated circuit (very often a flyback switching power supply directly fed by the rectified line but sometimes a step-down switching regulator) which adds a significant cost to the whole power conversion chain, and, by switching at high frequency, introduces other EMI. In other cases, a simple resistive drop is used, which dissipates much more power than the power it actually delivers to the housekeeping circuitry. SUMMARY OF THE INVENTION [0014] It is therefore a primary objective of the invention to provide a method for limiting the harmonics of the line current by using a low switching frequency harmonic correction circuit (HCC), which only transmits a part of the total power drawn by the equipment to be fed, and which is able to provide good line and load regulation of the output DC voltage which feeds the equipment. [0015] It is another objective of the invention to integrate the housekeeping power supply into the structure of the harmonic correction circuitry and provide an efficient housekeeping power supply which also does not generate substantial additional EMI. [0016] A method and apparatus for limiting the harmonics of the line current by using a low switching frequency power factor correction or harmonic correction circuit (HCC) is disclosed herein. The invention comprises a power factor correction circuit for driving a switch of a boost type converter circuit having an AC line frequency input, comprising a sense circuit for sensing and comparing the output voltage of the boost type converter circuit to a reference voltage; a circuit responsive to the output of said sense circuit for providing a drive signal for driving said switch, wherein said drive signal comprises a pulsed signal comprising a pulse grouping during each half cycle of the AC line frequency comprising at least one pulse wherein the number of pulses and frequency of the pulses in the pulse grouping changes with the output of said sense circuit up to a threshold value with the pulse width of the pulses being substantially constant; and when said output of said sense circuit has reached said threshold value, the pulse width of said pulses of said pulse grouping are varied in accordance with the output of said sense circuit. [0017] In a preferred embodiment, the sense circuit comprises an error amplifier having an output and the circuit responsive to the sense circuit comprises an oscillator having an input coupled to the output of the sense circuit and wherein the oscillator produces an oscillator signal driving the switch, the oscillator signal having a maximum frequency of operation corresponding to said threshold value. [0018] The circuit is able to achieve good regulation of the output voltage versus both load and line variations in a large range, while keeping harmonics of the line current below limits imposed by International Regulations (mainly European EN61000-3-2 for Class A equipment). The circuit is also able to generate an auxiliary power supply which may be needed by the controller for the correction circuit itself and by other equipment or power stages which are fed by the correction circuit.
BRIEF DESCRIPTION OF THE DRAWINGS [0019] The objects of the invention will be more clear by reviewing the included drawings, in which: [0020] Fig. 1 show the basic topology described in the papers previously mentioned, and which is considered prior art; [0021] Fig. 2 show the simulated line current waveform and the relevant low frequency spectra for the circuit of Fig. 1. By a proper choice of the values of the components in Fig. 1, the harmonics of the line current may be reduced to comply with the regulations limits; [0022] Fig. 3 show the regulation of the DC output voltage which may be achieved by the prior art circuit versus load variations (for a specific design of the circuit components which also allows harmonics of the line current to comply with regulation limits); [0023] Fig. 4 shows an example of the modulation strategy of the invention, which allows achieving very good regulation of the output DC voltage versus line and load variations; [0024] Fig. 5 shows a circuit diagram for implementing the modulation strategy of the invention; [0025] Fig. 6 show the actual (measured) spectra of the line current achieved by using the modulation strategy described in Fig. 4; [0026] Fig. 7 show details of the mode selector circuit of Fig. 5 whose function will be clarified in the following discussion; [0027] Fig. 8 shows a more detailed circuit realization including a housekeeping power supply; and [0028] Fig. 9 show another embodiment of the present invention, where inductor LI is split into two separate sections on the line side of the input bridge. [0029] Other features and advantages of the present invention will become apparent from the following description of the invention which refers to the accompanying drawings.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS OF THE
INVENTION [0030] In Fig.l , which is a prior art circuit, RL represents the equipment to be fed (very often a further power conversion stage) as the "equivalent" load to the harmonic correction ( or power factor correction) circuit. The harmonic correction circuit comprises L1,C1,L2,S1, Dl and D2, while C2 , together with BR1, represent the standard rectifying and filtering stage which, alone, would produce substantial distortion of the line current. In Fig. 1 , the housekeeping power supply is not shown. [0031] Referring to Fig. 1, it is clear that the circuit of Fig. 1 has several "degree of freedom" with respect to how the switch SI can be driven ON and OFF during each line half-period. [0032] Firstly, the modulation of switch SI has to be the same for subsequent line half periods. In-fact, if it were different between two subsequent half line periods, the line current would become rich in even harmonics, whose regulation limits are much more stringent than for odd harmonics. [0033] Given this constraint, there are a number of possibilities for modulating switch SI. It is, of course already known to change the pulse width. Moreover, there are other possibilities for modulating switch SI. For example, switch S 1 can be driven ON and OFF more than once in each half line period. Pulses may be synchronized or non synchronized with the line voltage zero crossing, or they may be delayed with respect to the line voltage zero crossing by a desired amount. Further, they can be "grouped" in the sense that their distribution across the half line period may not be necessarily uniform. [0034] Every time switch SI in turned ON, energy is accumulated into inductor L2 by slightly discharging capacitor CI. Then energy stored in L2 is transferred back to the capacitor C2 via diode D2 and thus to the load RL when switch SI is turned OFF. [0035] Prior art describes that, by increasing pulse duration (or width), more energy is stored into L2 and thus there is more "boost" effect which increases the voltage on capacitor C2 (the DC output voltage). On the other hand, by just increasing pulse width, more stress occurs on capacitor CI, inductor L2 and switch SI (and, partially, also on diode D2). [0036] According to one aspect of the invention, by increasing the number of pulses and leaving the pulse width unchanged, one can achieve the same effect but without stressing the above indicated components. [0037] Further, according to the invention, by combining changing pulse width and pulse number or frequency, very good regulation of the DC output voltage can be achieved not only for load variations, but also for line variation over a large range (for example : 198Vrms to 254Vrms). [0038] On the other hand, increasing pulse number to more than one pulse for each line half -period, increases line current distortion. Thus, a preferred modulation strategy is disclosed which maintains low line current distortion while keeping the benefits of achieving DC output voltage regulation versus load and line variations, and limiting the stress on components CI, L2 ,S1 and D2. [0039] A preferred modulation strategy has been found to be one where pulses are started with a delay corresponding to a quarter of the half line period (2.5msec with 50Hz line), and are concentrated in a portion (approximately half) of such half-line period (5 msec for 50Hz line), so concentrated around the line voltage peak. This is shown in Fig. 4. In Fig. 4, the pulses are the gate voltage applied to switch SI which can be an IGBT or mosfet or bipolar transistor. In case of a bipolar transistor, the pulses are the base current. [0040] This modulation strategy has been found experimentally. It can in fact be shown that a closed solution to the system of differential equations which govern the circuit behavior does not exist for multiple pulses. [0041] An example of how the circuit can regulate output DC voltage is now provided. [0042] At Vline = 254V, 1 pulse with a 60usec duration and delayed by 2.5msec with respect to the line voltage zero crossing provides a 336V output with 637W effective output power. [0043] Going down to 230V, 10 pulses of 60us duration are needed to maintain the same output voltage. [0044] Going further down to 198V, 10 pulses of HOus duration or 15 pulses of 80us duration or any other combination of pulse number and pulse width is available to provide a 336 Voutput. [0045] Fig. 6 show the harmonic content of the line current, compared with the EN61000-3-2 Class A limits , for the above described four operating conditions. [0046] Fig. 6 show the spectra of the line current (limited to 19th harmonic for sake of clarity) for the proposed circuit, when the optimized pulse strategy, which is another object of the invention, is applied, to maintain constant DC output voltage versus line variations (the four columns for each harmonic number correspond to line current harmonics drawn for four different values of the line voltage between 198 and 254Vac) at constant output power (637W in the example). [0047] The last column for each harmonic number in Fig 6 are the limits as per EN61000-3-2 Class A, here reported for sake of clarity. [0048] Now referring to Fig. 5, a preferred circuit to realize such combination of pulse number and pulse duration is described. [0049] Zero crossing detector 10 provides short pulses every line voltage zero crossing. Such pulses (whose duration shall preferably be few usec to few tens usec) feed a logic circuit 12 (which may be realized by a monostable multivibrator and logic circuitry or by a microcontroller) which generates a fixed or programmable delay and window for a pulse grouping. Such circuit will generate the window for the pulse grouping, i.e., the window within which the pulses of the pulse grouping can be applied to the gate (or base) of SI by the control circuit. [0050] Error amplifier EA (14) provides an error signal which is the difference between a reference voltage (Vref : the desired DC output voltage) and the actual DC output voltage at the output of the circuit. [0051] Such error signal commands a VCO (voltage controlled oscillator) 16 which provides, for example, a square wave whose frequency increases as the error signal increases. [0052] Since the frequency could become very high (mainly when the circuit is first connected to the line voltage and capacitor C2 is fully discharged), a frequency limiter 18 is provided which limits the frequency to a reasonable level. This frequency, which also corresponds to the number of pulses in the grouping window, depends on the design constraints of the circuit. [0053] The VCO 16 and the frequency limiter 18 are preferably designed to provide at least one pulse. The reason for this will be explained later on. [0054] Power dissipation of the proposed circuit increases as the number of pulses increases. Main sources of power dissipation are the parasitic equivalent series resistance (ESR) of CI, the parasitic resistance of L2, and the conduction losses of the switch SI, plus some loss due to the forward conduction voltage of D2. [0055] Power dissipated into LI and Dl is instead almost constant and independent of the number of pulses provided to the control electrode of switch SI. [0056] Thus, depending on the design of L2,C1,S1 and D2, one may want to limit the power dissipation by limiting the maximum number of pulses. This will limit the range of input voltage and load where constant VoutDC may be achieved but the best trade-off depends on the specific application requirements. [0057] Frequency limiter 18 can also be an integral part of the VCO, i.e., the VCO can be designed in a way to be intrinsically frequency limited. [0058] The signal from the VCO/Frequency limiter 16,18 has been described as a square wave of variable frequency. This is not a limitation. A variable frequency sinusoidal waveform can be used instead. In this case, a simple comparator (not shown in Fig 5) can be used to provide a square wave signal. [0059] The leading edge (or the trailing edge) of this square wave is applied to a monostable multivibrator 20, which provides a control signal to the gate (or base) of SI comprising the pulses of the pulse grouping whose duration is generally only few tens microsec to a few hundred microsec. [0060] Pulses are actually provided to the gate (or base) of SI via any kind of suitable driver (not shown in the figure) whose function is to adapt the output impedance of the monostable to the input impedance of SI. [0061] The monostable 20 generates pulses whose pulse width must be controlled in a proper way. [0062] In particular, until the frequency has not yet reached its maximum, pulse width is fixed to the minimum value (Tpulse,min) which, in turn, depends on the design constraints of the application. When the frequency has reached its maximum, and the frequency limiter starts working, pulse width is increased to provide voltage regulation. [0063] This is performed by a mode selector 22, which, in one possible form, is shown in Fig. 7. [0064] With reference to Fig. 7, the block Fmax (30) provides a frequency equal to the maximum frequency set in the VCO/frequency limiter 16,18. The two frequencies must be synchronized with each other. [0065] Assuming the two frequencies are square waves with 50% duty cycle, when the VCO frequency is lower than Fmax, the exclusive-OR 32 output of the two signals provides a series of pulses of variable duration which, when filtered by filter 34, provides an analog signal greater than zero. [0066] When the two frequencies are equal to each other, the exclusive OR provides a constant logic ZERO, which, filtered, provides an analog output signal equal to zero volts. [0067] Such signal feeds an operational amplifier 36, which receives on its negative input the output voltage of the error amplifier EA (14) of Fig. 5. [0068] When the VCO frequency and Fmax are different, the gain of the operational amplifier 36 is set in such way that the signal out of the filter, through resistor Rl, saturates the amplifier 36 internal to the mode selector 22. So, the output of amplifier 36 will be at the maximum level. [0069] When the two frequencies are equal, the output voltage from the filter becomes zero, and the amplifier 36 will simply amplify, with a desired gain, the output voltage from the error amplifier 14. [0070] The output signal of amplifier 36 feeds the gate of a signal mosfet 38 (VR in Fig 7) which acts as variable resistance across R4 for the charging of capacitor C ono (40). [0071] VR, R4 and Cmono are the components of the monostable multivibrator 20 that select the pulse width of the monostable block, which, in turn, provides the pulses for the control of SI in the circuit of Fig. 5. [0072] In this way, when VCO 16 has not yet reached its maximum frequency, the VR resistance will be at the minimum, thus providing a constant pulse width from the monostable with a variable number of pulses based on the VCO frequency and thus variable frequency. [0073] When the VCO frequency has reached Fmax, the output from EA 14 will start to modulate the ON-resistance of the mosfet VR, thus modulating the pulse width at constant frequency because the VCO is at Fmax. [0074] Resistor R4 in parallel to VR will simply assure that, even in case of saturation of the EA 14 output, pulse width is limited to a maximum value. [0075] Too long a pulse width could increase the stress level on components L2,C1,S1 and D2 of Fig. 5. [0076] Thus, as the output voltage of the circuit of Fig. 5 decreases, assuming the maximum frequency has been reached, the output of error amplifier EA will increase causing the output of amplifier 36 to decrease, resulting in increased VR resistance and thus increasing the pulse width, thereby driving the output voltage higher. When the output voltage increases, the error amplifier output will decrease. Assuming the frequency of the VCO is at a maximum, this will result in an increased output from amplifier 36, causing the VR resistance to decrease, resulting in a reduced pulse width and driving the output voltage lower. [0077] In case of no load at the output of the circuit of Fig. 5, error amplifier 14 will command the VCO to minimum frequency (one pulse every line half -period) and the monostable will generate a pulse with the minimum designed width. [0078] The behavior in case of no load conditions is important for the following discussion about the housekeeping power supply. [0079] Before discussing the housekeeping supply, the case where the input voltage is very low or the desired output voltage is very high needs to be examined. In this case, to achieve more boost action, Fmax has to be selected to be relatively high. Frequencies Fmax above 1 kHz are possible but, in that case, high frequency harmonics could start to appear in the line current spectra. More particularly, differential mode electro-magnetic noise as well as common mode electro-magnetic noise will start to be present. [0080] While differential mode noise is well filtered by LI (which, together with CI also acts as a high frequency input filter), common mode noise is more difficult to predict because it strongly depends on leakage paths to Earth potential (possibly including parasitic capacitances of LI due to its physical construction). [0081] It is well known that common mode noise can be reduced by inserting a common mode inductor at the converter's input or, simply, by balancing the inductive impedance at the same input. [0082] Thus, by moving LI from the diode's bridge output side to its input side, and by splitting it into two separate but equal inductors each one equal to half of the original LI value, while not altering in any way the behavior of the circuit, may have the added benefit of limiting the common mode noise eventually generated in case of high Fmax values. This is shown in Fig. 9. [0083] Now with reference to Fig. 8, it may be seen that inductor L2 has been modified to be a transformer, whose turn ratio is chosen to achieve the desired housekeeping DC voltage. The voltage waveform at the transformer's output is rectified by, for example, bridge BR2 and filtered by CH. [0084] The energy transferred to the housekeeping power supply depends on the number of pulses, according to the modulation strategy previously described. [0085] Thus, when the correction circuit is operating with a certain load (different form zero), SI will be driven by one or more pulses with variable width, to regulate output voltage versus line and load variations. At minimum load and maximum line voltage, a single pulse with minimum width will be generated while at maximum load and minimum line voltage a maximum number of pulses with maximum width will drive SI. [0086] In that sense, the housekeeping power supply output will be variable, not regulated. This is not a problem because, considering the usually low power needed by the logic circuitry, a simple linear voltage regulator will provide regulated voltage required by the logic circuitry itself. [0087] But, in the case of a completely zero load, even a single pulse on SI, with a minimum width, can provide a boost action which is too great. This could cause dangerous over voltages across capacitor C2 and the following equipment/power stages. [0088] To avoid this, diode Dl is changed to a mosfet Ml (see Fig 8). Ml is kept OFF during normal operation, so that its body diode performs the function which was performed by Dl. When in zero load condition, C2 will start to charge until a threshold, but still safe over voltage situation is detected by comparator COMP1. When the threshold is reached, the output of COMP1 will then switch Ml ON. [0089] With Ml ON, energy stored into L2 will be diverted back to CI, instead of being delivered to C2. In this way, C2 and the following equipment/power stages will be kept at a safe voltage. [0090] At the same time, L2 will always be operated at least once every half line period, thereby assuring a proper energy transfer to the housekeeping output. [0091] COMP1 should have a proper hysteresis (represented by R6 in Fig 8). As soon as Ml is driven ON, the output voltage will fall to a level which is equal to the peak line voltage. COMPl must continue to drive Ml ON in these conditions. [0092] Then, in case a load is applied again at the output, the output voltage will rapidly go down and COMPl will reset to switch Ml OFF. Error amplifier EA will now go out of saturation and normal operation will be restored. [0093] All these transients are not very critical. The described circuit is very fail-safe in case Ml fails in a short condition or in case COMPl fails in driving Ml always ON. If this happens, the output voltage will not rise to the level commanded by EA. EA will try to command the maximum pulse frequency and width, and there will be some power dissipation into the circuit of CI, L2, SI and D2 but within the design limits. The circuit will continue to provide harmonic correction but will not be able to the regulate output voltage. Nevertheless, no circuit damage will occur. [0094] In Fig 8, a P-channel mosfet has been used for Ml. The output of COMPl can very easily drive this mosfet by using a couple of resistors (R5 and R7). Of course also an N-channel device can be used, increasing a bit the gate drive complexity, for example, by using a charge pump or bootstrap type supply. [0095] Fig. 9 shows the circuit of Fig. 8 wherein the inductor LI has been split and moved to the input to limit common mode noise. [0096] Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. Therefore the present invention should be limited not by the specific disclosure herein, but only by the appended claims.

Claims

WHAT IS CLAIMED IS: 1. A power factor correction circuit for driving a switch of a boost type converter circuit having an AC input at a line frequency, comprising: a sense circuit for sensing and comparing the output voltage of the boost type converter circuit to a reference voltage; a circuit responsive to the output of said sense circuit for providing a drive signal for driving said switch, wherein said drive signal comprises a pulsed signal comprising a pulse grouping during each half cycle of the AC line frequency comprising at least one pulse wherein the number of pulses and frequency of the pulses of the pulse grouping changes with the output of said sense circuit up to a threshold value with the pulse width of the pulses being substantially constant; and when said output of the sense circuit has reached said threshold value, the pulse width of said pulses of said pulse grouping are varied in accordance with the output of said sense circuit.
2. The circuit of claim 1, wherein said sense circuit comprises an error amplifier having an output and the circuit responsive to the sense circuit comprises an oscillator having an input coupled to the output of the sense circuit and wherein the oscillator provides an oscillator signal driving the switch, the oscillator signal having a maximum frequency of operation corresponding to said threshold value.
3. The circuit of claim 2, wherein said circuit responsive to the output of said sense circuit further comprises a circuit for varying the number of pulses of said drive signal when said oscillator frequency is below said maximum frequency; and for varying said pulse width of said drive signal when said oscillator frequency has reached said maximum frequency and the output of said error amplifier varies.
4. The circuit of claim 2, wherein, as the output of the error amplifier increases, the frequency of the oscillator signal increases up to said maximum frequency; and when said maximum frequency of said oscillator is reached, and the output of said error amplifier continues to increase, the pulse width of said pulses of said pulse grouping is increased.
5. The circuit of claim 2, wherein the circuit responsive to the sense circuit further comprises: a mode selector circuit responsive to the oscillator frequency for changing said drive signal from a pulse grouping of varying frequency to a fixed frequency pulse grouping where the pulse width of the pulse grouping varies once said oscillator frequency has reached said maximum frequency.
6. The circuit of claim 5, wherein the circuit responsive to the sense circuit comprises a circuit for limiting the frequency of said oscillator and a pulse generation circuit receiving said frequency limited output of the oscillator for generating said pulse grouping.
7. The circuit of claim 6, wherein the pulse generation circuit comprises a multivibrator circuit.
8. The circuit of claim 2, further comprising a window generation circuit for providing a time window when said oscillator produces an output to a predefined portion of each half cycle of the AC line frequency.
9. The circuit of claim 8, wherein the window generation circuit comprises a circuit for delaying the window by a predefined delay time after a zero crossing of said line frequency AC input.
10. The circuit of claim 9, further comprising a zero crossing detector for detecting the zero crossings of said AC line input.
11. The circuit of claim 2, wherein said oscillator comprises a voltage controlled oscillator.
12. The circuit of claim 7, wherein the mode selector circuit comprises a circuit for providing said oscillator output to drive said switch with pulses of constant pulse width when said oscillator output varies below said maximum frequency in response to said error amplifier output; and a further circuit for varying the pulse width of said pulses of said drive signal when said oscillator frequency has reached said maximum frequency when said output of said error amplifier varies.
13. The circuit of claim 12, wherein said further circuit comprises a circuit providing an oscillator signal at said maximum frequency as a reference signal; and a circuit comparing said maximum frequency reference signal to said oscillator output and for producing a first output when the oscillator frequency is below said maximum frequency and producing a second output when the oscillator frequency equals said maximum value.
14. The circuit of claim 13, wherein said comparing circuit comprises a logic circuit and a filter circuit providing an output to an amplifier such that the amplifier is saturated when the oscillator frequency is below the maximum frequency and the output to the amplifier is approximately zero when the oscillator frequency equals the maximum frequency.
15. The circuit of claim 14, wherein the logic circuit comprises an exclusive OR circuit receiving said oscillator output at one input and said frequency reference signal at a second input.
16. The circuit of claim 15, wherein said amplifier provides an output to said multivibrator to change the pulse width of pulses generated by said multivibrator.
17. The circuit of claim 1, further comprising a protection circuit for preventing an output voltage of said boost type converter circuit from exceeding a specified value.
18. The circuit of claim 17, wherein the boost type converter circuit comprises a boost inductance in series with a boost diode and coupling an output of an AC rectifier to the output of the boost type converter circuit, and said protection circuit comprises a circuit comparing said output voltage of said boost type converter circuit to an overvoltage limit reference value, and for turning on a controlled switch disposed in parallel with the series connection of the boost inductance and the boost diode coupling the output of the AC rectifier to the output of the boost type converter circuit, thereby transferring charge at the output of said boost type converter circuit to an input capacitor if said output voltage exceeds a predefined limit.
19. The circuit of claim 1, further comprising a second power supply for providing a second output voltage, said second power supply being fed from a winding inductively coupled to said boost inductance.
20. The circuit of claim 18, further comprising an input inductance coupled between said AC rectifier and said boost inductance for filtering noise.
21. The circuit of claim 20, further comprising an input capacitance coupled to said input inductance for filtering noise.
22. The circuit of claim 18, further comprising an input inductance coupled in series in each line of said AC input coupling each said line to said AC rectifier.
23. A method for driving a switch of a boost type converter circuit having an AC input at a line frequency, to reduce harmonies in the AC input, comprising: sensing and comparing the output voltage of the boost type converter circuit to a reference voltage and producing an error signal; providing a drive signal for driving said switch, wherein said drive signal comprises a pulsed signal comprising a pulse grouping during each half cycle of the AC line frequency comprising at least one pulse wherein the number of pulses and frequency of the pulses of the pulse grouping changes with the error signal up to a threshold value with the pulse width of the pulses being substantially constant; and when said threshold value has been reached, the pulse width of said pulses of said pulse grouping are varied in accordance with variation in, said error signal.
24. The method of claim 23, wherein said step of sensing comprises providing an error amplifier having said error signal as an output and the step of providing a drive signal comprises generating an oscillator signal having a maximum frequency of operation corresponding to said threshold value.
25. The method of claim 24, wherein said step of providing a drive signal comprises varying the number of pulses of said drive signal when said oscillator signal frequency is below said maximum frequency; and varying said pulse width of said drive signal when said oscillator signal frequency has reached said maximum frequency and the output of said error amplifier varies.
26. The method of claim 24, wherein, as the output of the error amplifier increases, the frequency of the oscillator signal increases up to said maximum frequency; and when said maximum frequency of said oscillator signal is reached, and the output of said error amplifier continues to increase, the pulse width of said pulses of said pulse grouping is increased.
27. The method of claim 24, wherein the step of providing drive signal further comprises: changing said drive signal from a pulse grouping of varying frequency to a fixed frequency pulse grouping where the pulse width of the pulse grouping varies when said oscillator signal frequency has reached said maximum frequency.
28. The method of claim 27, further comprising limiting the frequency of said oscillator signal and receiving said frequency limited oscillator signal to generate said pulse grouping.
29. The method of claim 24, further comprising providing a limited time window during which said oscillator signal is produced to a predefined portion of each half cycle of the AC line frequency.
30. The method of claim 29, wherein the step of providing a time window further comprises delaying the window by a predefined delay time after a zero crossing of said line frequency AC input.
31. The method of claim 30, further comprising detecting the zero crossings of said AC line input.
32. The method of claim 27, wherein said step of changing said drive signal comprises providing said oscillator signal to drive said switch with pulses of constant pulse width when said oscillator signal varies below said maximum frequency in response to said error amplifier output; and varying the pulse width of said pulses of said drive signal when said oscillator signal frequency has reached said maximum frequency when said output of said error amplifier varies.
33. The method of claim 32, wherein said step of varying the pulse width comprises: providing an oscillator reference signal at said maximum frequency; and comparing said maximum frequency reference signal to said oscillator signal and producing a first output when the oscillator signal frequency is below said maximum frequency and producing a second output when the oscillator frequency equals said maximum value.
34. The method of claim 33, wherein said step of comparing comprises providing an output to an amplifier such that the amplifier is saturated when the oscillator signal frequency is below the maximum frequency and the output to the amplifier is approximately zero when the oscillator frequency equals the maximum frequency.
35. The method of claim 34, wherein the step of comparing comprises exclusive ORing said oscillator signal and said oscillator reference signal.
36. The method of claim 35, wherein said amplifier output changes the pulse width of pulses generated by a multivibrator.
37. The method of claim 23, further comprising preventing an output voltage of said boost type converter circuit from exceeding a specified value.
38. The method of claim 37, wherein the boost type converter circuit comprises a boost inductance in series with a boost diode and coupling an output of an AC rectifier to the output of the boost type converter circuit, and said step of preventing comprises comparing said output voltage of said boost type converter circuit to an overvoltage limit reference value, and turning on a controlled switch disposed in parallel with the series connection of the boost inductance and the boost diode coupling the output of the AC rectifier to the output of the boost type converter circuit, thereby transferring charge at the output of said boost type converter circuit to an input capacitor if said output voltage exceeds a predefined limit.
39. The method of claim 23, further comprising providing a second output voltage, said second output voltage being fed from a winding inductively coupled to said boost inductance.
40. The method of claim 23, further comprising providing an input inductance between said AC rectifier and said boost inductance for filtering noise.
41. The method of claim 40, further comprising providing an input capacitance coupled to said input inductance for filtering noise.
42. The method of claim 38, further comprising providing an input inductance in series in each line of said AC input coupling each said line to said AC rectifier.
PCT/US2005/020005 2004-06-07 2005-06-07 Low switching frequency power factor correction circuit WO2005120202A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2007527657A JP2008502299A (en) 2004-06-07 2005-06-07 Low switching frequency power factor correction circuit
EP05757557A EP1776752A2 (en) 2004-06-07 2005-06-07 Low switching frequency power factor correction circuit

Applications Claiming Priority (8)

Application Number Priority Date Filing Date Title
US57801004P 2004-06-07 2004-06-07
US60/578,010 2004-06-07
US63812504P 2004-12-22 2004-12-22
US60/638,125 2004-12-22
US64282605P 2005-01-11 2005-01-11
US60/642,826 2005-01-11
US11/145,683 US7180273B2 (en) 2004-06-07 2005-06-06 Low switching frequency power factor correction circuit
US11/145,683 2005-06-06

Publications (2)

Publication Number Publication Date
WO2005120202A2 true WO2005120202A2 (en) 2005-12-22
WO2005120202A3 WO2005120202A3 (en) 2007-03-29

Family

ID=35503607

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/020005 WO2005120202A2 (en) 2004-06-07 2005-06-07 Low switching frequency power factor correction circuit

Country Status (4)

Country Link
US (1) US7180273B2 (en)
EP (1) EP1776752A2 (en)
JP (1) JP2008502299A (en)
WO (1) WO2005120202A2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010082172A1 (en) 2009-01-14 2010-07-22 Nxp B.V. Pfc with high efficiency at low load
KR101030798B1 (en) * 2007-08-22 2011-04-27 주식회사 실리콘마이터스 Power factor correction circuit
US9577513B2 (en) 2011-04-12 2017-02-21 Infineon Technologies Ag Method for operating a power factor correction circuit
CN109861519A (en) * 2019-01-23 2019-06-07 广东美的制冷设备有限公司 Power circuit and air conditioner

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1634364A1 (en) * 2003-06-03 2006-03-15 Koninklijke Philips Electronics N.V. Dc-dc-converter
EP2031726A1 (en) * 2007-08-28 2009-03-04 Hewlett-Packard Development Company, L.P. High line tolerant power conversion device comprising an internal switch for the protection of sub-devices
US20090092502A1 (en) * 2007-10-08 2009-04-09 Emerson Climate Technologies, Inc. Compressor having a power factor correction system and method
US8459053B2 (en) 2007-10-08 2013-06-11 Emerson Climate Technologies, Inc. Variable speed compressor protection system and method
EP2248251A4 (en) * 2008-02-28 2013-07-24 Hewlett Packard Development Co Method and apparatus for converting ac power to dc power
US20110115454A1 (en) * 2008-04-08 2011-05-19 Benedict Melvin K Voltage regulator
ITMI20081066A1 (en) * 2008-06-13 2009-12-14 St Microelectronics Srl METHOD OF CONTROL OF A VOLTAGE REGULATOR, IN PARTICULAR A MULTI-PHASE INTERLEAVING CONVERTER, AND A RELATIVE CONTROLLER
US7923973B2 (en) 2008-09-15 2011-04-12 Power Integrations, Inc. Method and apparatus to reduce line current harmonics from a power supply
US8629716B2 (en) * 2008-09-19 2014-01-14 Agency For Science, Technology And Research Modulator, demodulator and modulator-demodulator
US8089788B2 (en) * 2008-09-30 2012-01-03 Intel Corporation Switched capacitor voltage regulator having multiple conversion ratios
US8040114B2 (en) 2008-11-07 2011-10-18 Power Integrations, Inc. Method and apparatus to increase efficiency in a power factor correction circuit
US8004262B2 (en) 2008-11-07 2011-08-23 Power Integrations, Inc. Method and apparatus to control a power factor correction circuit
US8129958B2 (en) * 2009-03-25 2012-03-06 Evergreen Micro Devices Co., Ltd. Transition mode power factor correction device with built-in automatic total harmonic distortion reduction feature
EP2360824B1 (en) * 2009-12-31 2015-08-26 Nxp B.V. Controller for a power conversion circuit
US8098503B2 (en) 2010-02-09 2012-01-17 Power Integrations, Inc. Method and apparatus to control a power converter having a low loop bandwidth
US8576583B2 (en) * 2010-09-17 2013-11-05 Fairchild Semiconductor Corporation Sampled charge control for resonant converter
CN102447381B (en) * 2010-10-11 2014-07-16 辉芒微电子(深圳)有限公司 Power factor correcting device and controller and THD attenuator used in the device
US9093903B2 (en) 2011-09-28 2015-07-28 Monolithic Power Systems, Inc. Power converter with voltage window and the method thereof
KR20140062997A (en) * 2012-11-15 2014-05-27 삼성전기주식회사 Power factor corection apparatus and power supplying apparatus having the same and motor driving apparatus having the same
US20140266088A1 (en) * 2013-03-14 2014-09-18 Kabushiki Kaisha Toshiba Voltage regulator circuit with controlled voltage variation
US9190901B2 (en) 2013-05-03 2015-11-17 Cooper Technologies Company Bridgeless boost power factor correction circuit for constant current input
US9000736B2 (en) 2013-05-03 2015-04-07 Cooper Technologies Company Power factor correction algorithm for arbitrary input waveform
US9214855B2 (en) * 2013-05-03 2015-12-15 Cooper Technologies Company Active power factor correction circuit for a constant current power converter
US9548794B2 (en) 2013-05-03 2017-01-17 Cooper Technologies Company Power factor correction for constant current input with power line communication
CN204131392U (en) * 2013-12-20 2015-01-28 成都芯源系统有限公司 Boost power factor correction conversion circuit and control circuit thereof
US10305373B2 (en) 2016-04-15 2019-05-28 Emerson Climate Technologies, Inc. Input reference signal generation systems and methods
US10770966B2 (en) 2016-04-15 2020-09-08 Emerson Climate Technologies, Inc. Power factor correction circuit and method including dual bridge rectifiers
US10763740B2 (en) 2016-04-15 2020-09-01 Emerson Climate Technologies, Inc. Switch off time control systems and methods
US10284132B2 (en) 2016-04-15 2019-05-07 Emerson Climate Technologies, Inc. Driver for high-frequency switching voltage converters
US10277115B2 (en) 2016-04-15 2019-04-30 Emerson Climate Technologies, Inc. Filtering systems and methods for voltage control
US10656026B2 (en) 2016-04-15 2020-05-19 Emerson Climate Technologies, Inc. Temperature sensing circuit for transmitting data across isolation barrier
US9933842B2 (en) 2016-04-15 2018-04-03 Emerson Climate Technologies, Inc. Microcontroller architecture for power factor correction converter
US11196351B2 (en) * 2019-02-14 2021-12-07 Texas Instruments Incorporated Burst mode operation for a resonant converter
US11206743B2 (en) 2019-07-25 2021-12-21 Emerson Climate Technolgies, Inc. Electronics enclosure with heat-transfer element
US11637493B2 (en) * 2020-11-23 2023-04-25 Robert S. Wrathall Electrical circuits for power factor correction by measurement and removal of overtones and power factor maximization

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5349284A (en) * 1991-02-27 1994-09-20 Astec International, Ltd. Power factor boost converter power supply

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3493538B2 (en) * 1996-03-06 2004-02-03 三菱電機株式会社 DC power supply
JP2000188874A (en) * 1998-12-22 2000-07-04 Omron Corp Inverter device
JP2001169549A (en) * 1999-12-01 2001-06-22 Internatl Business Mach Corp <Ibm> Active filter for computer, filter module, power source module, and computer
JP3677541B2 (en) * 2002-02-20 2005-08-03 株式会社日立製作所 Charger

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5349284A (en) * 1991-02-27 1994-09-20 Astec International, Ltd. Power factor boost converter power supply

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101030798B1 (en) * 2007-08-22 2011-04-27 주식회사 실리콘마이터스 Power factor correction circuit
WO2010082172A1 (en) 2009-01-14 2010-07-22 Nxp B.V. Pfc with high efficiency at low load
US8644041B2 (en) 2009-01-14 2014-02-04 Nxp B.V. PFC with high efficiency at low load
US9577513B2 (en) 2011-04-12 2017-02-21 Infineon Technologies Ag Method for operating a power factor correction circuit
CN109861519A (en) * 2019-01-23 2019-06-07 广东美的制冷设备有限公司 Power circuit and air conditioner

Also Published As

Publication number Publication date
JP2008502299A (en) 2008-01-24
WO2005120202A3 (en) 2007-03-29
US20060044854A1 (en) 2006-03-02
EP1776752A2 (en) 2007-04-25
US7180273B2 (en) 2007-02-20

Similar Documents

Publication Publication Date Title
US7180273B2 (en) Low switching frequency power factor correction circuit
US11005361B2 (en) Control circuit and method of a switching power supply
US9847710B2 (en) Universal system structure for low power adapters
US9554431B2 (en) LED driver
US8339055B2 (en) Inrush current limiter for an LED driver
CN109156058B (en) Half-bridge resonant converter, circuit using same, and corresponding control method
US10003254B2 (en) Digital AC/DC power converter
US4831508A (en) Power supply system having improved input power factor
EP0757429B1 (en) Switched mode power supply with power factor correction
US9444246B2 (en) Power converter with switching element
EP2688189A1 (en) Hybrid adaptive power factor correction schemes for switching power converters
JP2017017767A (en) High efficiency power factor improvement circuit and switching power supply device
US8817497B2 (en) Switching power converter for reducing EMI from ring oscillation and its control method
JP5549659B2 (en) Switching power supply
US7212418B1 (en) Synchronous rectifier control circuit
AU2006242563A1 (en) Electronic ballast having a flyback cat-ear power supply
JPH07177745A (en) Switching regulator
JP7279715B2 (en) Totem-pole single-phase PFC converter
GB2412508A (en) Isolated dc-to-dc converter
MXPA05008607A (en) Switch mode power converter.
Bourgeois Circuits for power factor correction with regards to mains filtering
US7729136B2 (en) Isolated DC-DC converter
CN100546160C (en) The power factor correction circuit of low switching frequency
KR100867452B1 (en) Low switching frequency power factor correction circuit
EP0118684B1 (en) Current spreading circuit

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

WWE Wipo information: entry into national phase

Ref document number: 2005757557

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2007527657

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWW Wipo information: withdrawn in national office

Country of ref document: DE

WWE Wipo information: entry into national phase

Ref document number: 1020067027311

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 200580026225.3

Country of ref document: CN

WWP Wipo information: published in national office

Ref document number: 1020067027311

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2005757557

Country of ref document: EP