WO2005081328A1 - Gallium nitride-based compound semiconductor light-emitting device - Google Patents

Gallium nitride-based compound semiconductor light-emitting device Download PDF

Info

Publication number
WO2005081328A1
WO2005081328A1 PCT/JP2005/003255 JP2005003255W WO2005081328A1 WO 2005081328 A1 WO2005081328 A1 WO 2005081328A1 JP 2005003255 W JP2005003255 W JP 2005003255W WO 2005081328 A1 WO2005081328 A1 WO 2005081328A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
metal
gallium nitride
emitting device
compound semiconductor
Prior art date
Application number
PCT/JP2005/003255
Other languages
French (fr)
Inventor
Koji Kamei
Original Assignee
Showa Denko K.K.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Showa Denko K.K. filed Critical Showa Denko K.K.
Priority to US10/589,611 priority Critical patent/US20070170461A1/en
Publication of WO2005081328A1 publication Critical patent/WO2005081328A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/36Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the electrodes
    • H01L33/40Materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/02Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor bodies
    • H01L33/26Materials of the light emitting region
    • H01L33/30Materials of the light emitting region containing only elements of Group III and Group V of the Periodic Table
    • H01L33/32Materials of the light emitting region containing only elements of Group III and Group V of the Periodic Table containing nitrogen

Definitions

  • the present invention relates to a gallium nitride compound semiconductor light-emitting device and, more particularly, to a flip-chip-type gallium nitride compound semiconductor light-emitting device having a positive electrode that exhibits excellent characteristics and can be fabricated with high productivity.
  • gallium nitride compound semiconductors represented by the formula Al x Ga y In ⁇ - x _ y N (0 ⁇ x ⁇ 1, 0 ⁇ y ⁇ 1, x + y ⁇ l) have become of interest as materials for producing a light-emitting diode (LED) which emits ultraviolet to blue light, or green light.
  • LED light-emitting diode
  • such a gallium nitride compound semiconductor is generally grown on a sapphire substrate (i.e., an insulating substrate); hence, an electrode cannot be provided on the back surface of the substrate. Therefore, both a negative electrode and a positive electrode must be provided on semiconductor layers formed through crystal growth on the substrate.
  • the sapphire substrate is transparent with respect to emitted light. Therefore, attention is drawn to a flip-chip-type light-emitting device, which is configured by mounting the semiconductor device on a lead frame such that the electrodes face the frame, whereby emitted light is extracted through the sapphire substrate.
  • the light-emitting device includes a substrate 1, a buffer layer 2, an n-type semiconductor layer 3, a light-emitting layer 4, and a p-type semiconductor layer 5, the layers being formed atop the substrate through crystal growth.
  • a portion of the light-emitting layer 4 and a portion of the p-type semiconductor layer 5 are removed through etching, thereby exposing a portion of the n-type semiconductor layer 3 to the outside.
  • a positive electrode 10 is formed on the p-type semiconductor layer 5, and a negative electrode 20 is formed on the exposed portion of the n-type semiconductor layer 3.
  • the light-emitting device is mounted on, for example, a lead frame such that the electrodes face the frame, followed by bonding. Therefore, the light emitted from the light-emitting layer 4 is extracted through the substrate 1.
  • the positive electrode 10 in order to attain efficient extraction of light, is formed of a reflective metal, and is provided so as to cover the majority of the p-type semiconductor layer 5, whereby the light emitted from the light-emitting layer toward the positive electrode is reflected by the positive electrode 10, and is also extracted through the substrate 1. Therefore, the positive electrode is required to be formed from a material exhibiting low contact resistance and high reflectance.
  • One widely known technique for attaining low contact resistance includes forming a contact metal layer on a p-type semiconductor layer from a material such as Au/Ni and alloying the metals so as to form a transparent contact metal layer.
  • the technique is suitable for attaining low contact resistance, the formed contact metal layer exhibits poor light transmittance, and the electrode including the contact metal layer exhibits low reflectance.
  • a contact metal layer exhibiting both low contact resistance and high reflectance may be produced from a metal exhibiting high work function, such as Pt.
  • Japanese Patent Application Laid-Open ⁇ kokai Nos. 2000-36619, 2000-183400, etc.
  • a metal such as Pt is directly vapor-deposited as a contact metal layer on a p-type semiconductor layer.
  • the formed metal contact layer exhibits a high contact resistance compared with that attained through the Au/Ni alloying technique.
  • Japanese Patent No. 3,365,607 discloses that, in an attempt to lower contact resistance, a contact metal layer to be in contact with a p-type semiconductor layer is formed of a layer containing a Pt-group metal and Ga. Specifically, Pt and Ga are simultaneously vapor- deposited on a p-type semiconductor layer to form a layer (thickness: 20 nm) and, subsequently, Pt is further vapor-deposited (thickness: 100 nm) .
  • An object of the present invention is to provide a gallium nitride compound semiconductor light-emitting device having a positive electrode that exhibits low contact resistance with a p-type gallium nitride compound semiconductor layer and that can be fabricated with high productivity.
  • the present invention provides the following.
  • a gallium nitride compound semiconductor light- emitting device including a substrate, an n-type semiconductor layer, a light-emitting layer, a p-type semiconductor layer, a negative electrode provided in contact with the n-type semiconductor layer, and a positive electrode provided in contact with the p-type semiconductor layer, the layers being successively provided atop the substrate in this order and being composed of a gallium nitride compound semiconductor, wherein the positive electrode includes at least a contact metal layer which is in contact with the p-type semiconductor layer, the contact metal layer comprises at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os, or an alloy containing said at least one metal, and the surface portion of the p-type semiconductor layer on the positive electrode side includes a positive- electrode-metal-containing layer that contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os .
  • a gallium nitride compound semiconductor light- emitting device according to (1) above, wherein the positive-electrode-metal-containing layer has a thickness of 0.1 to 10 nm.
  • (3) A gallium nitride compound semiconductor light- emitting device according to (1) or (2) above, wherein the positive-electrode-metal-containing layer contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os at a concentration of 0.01 to 30 at.% with respect to the total amount of metal atoms contained in the positive-electrode-metal-containing layer.
  • a gallium nitride compound semiconductor light- emitting device any one of (1) to (3) above, wherein the positive electrode includes a reflecting layer on the contact metal layer, the reflecting layer comprising at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, Os, and Ag, or an alloy containing said at least one metal.
  • the positive electrode includes a reflecting layer on the contact metal layer, the reflecting layer comprising at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, Os, and Ag, or an alloy containing said at least one metal.
  • the reflecting layer has a columnar crystal structure.
  • the contact metal layer has a thickness of 1 to 30 nm.
  • a gallium nitride compound semiconductor light- emitting device according to any one of (4) to (6) above, wherein the reflecting layer has a thickness of 30 to 500 nm.
  • a gallium nitride compound semiconductor light- emitting device according to any one of (1) to (7) above, wherein the surface portion of the contact metal layer on the p-type semiconductor layer side includes a semiconductor-metal-containing layer that contains a Group III metal.
  • a gallium nitride compound semiconductor light- emitting device according to (8) or (9) above, wherein the semiconductor-metal-containing layer has a thickness of 0.1 to 3 nm.
  • the semiconductor-metal-containing layer contains a Group III metal at a concentration of 0.1 to 50 at.% with respect to the total amount of metal atoms contained in the semiconductor-metal-containing layer.
  • the contact metal layer comprises Pt .
  • a gallium nitride compound semiconductor light- emitting device according to (12) above, wherein the contact metal layer has a Pt(222) plane spacing of 1.130 A or less.
  • a gallium nitride compound semiconductor light- emitting device according to any one of (1) to (13) above, wherein the contact metal layer is formed through RF discharge sputtering.
  • a gallium nitride compound semiconductor light- emitting device according to any one of (4) to (13) above, wherein the contact metal layer is formed through RF discharge sputtering, and the reflecting layer is formed through DC discharge sputtering.
  • the surface portion of the p-type semiconductor layer on the positive electrode side includes a positive-electrode-metal- containing layer that contains a metal forming the contact metal layer.
  • the surface portion of the positive electrode contact metal layer on the semiconductor layer side includes a semiconductor-metal-containing layer that contains a Group III metal forming the semiconductor layer.
  • contact resistance can be further lowered.
  • the positive electrode contact metal layer is formed through RF discharge sputtering, the positive-electrode-metal-containing layer and the semiconductor-metal-containing layer can be formed without annealing, resulting in an enhancement of productivity.
  • Fig. 1 is a schematic representation showing a general structure of a conventional flip-chip-type compound semiconductor light-emitting device.
  • Fig. 2 is a schematic representation showing a general structure of an exemplary flip-chip-type compound semiconductor light-emitting device according to the present invention.
  • Fig. 3 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer of the compound semiconductor light-emitting device fabricated in Example 1.
  • Fig. 4 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a p-type semiconductor layer of the compound semiconductor light- emitting device fabricated in Example 1.
  • Fig. 5 is an exemplary chart showing results of the
  • FIG. 6 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer of the compound semiconductor light-emitting device fabricated in Example 5.
  • Fig. 7 is an exemplary cross-section TEM photograph of a positive electrode/a p-type contact layer of the compound semiconductor light-emitting device fabricated in Example 5. Best Modes for Carrying Out the Invention
  • no particular limitation is imposed on the gallium nitride compound semiconductor layers stacked on a substrate, and the semiconductor stacked layers may have a conventionally known structure as shown in Fig.
  • substrates such as sapphire and SiC may be employed.
  • gallium nitride compound semiconductors represented by formula: Al x In y Ga ⁇ - x _ y N (0 ⁇ x ⁇ 1; 0 ⁇ y ⁇ 1; x + y ⁇ 1) are known.
  • gallium nitride compound semiconductor employed in the present invention
  • gallium nitride compound semiconductors represented by the formula: Al x In y Ga ⁇ -. x -yN (0 ⁇ x ⁇ 1; 0 ⁇ y ⁇ 1; x + y ⁇ 1) may also be employed.
  • the gallium nitride compound semiconductor laminate may be a stacked structure shown in Fig.
  • a buffer layer 2 formed of an A1N layer which includes a buffer layer 2 formed of an A1N layer, a contact layer 3a formed of an n-type GaN layer, a lower cladding layer 3b formed of an n-type GaN layer, a light-emitting layer 4 formed of an InGaN layer, an upper cladding layer 5b formed of a p-type AlGaN layer, and a contact layer 5a formed of a p-type GaN layer, the layers 2 through 5a being successively formed atop a sapphire substrate 1.
  • the contact layer 5a, the upper cladding layer 5b, the light- emitting layer 4, and the lower cladding layer 3b, which layers constitute the aforementioned gallium nitride compound semiconductor laminate, is removed through etching and, subsequently, a conventional negative electrode 20 (e.g., Ti/Au) is provided on a portion of the contact layer 3a.
  • a conventional negative electrode 20 e.g., Ti/Au
  • a positive electrode 10 is provided on the contact layer 5a.
  • the positive electrode 10 essentially includes a contact metal layer that is in contact with a p-type semiconductor layer.
  • a reflecting layer may be formed on the contact metal layer. If the contact metal layer exhibits sufficient reflectance, the contact metal layer also serves as a reflecting layer.
  • a contact metal layer for attaining low contact resistance and a reflecting layer for attaining high reflectance are provided independently from each other.
  • the contact metal layer is required to exhibit low contact resistance and high light-transmittance.
  • a bonding pad layer for establishing electric contact between the positive electrode and a circuit substrate, a lead frame, etc. is generally provided.
  • the contact metal layer is preferably produced from a metal exhibiting high work function; i.e., at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os, or an alloy containing said at least one metal.
  • the metal is more preferably Pt, Ir, Rh, or Ru, with Pt being particularly preferred.
  • the contact metal layer preferably has a thickness of 1 nm or more, so as to consistently attain low contact resistance, more preferably 2 nm or more, particularly preferably 3 nm or more. From the viewpoint of sufficient light transmittance, the thickness is preferably 30 nm or less, more preferably 20 nm or less, particularly preferably 10 nm or less.
  • the surface of the p-type semiconductor layer on the positive electrode side includes a positive-electrode- metal-containing layer that contains a metal forming the aforementioned contact metal layer. Through employment of the structure, contact resistance between the positive electrode and the p-type semiconductor layer can be lowered.
  • the term "positive- electrode-metal-containing layer” refers to a layer which is present in a p-type semiconductor layer and which contains a metal forming the contact metal layer.
  • the positive-electrode-metal-containing layer preferably has a thickness of 0.1 to 10 nm. When the thickness is less than 0.1 nm or in excess of 10 nm, low contact resistance is difficult to attain. More preferably, the thickness is 1 to 8 nm, in order to attain further lower the contact resistance.
  • Table 1 shows the relationship between the thickness of the positive-electrode-metal-containing layer and the forward voltage at a current of 20 mA. Table 1
  • the positive-electrode-metal-containing layer preferably contains a metal forming the contact metal layer at a concentration of 0.01 to 30 at.% with respect to the total amount of metal atoms contained in the positive-electrode-metal-containing layer.
  • concentration is less than 0.01 at.%, low contact resistance is difficult to attain, whereas when the concentration is in excess of 30 at.%, the crystallinity of the semiconductor may be impaired.
  • the concentration is preferably 1 to 20 at.%.
  • the concentration varies in the positive-electrode-metal- containing layer and the concentration at the interface in contact with the contact metal layer is higher.
  • the positive-electrode-metal-containing layer may contain a metal forming a reflecting layer.
  • the metal concentration is derived from the sum of contact-metal-layer-forming metals and reflecting-layer- forming metals.
  • the thickness of the positive-electrode-metal- containing layer and the positive-electrode-forming metal content of the layer can be determined through EDS analysis of a cross-section TEM image, which is well known to those skilled in the art. Specifically, a plurality of cross-section TEM images (e.g., five images) of the p-type semiconductor layer are observed from the top surface (on the positive electrode side) thereof to the bottom surface thereof in the thickness direction, and the observed images are analyzed through EDS. From each EDS chart, the species and the amount of metal (s) contained in the layer can be determined.
  • semiconductor-metal-containing layer refers to a layer which is present in the contact metal layer and which contains a metal forming the semiconductor.
  • the semiconductor-metal-containing layer preferably has a thickness of 0.1 to 3 nm.
  • the thickness is less than 0.1 nm, contact resistance is not remarkably improved whereas, when the thickness is in excess of 3 nm, light transmittance is lowered. More preferably, the thickness is 1 to 3 nm.
  • Table 2 shows the relationship between the thickness of the semiconductor-metal- containing layer and the forward voltage at a current of 20 mA.
  • the semiconductor-metal-containing layer preferably contains a semiconductor-forming metal at a concentration of 0.1 to 50 at.% with respect to the total amount of metal atoms contained in the semiconductor-metal- containing layer.
  • concentration is less than 0.1%, contact resistance is not remarkably improved, whereas when the concentration is in excess of 50 at.%, light transmittance may be lowered. More preferably, the concentration is 1 to 20 at.%.
  • the thickness of the semiconductor-metal-containing layer and the semiconductor-forming metal content can be determined through EDS analysis of a cross-section TEM image .
  • the reflecting layer may be formed from a high- reflectance metal; e.g., at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, Os, and Ag, or an alloy containing said at least one metal.
  • the reflecting layer preferably has a thickness of 30 nm or more. When the thickness is less than 30 nm, it is difficult to form a high-reflectance electrode uniformly on the entire surface. Thus, the thickness is more preferably 50 nm or more. From the viewpoint of production cost, the thickness is preferably 500 nm or less .
  • the bonding pad layer preferably has a thickness of 100 to 1,000 nm. In consideration of the characteristics of the bonding pad layer, the greater the thickness of the layer, the more enhanced the bonding performance. Thus, the thickness is preferably 300 nm or more. However, from the viewpoint of production cost, the thickness is preferably 500 nm or less .
  • the contact metal layer is preferably formed on a p- type semiconductor layer through sputtering based on RF discharge. It has been elucidated that an electrode exhibiting low contact resistance can be formed through RF discharge sputtering rather than through vapor deposition or DC discharge sputtering. In film formation through RF discharge sputtering, sputtered atoms deposited on the p-type semiconductor layer gain energy through an ion-assisting effect. Thus, diffusion of the sputtered atoms in the surface portion of p-type semiconductor (e.g., Mg-doped p-GaN) is considered to be promoted. In addition, atoms forming the top surface of the p-type semiconductor are imparted with energy during film formation.
  • p-type semiconductor e.g., Mg-doped p-GaN
  • a semiconductor material e.g., Ga
  • diffusion of a semiconductor material e.g., Ga
  • a semiconductor material e.g., Ga
  • a cross-section TEM image of the contact metal layer i.e., film formed on the p-GaN layer through RF sputtering
  • a portion containing both Ga originating from the semiconductor and Pt forming the contact metal layer i.e., a semiconductor-metal-containing layer
  • Fig. 3 analysis results of a contact metal layer obtained in Example 1 of the present invention
  • Fig. 5 is an exemplary chart plotting a secondary ion intensity of Rh, Ga and N against a depth. N combined with Rh could be confirmed.
  • Fig. 6 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer of the light-emitting device obtained in Example 5. In this analysis, N was below the detection limit and presence of N could not be confirmed.
  • the film formed through RF discharge sputtering is different in terms of, for example, crystallinity from the film formed through DC discharge sputtering. From a cross-section TEM photographs, a columnar crystal structure is observed in DC film, indicating that the DC film is a dense film.
  • the semiconductor-metal-containing layer and the positive-electrode-metal-containing layer of the present invention is successfully formed.
  • annealing after formation of the contact metal layer can be eliminated. If annealing is performed at a temperature higher than 350°C, diffusion of Pt and Ga is promoted, thereby reducing the crystallinity of semiconductor, possibly resulting in impairment of electric characteristics.
  • the metal originating from the positive electrode material, the metal (e.g., Ga) originating from the semiconductor material, and N are considered to be present in the form of compound, alloy, or simple mixture.
  • the interface between the contact metal layer and the p-type semiconductor layer becomes so unclear that the interface can no longer be defined, thereby attaining low electric resistance.
  • an ohmic contact between the p- type contact layer and the positive electrode is attained.
  • a p-type dopant Mg is combined with a hydrogen in the p-type contact layer, so as not to function as a dopant. Therefore, when the hydrogen concentration in the p-type contact layer is lower, the ohmic contact is attained more easily.
  • RF sputtering may be performed by use of a generally known sputtering apparatus under the conditions appropriately selected from those conventionally employed. Specifically, a structure including a substrate and a gallium nitride compound semiconductor layer stacked on the substrate is placed in a chamber, and the substrate temperature is controlled to fall within a range of room temperature to 500°C. Although no particular heating of the substrate is required, the substrate may be appropriately heated in order to promote diffusion of a contact-metal-layer-forming metal and a semiconductor-forming metal.
  • the chamber is evacuated to a vacuum of 10 "4 to 10 "7 Pa.
  • employable sputtering gases include He, Ne, Ar, Kr, and Xe . Of these, Ar is preferred from the viewpoint of availability. Any one of them is introduced to the chamber such that the pressure inside the chamber is controlled to 0.1 to 10 Pa, preferably 0.2 to 5 Pa, and then discharge is started.
  • the input power is preferably 0.2 to 2.0 kW. By controlling discharge time and supplied power, the thickness of the formed layer can be regulated.
  • the sputtering target to be employed preferably has an oxygen content of 10,000 ppm or less, so as to lower the oxygen content of the formed layer, and is more preferably 6,000 ppm or less.
  • Table 5 shows the positive electrode materials and contact metal layer formation conditions employed in the Examples and Comparative Example, and characteristics of the fabricated devices.
  • the specific contact resistance was determined through the TLM method, and forward voltage and output were determined at a current of 20 mA.
  • Fig. 2 is a schematic view showing a gallium nitride compound semiconductor light-emitting device produced in the present Example.
  • the gallium nitride compound semiconductor stacked structure employed for fabricating the light-emitting device was produced through the following procedure: an A1N buffer layer 2 was formed on a sapphire substrate 1; and an n-type GaN contact layer 3a, an n-type GaN lower cladding layer 3b, an InGaN light-emitting layer 4, a p- type AlGaN upper cladding layer 5b, and a p-type GaN contact layer 5a were successively formed atop the buffer layer 2.
  • the contact layer 3a is composed of n-type GaN doped with Si (7 x 10 18 /cm 3 )
  • the lower cladding layer 3b is composed of n-type GaN doped with Si (5 x 10 18 /cm 3 )
  • the light-emitting layer 4, having a single quantum well structure is composed of Ino. 95 Gao. 05 N.
  • the upper cladding layer 5b is composed of p-type Al 0 . 25 Ga 0 . 5 N doped with Mg (1 x 10 18 /cm 3 )
  • the contact layer 5a is composed of p-type GaN doped with Mg (5 x 10 19 /cm 3 ) .
  • Stacking of these layers was performed by means of MOCVD under typical conditions which are well known in the art.
  • a positive electrode and a negative electrode were provided on the gallium nitride compound semiconductor stacked structure through the below-described procedure, to thereby fabricate a flip-chip-type gallium nitride compound semiconductor light-emitting device.
  • (1) in order to remove oxide film on the contact layer 5a, the gallium nitride compound semiconductor device was treated in concentrate HCl under boiling for 10 minutes. Then, a positive electrode was formed on the contact layer 5a through the following procedure. A resist was uniformly applied onto the entire surface of the contact layer, and a portion of the resist provided on the region where the positive electrode was to be formed was removed through a conventional lithographic technique.
  • the thus-formed structure was immersed in buffered hydrofluoric acid (BHF) at room temperature for one minute, followed by forming a positive electrode in a vacuum sputtering apparatus in the following manner.
  • BHF buffered hydroflu
  • the aforementioned gallium nitride compound semiconductor stacked structure was placed in the chamber, and Ar serving as a sputtering gas was fed into the chamber. After the internal pressure of the chamber was controlled to 3 Pa, RF discharge sputtering was started. Input power was 0.5 kW, and a Pt layer (thickness: 4.0 nm) serving as a contact metal layer was formed. Subsequently, under the same pressure and input power as described above, a Pt reflecting layer (thickness: 200 nm) was formed through DC discharge sputtering.
  • an Au bonding pad layer (thickness: 300 nm) was formed through DC discharge sputtering.
  • the structure was removed from the sputtering apparatus, and a portion of metallic film other than the positive electrode region was removed along with the resist through a lift-off technique.
  • An etching mask was formed on the positive electrode through the following procedure. After uniform provision of a resist on the entire surface, a portion of the resist corresponding to a region slightly wider than the positive electrode region was removed through a conventional lithography technique.
  • the structure was placed in a vacuum vapor deposition apparatus, and an Ni layer and a Ti layer were stacked through the electron beam method at thickness of about 50 nm and 300 nm, respectively, under a pressure of 4xl0 ⁇ 4 Pa or lower. Thereafter, a portion of metal film other than the etching mask was removed along with the resist through the lift-off technique.
  • the etching mask serves as a protective layer for protecting the positive electrode from plasma-induced damage during reactive ion dry etching for exposing the contact layer 3.
  • the contact layer 3a was exposed through the following procedure. Specifically, the semiconductor stacked structure was etched through reactive ion dry etching until the contact layer 3a was exposed, and the resultant stacked structure was removed from the dry etching apparatus.
  • the etching mask formed in (2) above was removed by use of nitric acid and hydrofluoric acid. The dry etching was performed for the purpose of formation of an n-type electrode fabricated in the below- mentioned step.
  • a negative electrode was formed on the contact layer 3a through the following procedure. After uniform provision of a resist on the entire surface, a portion of the resist corresponding to a negative electrode region of the exposed contact layer 3a was removed through a conventional lithography technique. Ti (thickness: 100 nm) and Au (thickness: 300 nm) were formed through the aforementioned vapor deposition method. The portion of metallic film other than the negative electrode region was removed along with the resist. (5) A protective film was formed through the following procedure.
  • the thickness of the semiconductor-metal-containing layer was estimated to be 2.5 nm, and the Ga content (with respect to all metal atoms (Pt + Ga) ) of the layer was estimated to 1 to 20 at.%.
  • the thickness of the positive-electrode-metal-containing layer was estimated to be 6.0 nm.
  • Pt was found to be present as the positive electrode material.
  • the Pt content (with respect to all metal atoms (Pt + Ga) ) of the layer was estimated to 1 to 10 at.%.
  • Fig. 3 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer, and Fig.
  • Example 4 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact layer 5a.
  • Examples 2 to 14> The procedure of Example 1 was repeated, except that the positive electrode material and film formation conditions are varied, to thereby fabricate gallium nitride compound semiconductor light-emitting devices. The device characteristics were also determined. The results are shown in Table 5. With respect to these light-emitting devices, the thickness of the positive- electrode-metal-containing layer was 1 to 8 nm, and the positive electrode metal content was 0.5 to 18%. The thickness of the semiconductor-metal-containing layer was 0.5 to 3 nm, and the Ga content was 1 to 20%.
  • Example 3 when the light-emitting device obtained in Example 3 was annealed in an RTA furnace in the atmosphere at 400 °C for 10 minutes, the forward voltage went up to 3.8 V.
  • Example 2 The procedure of Example 2 was repeated, except that the contact metal layer was formed through DC discharge sputtering, to thereby fabricate a gallium nitride compound semiconductor light-emitting device. No positive-electrode-metal-containing layer or semiconductor-metal-containing layer was observed in the fabricated device. Device characteristics thereof are shown in Table 5.
  • the gallium nitride compound semiconductor light- emitting device according to the present invention exhibits excellent characteristics and can be produced at high productivity.
  • the light-emitting device is useful for producing light-emitting diodes, lamps, etc.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Led Devices (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

An object of the present invention is to provide a gallium nitride compound semiconductor light-emitting device having a positive electrode that exhibits low contact resistance with a p-type gallium nitride compound semiconductor layer and that can be fabricated with high productivity. The inventive gallium nitride compound semiconductor light-emitting device includes a substrate, an n-type semiconductor layer, a light-emitting layer, a p-type semiconductor layer, a negative electrode provided in contact with the n-type semiconductor layer, and a positive electrode provided in contact with the p-type semiconductor layer, the layers being successively provided atop the substrate in this order and being composed of a gallium nitride compound semiconductor, wherein the positive electrode includes at least a contact metal layer which is in contact with the p-type semiconductor layer, the contact metal layer comprises at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os, or an alloy containing said at least one metal, and the surface portion of the p-type semiconductor layer on the positive electrode side includes a positive-electrode-metal-containing layer that contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os.

Description

DESCRIPTION
GALLIUM NITRIDE-BASED COMPOUND SEMICONDUCTOR LIGHT-EMITTING DEVICE
Cross Reference to Related Application This application is an application filed under 35 U.S.C. §lll(a) claiming benefit, pursuant to 35 U.S.C. §119 (e) (1), of the filing date of the Provisional Application No.60/549, 443 filed on March 3, 2004, pursuant to 35 U.S.C. §111 (b) .
Technical Field The present invention relates to a gallium nitride compound semiconductor light-emitting device and, more particularly, to a flip-chip-type gallium nitride compound semiconductor light-emitting device having a positive electrode that exhibits excellent characteristics and can be fabricated with high productivity.
Background Art In recent years, gallium nitride compound semiconductors represented by the formula AlxGayInι-x_yN (0 < x < 1, 0 < y < 1, x + y < l) have become of interest as materials for producing a light-emitting diode (LED) which emits ultraviolet to blue light, or green light. Through employment of such a compound semiconductor, ultraviolet light, blue light, or green light of high emission intensity can be obtained; such high-intensity light has conventionally been difficult to attain. Unlike the case of a GaAs light-emitting device, such a gallium nitride compound semiconductor is generally grown on a sapphire substrate (i.e., an insulating substrate); hence, an electrode cannot be provided on the back surface of the substrate. Therefore, both a negative electrode and a positive electrode must be provided on semiconductor layers formed through crystal growth on the substrate. In the case of the gallium nitride compound semiconductor device, the sapphire substrate is transparent with respect to emitted light. Therefore, attention is drawn to a flip-chip-type light-emitting device, which is configured by mounting the semiconductor device on a lead frame such that the electrodes face the frame, whereby emitted light is extracted through the sapphire substrate. Fig. 1 is a schematic representation showing a general structure of a flip-chip-type light-emitting device. Specifically, the light-emitting device includes a substrate 1, a buffer layer 2, an n-type semiconductor layer 3, a light-emitting layer 4, and a p-type semiconductor layer 5, the layers being formed atop the substrate through crystal growth. A portion of the light-emitting layer 4 and a portion of the p-type semiconductor layer 5 are removed through etching, thereby exposing a portion of the n-type semiconductor layer 3 to the outside. A positive electrode 10 is formed on the p-type semiconductor layer 5, and a negative electrode 20 is formed on the exposed portion of the n-type semiconductor layer 3. The light-emitting device is mounted on, for example, a lead frame such that the electrodes face the frame, followed by bonding. Therefore, the light emitted from the light-emitting layer 4 is extracted through the substrate 1. In this light-emitting device, in order to attain efficient extraction of light, the positive electrode 10 is formed of a reflective metal, and is provided so as to cover the majority of the p-type semiconductor layer 5, whereby the light emitted from the light-emitting layer toward the positive electrode is reflected by the positive electrode 10, and is also extracted through the substrate 1. Therefore, the positive electrode is required to be formed from a material exhibiting low contact resistance and high reflectance. One widely known technique for attaining low contact resistance includes forming a contact metal layer on a p-type semiconductor layer from a material such as Au/Ni and alloying the metals so as to form a transparent contact metal layer. Although the technique is suitable for attaining low contact resistance, the formed contact metal layer exhibits poor light transmittance, and the electrode including the contact metal layer exhibits low reflectance. Meanwhile, a contact metal layer exhibiting both low contact resistance and high reflectance may be produced from a metal exhibiting high work function, such as Pt. In fact, Japanese Patent Application Laid-Open {kokai ) Nos. 2000-36619, 2000-183400, etc. disclose that a metal such as Pt is directly vapor-deposited as a contact metal layer on a p-type semiconductor layer. However, the formed metal contact layer exhibits a high contact resistance compared with that attained through the Au/Ni alloying technique. Japanese Patent No. 3,365,607 discloses that, in an attempt to lower contact resistance, a contact metal layer to be in contact with a p-type semiconductor layer is formed of a layer containing a Pt-group metal and Ga. Specifically, Pt and Ga are simultaneously vapor- deposited on a p-type semiconductor layer to form a layer (thickness: 20 nm) and, subsequently, Pt is further vapor-deposited (thickness: 100 nm) . Alternatively, Pt is directly vapor-deposited (thickness: 100 nm) on a p- type semiconductor layer, followed by annealing (600 to 900°C) . However, the technique has a drawback, in that the simultaneous vapor deposition of Ga and another metal or the annealing involved in the technique lowers the productivity. Disclosure of Invention An object of the present invention is to provide a gallium nitride compound semiconductor light-emitting device having a positive electrode that exhibits low contact resistance with a p-type gallium nitride compound semiconductor layer and that can be fabricated with high productivity. The present invention provides the following.
(1) A gallium nitride compound semiconductor light- emitting device including a substrate, an n-type semiconductor layer, a light-emitting layer, a p-type semiconductor layer, a negative electrode provided in contact with the n-type semiconductor layer, and a positive electrode provided in contact with the p-type semiconductor layer, the layers being successively provided atop the substrate in this order and being composed of a gallium nitride compound semiconductor, wherein the positive electrode includes at least a contact metal layer which is in contact with the p-type semiconductor layer, the contact metal layer comprises at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os, or an alloy containing said at least one metal, and the surface portion of the p-type semiconductor layer on the positive electrode side includes a positive- electrode-metal-containing layer that contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os . (2) A gallium nitride compound semiconductor light- emitting device according to (1) above, wherein the positive-electrode-metal-containing layer has a thickness of 0.1 to 10 nm. (3) A gallium nitride compound semiconductor light- emitting device according to (1) or (2) above, wherein the positive-electrode-metal-containing layer contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os at a concentration of 0.01 to 30 at.% with respect to the total amount of metal atoms contained in the positive-electrode-metal-containing layer. (4) A gallium nitride compound semiconductor light- emitting device according to any one of (1) to (3) above, wherein the positive electrode includes a reflecting layer on the contact metal layer, the reflecting layer comprising at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, Os, and Ag, or an alloy containing said at least one metal. (5) A gallium nitride compound semiconductor light- emitting device according to (4) above, wherein the reflecting layer has a columnar crystal structure. (6) A gallium nitride compound semiconductor light- emitting device according to (4) or (5) above, wherein the contact metal layer has a thickness of 1 to 30 nm. (7) A gallium nitride compound semiconductor light- emitting device according to any one of (4) to (6) above, wherein the reflecting layer has a thickness of 30 to 500 nm. (8) A gallium nitride compound semiconductor light- emitting device according to any one of (1) to (7) above, wherein the surface portion of the contact metal layer on the p-type semiconductor layer side includes a semiconductor-metal-containing layer that contains a Group III metal. (9) A gallium nitride compound semiconductor light- emitting device according to (8) above, wherein the semiconductor-metal-containing layer further contains a nitrogen atom. (10) A gallium nitride compound semiconductor light- emitting device according to (8) or (9) above, wherein the semiconductor-metal-containing layer has a thickness of 0.1 to 3 nm. (11) A gallium nitride compound semiconductor light- emitting device according to any one of (8) to (10) above, wherein the semiconductor-metal-containing layer contains a Group III metal at a concentration of 0.1 to 50 at.% with respect to the total amount of metal atoms contained in the semiconductor-metal-containing layer. (12) A gallium nitride compound semiconductor light- emitting device according to any one of (1) to (11) above, wherein the contact metal layer comprises Pt . (13) A gallium nitride compound semiconductor light- emitting device according to (12) above, wherein the contact metal layer has a Pt(222) plane spacing of 1.130 A or less. (14) A gallium nitride compound semiconductor light- emitting device according to any one of (1) to (13) above, wherein the contact metal layer is formed through RF discharge sputtering. (15) A gallium nitride compound semiconductor light- emitting device according to any one of (4) to (13) above, wherein the contact metal layer is formed through RF discharge sputtering, and the reflecting layer is formed through DC discharge sputtering. (16) A method for producing a gallium nitride compound semiconductor light-emitting device according to any one of (1) to (15) above, wherein the gallium nitride compound semiconductor light-emitting device is maintained at a temperature of 350°C or less after a step of forming the contact metal layer. In the gallium nitride compound semiconductor light- emitting device of the present invention, the surface portion of the p-type semiconductor layer on the positive electrode side includes a positive-electrode-metal- containing layer that contains a metal forming the contact metal layer. Thus, contact resistance between the positive electrode and the p-type semiconductor layer can be lowered. In the light-emitting device of the present invention, the surface portion of the positive electrode contact metal layer on the semiconductor layer side includes a semiconductor-metal-containing layer that contains a Group III metal forming the semiconductor layer. Thus, contact resistance can be further lowered. In addition, as the positive electrode contact metal layer is formed through RF discharge sputtering, the positive-electrode-metal-containing layer and the semiconductor-metal-containing layer can be formed without annealing, resulting in an enhancement of productivity.
Brief Description of Drawings Fig. 1 is a schematic representation showing a general structure of a conventional flip-chip-type compound semiconductor light-emitting device. Fig. 2 is a schematic representation showing a general structure of an exemplary flip-chip-type compound semiconductor light-emitting device according to the present invention. Fig. 3 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer of the compound semiconductor light-emitting device fabricated in Example 1. Fig. 4 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a p-type semiconductor layer of the compound semiconductor light- emitting device fabricated in Example 1. Fig. 5 is an exemplary chart showing results of the
SIMS analysis of a positive electrode/a p-type contact layer of the compound semiconductor light-emitting device fabricated in Example 5. Fig. 6 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer of the compound semiconductor light-emitting device fabricated in Example 5. Fig. 7 is an exemplary cross-section TEM photograph of a positive electrode/a p-type contact layer of the compound semiconductor light-emitting device fabricated in Example 5. Best Modes for Carrying Out the Invention In the present invention, no particular limitation is imposed on the gallium nitride compound semiconductor layers stacked on a substrate, and the semiconductor stacked layers may have a conventionally known structure as shown in Fig. 1; i.e., a laminate including a buffer layer 2, an n-type semiconductor layer 3, a light- emitting layer 4, and a p-type semiconductor layer 5, the layers being formed atop a substrate 1 through crystal growth. No particular limitation is imposed on the species of the substrate, and conventionally known substrates such as sapphire and SiC may be employed. A variety of gallium nitride compound semiconductors represented by formula: AlxInyGaι-x_yN (0 < x < 1; 0 < y < 1; x + y < 1) are known. No particular limitation is imposed on the gallium nitride compound semiconductor employed in the present invention, and gallium nitride compound semiconductors represented by the formula: AlxInyGaι-.x-yN (0 ≤ x < 1; 0 ≤ y < 1; x + y < 1) may also be employed. For example, the gallium nitride compound semiconductor laminate may be a stacked structure shown in Fig. 2, which includes a buffer layer 2 formed of an A1N layer, a contact layer 3a formed of an n-type GaN layer, a lower cladding layer 3b formed of an n-type GaN layer, a light-emitting layer 4 formed of an InGaN layer, an upper cladding layer 5b formed of a p-type AlGaN layer, and a contact layer 5a formed of a p-type GaN layer, the layers 2 through 5a being successively formed atop a sapphire substrate 1. A portion of each of the following layers: the contact layer 5a, the upper cladding layer 5b, the light- emitting layer 4, and the lower cladding layer 3b, which layers constitute the aforementioned gallium nitride compound semiconductor laminate, is removed through etching and, subsequently, a conventional negative electrode 20 (e.g., Ti/Au) is provided on a portion of the contact layer 3a. A positive electrode 10 is provided on the contact layer 5a. According to the present invention, the positive electrode 10 essentially includes a contact metal layer that is in contact with a p-type semiconductor layer. A reflecting layer may be formed on the contact metal layer. If the contact metal layer exhibits sufficient reflectance, the contact metal layer also serves as a reflecting layer. However, preferably, a contact metal layer for attaining low contact resistance and a reflecting layer for attaining high reflectance are provided independently from each other. In the case where a reflecting layer is provided, the contact metal layer is required to exhibit low contact resistance and high light-transmittance. On the top of the positive electrode, a bonding pad layer for establishing electric contact between the positive electrode and a circuit substrate, a lead frame, etc. is generally provided. In order to attain low contact resistance, the contact metal layer is preferably produced from a metal exhibiting high work function; i.e., at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os, or an alloy containing said at least one metal. The metal is more preferably Pt, Ir, Rh, or Ru, with Pt being particularly preferred. The contact metal layer preferably has a thickness of 1 nm or more, so as to consistently attain low contact resistance, more preferably 2 nm or more, particularly preferably 3 nm or more. From the viewpoint of sufficient light transmittance, the thickness is preferably 30 nm or less, more preferably 20 nm or less, particularly preferably 10 nm or less. The surface of the p-type semiconductor layer on the positive electrode side includes a positive-electrode- metal-containing layer that contains a metal forming the aforementioned contact metal layer. Through employment of the structure, contact resistance between the positive electrode and the p-type semiconductor layer can be lowered. In the present invention, the term "positive- electrode-metal-containing layer" refers to a layer which is present in a p-type semiconductor layer and which contains a metal forming the contact metal layer. The positive-electrode-metal-containing layer preferably has a thickness of 0.1 to 10 nm. When the thickness is less than 0.1 nm or in excess of 10 nm, low contact resistance is difficult to attain. More preferably, the thickness is 1 to 8 nm, in order to attain further lower the contact resistance. Table 1 shows the relationship between the thickness of the positive-electrode-metal-containing layer and the forward voltage at a current of 20 mA. Table 1
Figure imgf000011_0001
The positive-electrode-metal-containing layer preferably contains a metal forming the contact metal layer at a concentration of 0.01 to 30 at.% with respect to the total amount of metal atoms contained in the positive-electrode-metal-containing layer. When the concentration is less than 0.01 at.%, low contact resistance is difficult to attain, whereas when the concentration is in excess of 30 at.%, the crystallinity of the semiconductor may be impaired. Thus, the concentration is preferably 1 to 20 at.%. The concentration varies in the positive-electrode-metal- containing layer and the concentration at the interface in contact with the contact metal layer is higher. Notably, the positive-electrode-metal-containing layer may contain a metal forming a reflecting layer. In this case, the metal concentration is derived from the sum of contact-metal-layer-forming metals and reflecting-layer- forming metals. The thickness of the positive-electrode-metal- containing layer and the positive-electrode-forming metal content of the layer can be determined through EDS analysis of a cross-section TEM image, which is well known to those skilled in the art. Specifically, a plurality of cross-section TEM images (e.g., five images) of the p-type semiconductor layer are observed from the top surface (on the positive electrode side) thereof to the bottom surface thereof in the thickness direction, and the observed images are analyzed through EDS. From each EDS chart, the species and the amount of metal (s) contained in the layer can be determined. In the case where the five images are insufficient to determine the thickness of the layer, additional images are captured and analyzed. Incorporation of a semiconductor-metal-containing layer that contains a metal forming the semiconductor into the surface portion of the contact metal layer on the semiconductor side is also preferred, because contact resistance between the positive electrode and the p-type semiconductor layer is further lowered. In the present invention, the term "semiconductor-metal-containing layer" refers to a layer which is present in the contact metal layer and which contains a metal forming the semiconductor. The semiconductor-metal-containing layer preferably has a thickness of 0.1 to 3 nm. When the thickness is less than 0.1 nm, contact resistance is not remarkably improved whereas, when the thickness is in excess of 3 nm, light transmittance is lowered. More preferably, the thickness is 1 to 3 nm. Table 2 shows the relationship between the thickness of the semiconductor-metal- containing layer and the forward voltage at a current of 20 mA. Table 2
Figure imgf000013_0001
The semiconductor-metal-containing layer preferably contains a semiconductor-forming metal at a concentration of 0.1 to 50 at.% with respect to the total amount of metal atoms contained in the semiconductor-metal- containing layer. When the concentration is less than 0.1%, contact resistance is not remarkably improved, whereas when the concentration is in excess of 50 at.%, light transmittance may be lowered. More preferably, the concentration is 1 to 20 at.%. Similar to the positive-electrode-containing layer, the thickness of the semiconductor-metal-containing layer and the semiconductor-forming metal content can be determined through EDS analysis of a cross-section TEM image . The reflecting layer may be formed from a high- reflectance metal; e.g., at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, Os, and Ag, or an alloy containing said at least one metal. The reflecting layer preferably has a thickness of 30 nm or more. When the thickness is less than 30 nm, it is difficult to form a high-reflectance electrode uniformly on the entire surface. Thus, the thickness is more preferably 50 nm or more. From the viewpoint of production cost, the thickness is preferably 500 nm or less . No particular limitation is imposed on the material and structure of the bonding pad layer, and a variety of conventionally known structures formed of a material such as Au, Al, Ni, and Cu may be employed. The bonding pad layer preferably has a thickness of 100 to 1,000 nm. In consideration of the characteristics of the bonding pad layer, the greater the thickness of the layer, the more enhanced the bonding performance. Thus, the thickness is preferably 300 nm or more. However, from the viewpoint of production cost, the thickness is preferably 500 nm or less . Next, the methods for forming a contact metal layer, a positive-electrode-metal-containing layer, and a semiconductor-metal-containing layer will be described. The contact metal layer is preferably formed on a p- type semiconductor layer through sputtering based on RF discharge. It has been elucidated that an electrode exhibiting low contact resistance can be formed through RF discharge sputtering rather than through vapor deposition or DC discharge sputtering. In film formation through RF discharge sputtering, sputtered atoms deposited on the p-type semiconductor layer gain energy through an ion-assisting effect. Thus, diffusion of the sputtered atoms in the surface portion of p-type semiconductor (e.g., Mg-doped p-GaN) is considered to be promoted. In addition, atoms forming the top surface of the p-type semiconductor are imparted with energy during film formation. Thus, diffusion of a semiconductor material (e.g., Ga) in the contact metal layer is considered to be promoted. Through EDS analysis of a cross-section TEM image of the contact metal layer (i.e., film formed on the p-GaN layer through RF sputtering) , a portion containing both Ga originating from the semiconductor and Pt forming the contact metal layer (i.e., a semiconductor-metal-containing layer) was observed (see Fig. 3; analysis results of a contact metal layer obtained in Example 1 of the present invention) . In the semiconductor layer, a portion containing Ga, N, and Pt (i.e., a positive-electrode-metal-containing layer) was observed through EDS analysis of a cross- section TEM image (see Fig. 4; analysis results of a p- type semiconductor layer obtained in Example 1 of the present invention) . In the EDS analysis of a cross-section TEM image, the presence of N in the semiconductor-metal-containing layer could not be confirmed. In a SIMS analysis, however, presence of N in the semiconductor-metal- containing layer could be confirmed. A light-emitting device obtained in Example 5 was analyzed through the
SIMS analysis from a positive electrode side. Fig. 5 is an exemplary chart plotting a secondary ion intensity of Rh, Ga and N against a depth. N combined with Rh could be confirmed. Also, Fig. 6 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer of the light-emitting device obtained in Example 5. In this analysis, N was below the detection limit and presence of N could not be confirmed. The film formed through RF discharge sputtering is different in terms of, for example, crystallinity from the film formed through DC discharge sputtering. From a cross-section TEM photographs, a columnar crystal structure is observed in DC film, indicating that the DC film is a dense film. In contrast, no columnar crystal structure is observed in RF film. Fig. 7 is a cross- section TEM photograph (magnification = 200,000) of the light-emitting device obtained in Example 5. It is found that the Rh reflecting layer formed through DC discharge sputtering has a columnar crystal structure. At this magnification, the Pt contact metal layer could not be discriminated. As shown in Table 3, Pt(222) plane lattice spacing determined through an X-ray analysis was found to be smaller in DC film than in RF film. Table 3 Pt (222 ) plane spacing
Figure imgf000016_0001
When RF discharge sputtering is employed, in an initial stage, the contact resistance of the formed film is lowered. However, when the film thickness increases, because the film density is small, reflectance of the film is lower than the film formed through DC discharge sputtering. Thus, in a preferred mode, a contact metal thin layer having a limited thickness is formed through RF discharge sputtering, so as to exhibit low contact resistance and enhanced light transmittance, and subsequently, a reflecting layer is formed thereon through DC discharge. Table 4 shows the relationship between the thickness of contact metal films formed through RF discharge sputtering and the light transmittance of the films, along with comparison with conventional thin film formed through alloying of Au/Ni. As is clear from Table 4, a decrease in film thickness results in high transmittance. Table 4 Light transmittance of metal thin film (@ = 450 nm)
Figure imgf000016_0002
As described above, by forming a contact metal layer through RF sputtering, the semiconductor-metal-containing layer and the positive-electrode-metal-containing layer of the present invention is successfully formed. According to the technique, annealing after formation of the contact metal layer can be eliminated. If annealing is performed at a temperature higher than 350°C, diffusion of Pt and Ga is promoted, thereby reducing the crystallinity of semiconductor, possibly resulting in impairment of electric characteristics. In the semiconductor-metal-containing layer and in the positive-electrode-metal-containing layer, the metal originating from the positive electrode material, the metal (e.g., Ga) originating from the semiconductor material, and N are considered to be present in the form of compound, alloy, or simple mixture. In any case, by the mediation of the above layers, the interface between the contact metal layer and the p-type semiconductor layer becomes so unclear that the interface can no longer be defined, thereby attaining low electric resistance. By using the above-mentioned method, even if there is a certain high measure of a hydrogen concentration in the p-type contact layer, an ohmic contact between the p- type contact layer and the positive electrode is attained. Generally, it is considered that a p-type dopant Mg is combined with a hydrogen in the p-type contact layer, so as not to function as a dopant. Therefore, when the hydrogen concentration in the p-type contact layer is lower, the ohmic contact is attained more easily. In the inventive light-emitting device, however, even if the hydrogen concentration in the p-type contact layer is 1019/cm~3 or more, the ohmic contact is attained. RF sputtering may be performed by use of a generally known sputtering apparatus under the conditions appropriately selected from those conventionally employed. Specifically, a structure including a substrate and a gallium nitride compound semiconductor layer stacked on the substrate is placed in a chamber, and the substrate temperature is controlled to fall within a range of room temperature to 500°C. Although no particular heating of the substrate is required, the substrate may be appropriately heated in order to promote diffusion of a contact-metal-layer-forming metal and a semiconductor-forming metal. The chamber is evacuated to a vacuum of 10"4 to 10"7 Pa. Examples of employable sputtering gases include He, Ne, Ar, Kr, and Xe . Of these, Ar is preferred from the viewpoint of availability. Any one of them is introduced to the chamber such that the pressure inside the chamber is controlled to 0.1 to 10 Pa, preferably 0.2 to 5 Pa, and then discharge is started. The input power is preferably 0.2 to 2.0 kW. By controlling discharge time and supplied power, the thickness of the formed layer can be regulated. The sputtering target to be employed preferably has an oxygen content of 10,000 ppm or less, so as to lower the oxygen content of the formed layer, and is more preferably 6,000 ppm or less.
Examples The present invention will next be described in more detail by way of Examples and Comparative Example, which should not be construed as limiting the invention thereto. Table 5 shows the positive electrode materials and contact metal layer formation conditions employed in the Examples and Comparative Example, and characteristics of the fabricated devices. In the Examples and Comparative Example, the specific contact resistance was determined through the TLM method, and forward voltage and output were determined at a current of 20 mA. <Example 1> Fig. 2 is a schematic view showing a gallium nitride compound semiconductor light-emitting device produced in the present Example. The gallium nitride compound semiconductor stacked structure employed for fabricating the light-emitting device was produced through the following procedure: an A1N buffer layer 2 was formed on a sapphire substrate 1; and an n-type GaN contact layer 3a, an n-type GaN lower cladding layer 3b, an InGaN light-emitting layer 4, a p- type AlGaN upper cladding layer 5b, and a p-type GaN contact layer 5a were successively formed atop the buffer layer 2. The contact layer 3a is composed of n-type GaN doped with Si (7 x 1018/cm3) , the lower cladding layer 3b is composed of n-type GaN doped with Si (5 x 1018/cm3) , and the light-emitting layer 4, having a single quantum well structure, is composed of Ino.95Gao.05N. The upper cladding layer 5b is composed of p-type Al0.25Ga0.5N doped with Mg (1 x 1018/cm3) . The contact layer 5a is composed of p-type GaN doped with Mg (5 x 1019/cm3) . Stacking of these layers was performed by means of MOCVD under typical conditions which are well known in the art. A positive electrode and a negative electrode were provided on the gallium nitride compound semiconductor stacked structure through the below-described procedure, to thereby fabricate a flip-chip-type gallium nitride compound semiconductor light-emitting device. (1) Firstly, in order to remove oxide film on the contact layer 5a, the gallium nitride compound semiconductor device was treated in concentrate HCl under boiling for 10 minutes. Then, a positive electrode was formed on the contact layer 5a through the following procedure. A resist was uniformly applied onto the entire surface of the contact layer, and a portion of the resist provided on the region where the positive electrode was to be formed was removed through a conventional lithographic technique. The thus-formed structure was immersed in buffered hydrofluoric acid (BHF) at room temperature for one minute, followed by forming a positive electrode in a vacuum sputtering apparatus in the following manner. The chamber was evacuated to a degree of vacuum of
10~4 Pa or less. The aforementioned gallium nitride compound semiconductor stacked structure was placed in the chamber, and Ar serving as a sputtering gas was fed into the chamber. After the internal pressure of the chamber was controlled to 3 Pa, RF discharge sputtering was started. Input power was 0.5 kW, and a Pt layer (thickness: 4.0 nm) serving as a contact metal layer was formed. Subsequently, under the same pressure and input power as described above, a Pt reflecting layer (thickness: 200 nm) was formed through DC discharge sputtering. Subsequently, under the same pressure and input power as described above, an Au bonding pad layer (thickness: 300 nm) was formed through DC discharge sputtering. The structure was removed from the sputtering apparatus, and a portion of metallic film other than the positive electrode region was removed along with the resist through a lift-off technique. (2) An etching mask was formed on the positive electrode through the following procedure. After uniform provision of a resist on the entire surface, a portion of the resist corresponding to a region slightly wider than the positive electrode region was removed through a conventional lithography technique. The structure was placed in a vacuum vapor deposition apparatus, and an Ni layer and a Ti layer were stacked through the electron beam method at thickness of about 50 nm and 300 nm, respectively, under a pressure of 4xl0~4 Pa or lower. Thereafter, a portion of metal film other than the etching mask was removed along with the resist through the lift-off technique. The etching mask serves as a protective layer for protecting the positive electrode from plasma-induced damage during reactive ion dry etching for exposing the contact layer 3. (3) The contact layer 3a was exposed through the following procedure. Specifically, the semiconductor stacked structure was etched through reactive ion dry etching until the contact layer 3a was exposed, and the resultant stacked structure was removed from the dry etching apparatus. The etching mask formed in (2) above was removed by use of nitric acid and hydrofluoric acid. The dry etching was performed for the purpose of formation of an n-type electrode fabricated in the below- mentioned step. (4) A negative electrode was formed on the contact layer 3a through the following procedure. After uniform provision of a resist on the entire surface, a portion of the resist corresponding to a negative electrode region of the exposed contact layer 3a was removed through a conventional lithography technique. Ti (thickness: 100 nm) and Au (thickness: 300 nm) were formed through the aforementioned vapor deposition method. The portion of metallic film other than the negative electrode region was removed along with the resist. (5) A protective film was formed through the following procedure. After uniform provision of a resist on the entire surface, a portion of the resist between the positive electrode and the negative electrode was removed through a conventional lithography technique. Si02 film (thickness: 200 nm) was formed through the aforementioned sputtering method. The portion of Si02 film other than the protected region was removed along with the resist. (6) The wafer was cut into pieces, to thereby fabricate the gallium nitride compound semiconductor light-emitting device of the present invention. The steps of forming the positive and negative electrodes were performed at a temperature of 350°C or less. Each of the produced gallium nitride compound semiconductor light-emitting device pieces was mounted on a TO-18, and the device characteristics were determined. The results are shown in Table 3. Through EDS analysis of cross-section TEM images, the thickness of the semiconductor-metal-containing layer was estimated to be 2.5 nm, and the Ga content (with respect to all metal atoms (Pt + Ga) ) of the layer was estimated to 1 to 20 at.%. The thickness of the positive-electrode-metal-containing layer was estimated to be 6.0 nm. In the layer, Pt was found to be present as the positive electrode material. The Pt content (with respect to all metal atoms (Pt + Ga) ) of the layer was estimated to 1 to 10 at.%. Fig. 3 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact metal layer, and Fig. 4 is an exemplary chart showing results of the EDS analysis of a cross-section TEM image of a contact layer 5a. <Examples 2 to 14> The procedure of Example 1 was repeated, except that the positive electrode material and film formation conditions are varied, to thereby fabricate gallium nitride compound semiconductor light-emitting devices. The device characteristics were also determined. The results are shown in Table 5. With respect to these light-emitting devices, the thickness of the positive- electrode-metal-containing layer was 1 to 8 nm, and the positive electrode metal content was 0.5 to 18%. The thickness of the semiconductor-metal-containing layer was 0.5 to 3 nm, and the Ga content was 1 to 20%. Also, when the light-emitting device obtained in Example 3 was annealed in an RTA furnace in the atmosphere at 400 °C for 10 minutes, the forward voltage went up to 3.8 V. <Comparative Example> The procedure of Example 2 was repeated, except that the contact metal layer was formed through DC discharge sputtering, to thereby fabricate a gallium nitride compound semiconductor light-emitting device. No positive-electrode-metal-containing layer or semiconductor-metal-containing layer was observed in the fabricated device. Device characteristics thereof are shown in Table 5.
Figure imgf000023_0001
Table 5 Conditions employed in Examples and Comparative Example and device characteristic
Figure imgf000023_0002
Industrial Applicability The gallium nitride compound semiconductor light- emitting device according to the present invention exhibits excellent characteristics and can be produced at high productivity. Thus, the light-emitting device is useful for producing light-emitting diodes, lamps, etc.

Claims

CLAIMS 1. A gallium nitride compound semiconductor light- emitting device including a substrate, an n-type semiconductor layer, a light-emitting layer, a p-type semiconductor layer, a negative electrode provided in contact with the n-type semiconductor layer, and a positive electrode provided in contact with the p-type semiconductor layer, the layers being successively provided atop the substrate in this order and being composed of a gallium nitride compound semiconductor, wherein the positive electrode includes at least a contact metal layer which is in contact with the p-type semiconductor layer, the contact metal layer comprises at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os, or an alloy containing said at least one metal, and the surface portion of the p-type semiconductor layer on the positive electrode side includes a positive-electrode-metal-containing layer that contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os . 2. A gallium nitride compound semiconductor light- emitting device according to claim 1, wherein the positive-electrode-metal-containing layer has a thickness of 0.1 to 10 nm. 3. A gallium nitride compound semiconductor light- emitting device according to claim 1 or 2, wherein the positive-electrode-metal-containing layer contains at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, and Os at a concentration of 0.01 to 30 at.% with respect to the total amount of metal atoms contained in the positive-electrode-metal-containing layer. 4. A gallium nitride compound semiconductor light- emitting device according to any one of claims 1 to 3, wherein the positive electrode includes a reflecting layer on the contact metal layer, the reflecting layer comprising at least one metal selected from the group consisting of Pt, Ir, Rh, Pd, Ru, Re, Os, and Ag, or an alloy containing said at least one metal. 5. A gallium nitride compound semiconductor light- emitting device according to claim 4, wherein the reflecting layer has a columnar crystal structure. 6. A gallium nitride compound semiconductor light- emitting device according to claim 4 or 5, wherein the contact metal layer has a thickness of 1 to 30 nm. 7. A gallium nitride compound semiconductor light- emitting device according to any one of claims 4 to 6, wherein the reflecting layer has a thickness of 30 to 500 nm. 8. A gallium nitride compound semiconductor light- emitting device according to any one of claims 1 to 7, wherein the surface portion of the contact metal layer on the p-type semiconductor layer side includes a semiconductor-metal-containing layer that contains a Group III metal. 9. A gallium nitride compound semiconductor light- emitting device according to claim 8, wherein the semiconductor-metal-containing layer further contains a nitrogen atom. 10. A gallium nitride compound semiconductor light- emitting device according to claim 8 or 9, wherein the semiconductor-metal-containing layer has a thickness of 0.1 to 3 nm. 11. A gallium nitride compound semiconductor light- emitting device according to any one of claims 8 to 10, wherein the semiconductor-metal-containing layer contains a Group III metal at a concentration of 0.1 to 50 at.% with respect to the total amount of metal atoms contained in the semiconductor-metal-containing layer. 12. A gallium nitride compound semiconductor light- emitting device according to any one of claims 1 to 11, wherein the contact metal layer comprises Pt. 13. A gallium nitride compound semiconductor light- emitting device according to claim 12, wherein the contact metal layer has a Pt(222) plane spacing of 1.130 A or less. 14. A gallium nitride compound semiconductor light- emitting device according to any one of claims 1 to 13, wherein the contact metal layer is formed through RF discharge sputtering. 15. A gallium nitride compound semiconductor light- emitting device according to any one of claims 4 to 13, wherein the contact metal layer is formed through RF discharge sputtering, and the reflecting layer is formed through DC discharge sputtering. 16. A method for producing a gallium nitride compound semiconductor light-emitting device according to any one of claims 1 to 15, wherein the gallium nitride compound semiconductor light-emitting device is maintained at a temperature of 350°C or less after a step of forming the contact metal layer.
PCT/JP2005/003255 2004-02-24 2005-02-22 Gallium nitride-based compound semiconductor light-emitting device WO2005081328A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/589,611 US20070170461A1 (en) 2004-02-24 2005-02-22 Gallium nitride-based compound semiconductor light-emitting device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2004048538 2004-02-24
JP2004-048538 2004-02-24
US54944304P 2004-03-03 2004-03-03
US60/549,443 2004-03-03

Publications (1)

Publication Number Publication Date
WO2005081328A1 true WO2005081328A1 (en) 2005-09-01

Family

ID=34889369

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2005/003255 WO2005081328A1 (en) 2004-02-24 2005-02-22 Gallium nitride-based compound semiconductor light-emitting device

Country Status (1)

Country Link
WO (1) WO2005081328A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1761960A1 (en) * 2004-06-24 2007-03-14 Showa Denko Kabushiki Kaisha Reflective positive electrode and gallium nitride-based compound semiconductor light-emitting device using the same
US20210193864A1 (en) * 2019-12-20 2021-06-24 Nichia Corporation Method of manufacturing nitride semiconductor device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1084160A (en) * 1996-09-06 1998-03-31 Toshiba Corp Gallium nitride system compound semiconductor light emitting device
JPH10303504A (en) * 1997-04-25 1998-11-13 Sharp Corp Gan compound semiconductor device and its manufacture
JPH11220168A (en) * 1998-02-02 1999-08-10 Toyoda Gosei Co Ltd Gallium nitride compound semiconductor device and manufacture thereof
JP2000058911A (en) * 1998-08-13 2000-02-25 Toshiba Corp Semiconductor light-emitting device
JP2001284642A (en) * 2000-03-31 2001-10-12 Toyoda Gosei Co Ltd Group iii nitride compound semiconductor light emitting element and method for manufacturing the same

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1084160A (en) * 1996-09-06 1998-03-31 Toshiba Corp Gallium nitride system compound semiconductor light emitting device
JPH10303504A (en) * 1997-04-25 1998-11-13 Sharp Corp Gan compound semiconductor device and its manufacture
JPH11220168A (en) * 1998-02-02 1999-08-10 Toyoda Gosei Co Ltd Gallium nitride compound semiconductor device and manufacture thereof
JP2000058911A (en) * 1998-08-13 2000-02-25 Toshiba Corp Semiconductor light-emitting device
JP2001284642A (en) * 2000-03-31 2001-10-12 Toyoda Gosei Co Ltd Group iii nitride compound semiconductor light emitting element and method for manufacturing the same

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1761960A1 (en) * 2004-06-24 2007-03-14 Showa Denko Kabushiki Kaisha Reflective positive electrode and gallium nitride-based compound semiconductor light-emitting device using the same
EP1761960A4 (en) * 2004-06-24 2010-07-21 Showa Denko Kk Reflective positive electrode and gallium nitride-based compound semiconductor light-emitting device using the same
US20210193864A1 (en) * 2019-12-20 2021-06-24 Nichia Corporation Method of manufacturing nitride semiconductor device
US11658261B2 (en) * 2019-12-20 2023-05-23 Nichia Corporation Method of manufacturing nitride semiconductor device

Similar Documents

Publication Publication Date Title
JP4137936B2 (en) Gallium nitride compound semiconductor light emitting device
US7498611B2 (en) Transparent electrode for semiconductor light-emitting device
US20090263922A1 (en) Reflective Positive Electrode And Gallium Nitride-Based Compound Semiconductor Light-Emitting Device Using The Same
US20070170461A1 (en) Gallium nitride-based compound semiconductor light-emitting device
JP5287837B2 (en) Gallium nitride compound semiconductor light emitting device and negative electrode thereof
US7452740B2 (en) Gallium nitride-based compound semiconductor light-emitting device and negative electrode thereof
WO2005081328A1 (en) Gallium nitride-based compound semiconductor light-emitting device
JP2006093675A (en) Positive electrode for compound semiconductor light emitting element, light emitting element and lamp using positive electrode
JP4999278B2 (en) Gallium nitride compound semiconductor light emitting device
US7544974B2 (en) Positive electrode for compound semiconductor light-emitting device
JP2005203765A (en) Semiconductor light emitting element of gallium nitride compound and its negative electrode
JP2005197670A (en) Gallium nitride base compound semiconductor light emitting element and its negative electrode
KR100895453B1 (en) Positive electrode for compound semiconductor light-emitting device
WO2006022399A1 (en) Positive electrode for compound semiconductor light-emitting device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1020067016198

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 200580004938.X

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 2007170461

Country of ref document: US

Ref document number: 10589611

Country of ref document: US

WWP Wipo information: published in national office

Ref document number: 1020067016198

Country of ref document: KR

122 Ep: pct application non-entry in european phase
WWP Wipo information: published in national office

Ref document number: 10589611

Country of ref document: US