WO2004074963A2 - Communications in a processor array - Google Patents
Communications in a processor array Download PDFInfo
- Publication number
- WO2004074963A2 WO2004074963A2 PCT/GB2004/000673 GB2004000673W WO2004074963A2 WO 2004074963 A2 WO2004074963 A2 WO 2004074963A2 GB 2004000673 W GB2004000673 W GB 2004000673W WO 2004074963 A2 WO2004074963 A2 WO 2004074963A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- processor
- data
- programmed
- acknowledge
- receive
- Prior art date
Links
- 239000000872 buffer Substances 0.000 claims description 7
- 238000010586 diagram Methods 0.000 description 7
- 238000000034 method Methods 0.000 description 6
- 239000011159 matrix material Substances 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4282—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
- G06F13/4286—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using a handshaking protocol, e.g. RS232C link
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/163—Interprocessor communication
- G06F15/173—Interprocessor communication using an interconnection network, e.g. matrix, shuffle, pyramid, star, snowflake
- G06F15/17356—Indirect interconnection networks
- G06F15/17368—Indirect interconnection networks non hierarchical topologies
- G06F15/17393—Indirect interconnection networks non hierarchical topologies having multistage networks, e.g. broadcasting scattering, gathering, hot spot contention, combining/decombining
Definitions
- This invention relates to a deterministic method of communicating information between processors in a network, and in particular to a multiprocessor system in which the processors communicate in accordance with the method.
- O02/50624 describes a processor array, in which a large number of processors are interconnected by a network of buses and switches. WO02/50624 also describes how to transfer data to processors in the array.
- a system in which data can be sent from a first processor to one or many receiving processors in accordance with a protocol for resending data if one or more of the receiving processors were unable to receive the data.
- data is transmitted from a sending processor to one or more receiving processor in a forward direction during an allocated slot, and acknowledge signals are sent in a reverse direction during the same allocated slot.
- acknowledge signals are sent in a reverse direction during the same allocated slot.
- slots are used more efficiently no slots are used merely to transfer the information that receiving processors will be ready to receive data on the next slot. Rather, data can be transferred during all available slots.
- FIG. 1 is a block schematic diagram of a processor array in accordance with the present invention.
- Figure 2 is an enlarged block schematic diagram of a part of the processor array of Figure 1.
- FIG. 3 is an enlarged block schematic diagram of another part of the processor array of Figure 1.
- Figure 4 is an enlarged block schematic diagram of a further part of the processor array of Figure 1.
- Figure 5 is an enlarged block schematic diagram of a further part of the processor array of Figure 1.
- Figure 6 is an enlarged block schematic diagram of a still further part of the processor array of Figure 1.
- a processor array of the general type described in O02/50624 consists of a plurality of processors 20, arranged in a matrix.
- the invention is described herein with reference to an array of this type, it is equally applicable to other systems in which one processor is able to send data to multiple other processors over a network.
- FIG. 1 shows an array having six rows, each consisting of ten processors, with the processors in each row numbered P0, PI, P2, ..., P8, P9, giving a total of 60 processors in the array. This is sufficient to illustrate the operation of the invention, although one preferred embodiment of the invention has over 400 processors.
- Each processor 20 is connected to a segment of a horizontal bus running from left to right, 32, and a segment of a horizontal bus running from right to left, 36, by means of connectors, 50.
- These horizontal bus segments 32, 36 are connected to vertical bus segments 21, 23 running upwards and vertical bus segments 22, 24 running downwards at switches 55, as shown.
- Each bus in Figure 1 consists of a plurality of data lines, typically 32 or 64, a data valid signal line and two acknowledge signal lines, namely an acknowledge signal line and a resend acknowledge signal line.
- each of the switches 55 includes a RAM 61, which is pre-loaded with data.
- the switch further includes a controller 60, which contains a counter that counts through the addresses of the RAM 61 in a predetermined sequence. This same sequence is repeated indefinitely, and the time taken to complete the sequence, measured in cycles of the system clock, is referred to as the sequence period.
- the output data from RAM 61 is loaded into a register 62.
- the switch 55 has six output buses, namely the respective left to right horizontal bus, the right to left horizontal bus, the two upwards vertical bus segments, and the two downwards vertical bus segments, but the connections to only one of these output buses are shown in Figure 2 for clarity.
- Each of the six output buses consists of a bus segment 66 (which consists of the 32 or 64 line data bus and the data valid signal line) , plus lines 68 for output acknowledge signals Ack and resend acknowledge signals RAck.
- a multiplexer 65 has seven inputs, namely from the respective left to right horizontal bus, the right to left horizontal bus, the two upwards vertical bus segments, the two downwards vertical bus segments, and from a constant zero source.
- the multiplexer 65 has a control input 64 rom the register 62. Depending on the content of the register 62, the data on a selected one of these inputs during that cycle is passed to the output line 66.
- the constant zero input is preferably selected when the output bus is not being used, so that power is not used to alter the value on the bus unnecessarily.
- the value from the register 62 is also supplied to an acknowledge selection block 67, which receives acknowledge and resend acknowledge signals from the respective left to right horizontal bus, the right to left horizontal bus, the two upwards vertical bus segments, the two downwards vertical bus segments, and from a constant zero source, and selects a pair of output acknowledge signals on line 68.
- Figure 3 is an enlarged block schematic diagram showing how two of the processors 20 are connected to segments of the left to right horizontal bus 32 and the right to left horizontal bus 36 at respective connectors 50.
- a segment of the bus defined as the portion between two multiplexers 51, is connected to an input of a processor by a connection 25.
- An output of a processor is connected to a segment of the bus through an output bus segment 26 and another multiplexer 51.
- acknowledge signals from processors are combined with other acknowledge signal ' s on the buses in acknowledge combining blocks 27.
- the select inputs of multiplexers 51 and blocks 27 are under control of circuitry within the associated processor.
- the sequence period is 1024 clock cycles.
- Each switch and each processor contains a counter that counts for the sequence period. On each cycle of this sequence, each switch selects one of its input buses onto each of its six output buses. At predetermined cycles in the sequence, • processors load data from their input bus segments via connection 25, and switch data onto their output bus segments using the multiplexers, 51.
- each processor must be capable of controlling its associated multiplexers and acknowledge combining blocks, loading data from the bus segments to which it is connected at the correct times in sequence, and performing some useful function on the data, even if this only consists of storing the data.
- Figure 5 shows in detail the structure of one half of one of the acknowledge control blocks 27, which, as shown in Figure 3, are associated with each processor 20, the detail of the processor not being shown in Figure 5.
- the acknowledge control block 27 receives an input signal Ackln, which is the output signal from a preceding acknowledge control block 27, as an input on line 43.
- the processor 20 generates a local input signal LocalAck, and supplies this as another input for the acknowledge control block 27 on line 45.
- the input signal Ackln, and the local input signal LocalAck, are supplied as inputs to a multiplexer 41, and are also supplied to an AND gate 40.
- the output of the AND gate 40 is supplied as a third input to the multiplexer 41 on line 72.
- the processor 20 also generates a selection signal Select, which may actually be three bits, and supplies this on line 46 as a control input to the multiplexer 41 to select either the input signal Ackln, the local input signal LocalAck, or the logical AND of the input signal Ackln and the local input signal LocalAck.
- the selected one of these signals is supplied as an output signal AckOut on line 44, which is further supplied to any subsequent acknowledge control block 27 associated with any subsequent processor 20 connected to the same bus 32, 36.
- Figure 5 shows a part of the acknowledge control block 27, which can handle either the acknowledge signal Ack or the resend acknowledge signal RAck. In either case, the acknowledge control block 27 contains similar circuitry for handling the other of these two signals.
- Figure 6 shows in more detail the structure of a part of the acknowledge selection block 67 within a switch 55, which is shown in, and briefly described with reference to, Figure 2, and combines acknowledge signals.
- Figure 6 shows a part of the acknowledge selection block 67, which can handle either the acknowledge signal Ack or the resend acknowledge signal RAck. In either case, the acknowledge selection block 67 also contains similar circuitry for handling the other of these two signals.
- Each of the input acknowledge signals namely those on the respective right to left horizontal bus LeftAckln, the left to right horizontal bus RightAckln, the two upwards vertical bus segments UpAcklln and UpAck2In, and on the two downwards vertical bus segments DownAcklln and DownAck2In, and from the constant zero source Zero, is supplied to a first input of a respective AND gate 83.
- the respective second inputs of these AND gates 83 each receive a signal which, in each case, is the inverse of the corresponding select signal received from the register 62.
- the output of the respective AND gate 83 is equal to the acknowledge signal.
- the outputs of the AND gates 83 are connected to respective inputs of a further AND gate 84, such that the output function AckOut, is the logic AND of all the input acknowledge signals, for which the corresponding select signal, is low.
- Data words may be sent from a first processor to one second processor or from a first processor to a plurality of second processors at the same time.
- the operation of the device will be described first with reference to the case of data being sent from a processor to one other.
- all processors and all switches contain counters that are synchronized and are programmed to perform particular operations on each cycle of the sequence.
- the sending processor selects its local multiplexer 51, so that its output data and Valid signal are selected onto the selected horizontal bus.
- Appropriate switches 55 within the network are set to route the data and Valid signal from the sending processor to the receiving processor.
- the Valid signal is set high to indicate that there is valid data on the bus.
- the receiving processor loads the data if it is able to receive it.
- the receiving processor determines whether it is able to receive the data, for example based on whether its data input buffer is full . Assuming that the receiving processor is able to receive data, it sets its LocalAck signal high and selects it onto the bus as described with reference to Figure 5, by means of the multiplexer 41. If the receiving processor is unable to receive the data, it sets its LocalAck signal low, and selects this onto the bus in the same way.
- the acknowledge signal is sent by the receiving processor before it actually receives the transmitted data.
- the LocalAck signal set onto the bus by the receiving processor, is routed back through the appropriate switches_55 to the sending processor. Within each of the switches, the select signals on lines 64 (shown in Figure
- the sending processor samples the acknowledge signal, which has been routed back in this way.
- the action taken by the sending processor depends on whether the sampled acknowledge signal Ack was high or low. If it was high, the receiving processor was able to receive the data, and, on the next cycle that is allocated to this particular communication channel (slot) , the sending processor is able to send new data. If the sampled acknowledge signal is low, the receiving processor was unable to receive the data, and, in the next slot, it sends the data again. This time, the sending processor sends the data in the same way as before, but sets the Valid signal low.
- the receiving processor did not load the data on the previous slot, if it is now able to receive data it loads it, and during the same slot, it sets its resend acknowledge signal RAck high.
- the high RAck signal informs the sending processor that the data was received and the transfer is now complete. If the receiving processor is still unable to receive the data, it sets its RAck signal low, and the sending processor will send the data again in the next allocated slot. This process continues until the receiving processor is able to receive the data.
- processor P24 selects its output data and Valid signals onto bus segment 80, using its local multiplexer.
- the switch SW21 is set so that data on the input RightBusIn from the left to right horizontal bus segment 80 is routed to the output UpBuslOut for the upwards vertical bus segment 72, and the corresponding Ack signals are routed in the opposite direction.
- the switch SW11 is set so that data on the input UpBuslIn from the upwards vertical bus segment 72, is routed to the output RightBusOut to the left to right horizontal bus segment 76, again with the corresponding Ack signals being routed in the opposite direction.
- the processor P15 can not use this latter bus segment during this slot (although it should be noted that it can use the appropriate right to left bus segment if it requires to transfer data at this time) . Rather, the multiplexer 51, which connects the processor P15 onto the left to right bus, is set to route the data on the bus segment 76 through to the bus segment 77. At the end of the transfer period, the receiving processor P16 then loads the data and Valid signals, and the sending processor P24 samples the Ack and Rack signals.
- the invention will be further illustrated with reference to the case where data is sent to more than one receiving processor.
- the sending processor P24 sends data to three receiving processors P16, P25 and P26.
- Switches S21 and Sll are set as before, but switch SW21 is additionally set to route data on the input RightBusIn from the left to right horizontal bus segment 80 to the output RightBusOut to the left to right horizontal bus segment 81.
- the processor P25 controls its local multiplexer on the left to right bus to route data from bus segment 81 to bus segment 79.
- the switch SW11 and the processors P15 and P16 behave as before, and, at the end of the transfer period, the processors P16, P25 and P26 all load data and sample the Valid signal, if they are able to receive data on that slot .
- the acknowledge control block that is controlled by processor P25, between the left to right bus segments 81, 79, is set to select the AND of the LocalAcks (Ack and RAck) from that processor P25.
- the acknowledge signals sampled by the sending processor P24 are the logical AND of the acknowledge signals from the receiving processors P16, P25 and P26; On the first slot that a particular data word is sent, if all three receiving processors were able to load the signal, then the Ack signal sampled by the sending processor P24 will be high, and it will be able to transfer new data on the next allocated slot. If on the other hand this sampled Ack signal is low, the sending processor P24 resends data in the next allocated slot, with the Valid signal low, as described above.
- any of the receiving processors P16, P25 and P26 received the data on the previous allocated slot, they will sample the low Valid signal, which will indicate to them that there is no new data being transferred in that slot. However, any of the receiving processors P16, P25 and P26 that have not already received the data, and are able to receive it in this slot, will load the data.
- All processors control their resend acknowledge signal RAck as follows: if they received data in the previous allocated slot, they set the resend acknowledge signal RAck high, regardless of whether they can receive data in the current slot. If they were unable to receive data on the previous allocated slot, they set RAck high if they are able to receive the data in the current allocated slot, and they set RAck low if they are not able to receive the data.
- processors P16 and P25 were able to receive data on the first slot, but processor P26 was not, then processor P24 will sample Ack low and resend the data on the next allocated slot. On this next slot, processors P16 and P25 will set their RAck signals high. If processor P26 is not able to receive data on the second slot either, it will set RAck low at that time.
- the sending processor P24 will sample RAck low, and will send the data yet again, in a third allocated slot. If, in the third slot, the receiving processor P26 is able to receive data, it will set RAck high; P16 and P25 will again have set their RAck signals high and P24 will sample the high RAck, indicating that the transfer is complete. New data can then be transferred on the next allocated slot.
- processors have input buffers, and a processor may be unable to receive data because its input buffer is full.
- receiving processors are using the acknowledge signal Ack and the resend acknowledge signal RAck to signal whether they will be able to load the data at the end of the slot .
- the invention has been described in terms of a particular embodiment, but it is generally applicable to circumstances where one processor needs to send data to one or more other processors .
- These processors may be addressed by information in a packet header, for example, rather than the data being switched by pre-programmed switches.
- the present invention can provide the advantage that receiving processors can acknowledge that they are able to receive data during the same time slot that data is sent, while advantageous embodiments of the protocol can guarantee that receiving processors do not receive the same data (or data packet) more than once .
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Mathematical Physics (AREA)
- Software Systems (AREA)
- Multimedia (AREA)
- Multi Processors (AREA)
- Communication Control (AREA)
- Radio Relay Systems (AREA)
- Exchange Systems With Centralized Control (AREA)
- Plural Heterocyclic Compounds (AREA)
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/546,616 US7987340B2 (en) | 2003-02-21 | 2004-02-19 | Communications in a processor array |
EP04712607A EP1595216B1 (en) | 2003-02-21 | 2004-02-19 | Communications in a processor array |
JP2006502302A JP4455580B2 (en) | 2003-02-21 | 2004-02-19 | Communication in processor arrays |
AT04712607T ATE445188T1 (en) | 2003-02-21 | 2004-02-19 | COMMUNICATION IN A GATE PROCESSOR |
DE602004023482T DE602004023482D1 (en) | 2003-02-21 | 2004-02-19 | COMMUNICATION IN A GATE PROCESSOR |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB0304055.7 | 2003-02-21 | ||
GB0304055A GB2398650B (en) | 2003-02-21 | 2003-02-21 | Communications in a processor array |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2004074963A2 true WO2004074963A2 (en) | 2004-09-02 |
WO2004074963A3 WO2004074963A3 (en) | 2005-01-27 |
Family
ID=9953469
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/GB2004/000673 WO2004074963A2 (en) | 2003-02-21 | 2004-02-19 | Communications in a processor array |
Country Status (9)
Country | Link |
---|---|
US (1) | US7987340B2 (en) |
EP (1) | EP1595216B1 (en) |
JP (1) | JP4455580B2 (en) |
KR (1) | KR101067593B1 (en) |
CN (1) | CN100414534C (en) |
AT (1) | ATE445188T1 (en) |
DE (1) | DE602004023482D1 (en) |
GB (1) | GB2398650B (en) |
WO (1) | WO2004074963A2 (en) |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008049869A (en) | 2006-08-25 | 2008-03-06 | Toyota Motor Corp | Receptacle |
US8555096B2 (en) * | 2009-08-07 | 2013-10-08 | Advanced Processor Architectures, Llc | Method and apparatus for selectively placing components into a sleep mode in response to loss of one or more clock signals or receiving a command to enter sleep mode |
US9429983B1 (en) | 2013-09-12 | 2016-08-30 | Advanced Processor Architectures, Llc | System clock distribution in a distributed computing environment |
US11042211B2 (en) | 2009-08-07 | 2021-06-22 | Advanced Processor Architectures, Llc | Serially connected computing nodes in a distributed computing system |
US9645603B1 (en) | 2013-09-12 | 2017-05-09 | Advanced Processor Architectures, Llc | System clock distribution in a distributed computing environment |
US8260992B2 (en) * | 2010-04-12 | 2012-09-04 | Advanced Micro Devices, Inc. | Reducing simultaneous switching outputs using data bus inversion signaling |
US9071740B1 (en) | 2011-10-28 | 2015-06-30 | Google Inc. | Modular camera system |
US9537968B1 (en) | 2012-01-06 | 2017-01-03 | Google Inc. | Communication of socket protocol based data over a storage protocol based interface |
US9197686B1 (en) * | 2012-01-06 | 2015-11-24 | Google Inc. | Backfill of video stream |
WO2015135141A1 (en) * | 2014-03-11 | 2015-09-17 | 华为技术有限公司 | Response message transmission device and method |
WO2015140842A1 (en) * | 2014-03-20 | 2015-09-24 | 日本電気株式会社 | System-monitoring information processing device and monitoring method |
US9544485B2 (en) | 2015-05-27 | 2017-01-10 | Google Inc. | Multi-mode LED illumination system |
US9613423B2 (en) | 2015-06-12 | 2017-04-04 | Google Inc. | Using a depth map of a monitored scene to identify floors, walls, and ceilings |
US9626849B2 (en) | 2015-06-12 | 2017-04-18 | Google Inc. | Using scene information from a security camera to reduce false security alerts |
US9886620B2 (en) | 2015-06-12 | 2018-02-06 | Google Llc | Using a scene illuminating infrared emitter array in a video monitoring camera to estimate the position of the camera |
US9554063B2 (en) | 2015-06-12 | 2017-01-24 | Google Inc. | Using infrared images of a monitored scene to identify windows |
US9454820B1 (en) | 2015-06-12 | 2016-09-27 | Google Inc. | Using a scene illuminating infrared emitter array in a video monitoring camera for depth determination |
US9489745B1 (en) | 2015-06-12 | 2016-11-08 | Google Inc. | Using depth maps of a scene to identify movement of a video camera |
US9386230B1 (en) | 2015-06-12 | 2016-07-05 | Google Inc. | Day and night detection based on one or more of illuminant detection, lux level detection, and tiling |
US9235899B1 (en) | 2015-06-12 | 2016-01-12 | Google Inc. | Simulating an infrared emitter array in a video monitoring camera to construct a lookup table for depth determination |
US10180615B2 (en) | 2016-10-31 | 2019-01-15 | Google Llc | Electrochromic filtering in a camera |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5410723A (en) * | 1989-11-21 | 1995-04-25 | Deutsche Itt Industries Gmbh | Wavefront array processor for blocking the issuance of first handshake signal (req) by the presence of second handshake signal (ack) which indicates the readyness of the receiving cell |
US5951664A (en) * | 1995-11-20 | 1999-09-14 | Advanced Micro Devices, Inc. | Computer system having a multimedia bus and including improved time slotting and bus allocation |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4698746A (en) * | 1983-05-25 | 1987-10-06 | Ramtek Corporation | Multiprocessor communication method and apparatus |
US4914653A (en) * | 1986-12-22 | 1990-04-03 | American Telephone And Telegraph Company | Inter-processor communication protocol |
JP2601591B2 (en) * | 1991-11-26 | 1997-04-16 | 富士通株式会社 | Parallel computer and all-to-all communication method |
JP3461520B2 (en) * | 1992-11-30 | 2003-10-27 | 富士通株式会社 | Multiprocessor system |
JP3715991B2 (en) * | 1996-02-09 | 2005-11-16 | 株式会社日立製作所 | Parallel processor |
US5959995A (en) * | 1996-02-22 | 1999-09-28 | Fujitsu, Ltd. | Asynchronous packet switching |
US5802561A (en) * | 1996-06-28 | 1998-09-01 | Digital Equipment Corporation | Simultaneous, mirror write cache |
GB2370380B (en) | 2000-12-19 | 2003-12-31 | Picochip Designs Ltd | Processor architecture |
US7161978B2 (en) * | 2001-08-29 | 2007-01-09 | Texas Instruments Incorporated | Transmit and receive window synchronization |
-
2003
- 2003-02-21 GB GB0304055A patent/GB2398650B/en not_active Expired - Fee Related
-
2004
- 2004-02-19 US US10/546,616 patent/US7987340B2/en not_active Expired - Fee Related
- 2004-02-19 JP JP2006502302A patent/JP4455580B2/en not_active Expired - Fee Related
- 2004-02-19 WO PCT/GB2004/000673 patent/WO2004074963A2/en active Application Filing
- 2004-02-19 EP EP04712607A patent/EP1595216B1/en not_active Expired - Lifetime
- 2004-02-19 AT AT04712607T patent/ATE445188T1/en not_active IP Right Cessation
- 2004-02-19 KR KR1020057015461A patent/KR101067593B1/en not_active IP Right Cessation
- 2004-02-19 DE DE602004023482T patent/DE602004023482D1/en not_active Expired - Lifetime
- 2004-02-19 CN CNB2004800047337A patent/CN100414534C/en not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5410723A (en) * | 1989-11-21 | 1995-04-25 | Deutsche Itt Industries Gmbh | Wavefront array processor for blocking the issuance of first handshake signal (req) by the presence of second handshake signal (ack) which indicates the readyness of the receiving cell |
US5951664A (en) * | 1995-11-20 | 1999-09-14 | Advanced Micro Devices, Inc. | Computer system having a multimedia bus and including improved time slotting and bus allocation |
Non-Patent Citations (2)
Title |
---|
LEVINE B N ET AL: "A comparison of known classes of reliable multicast protocols" NETWORK PROTOCOLS, 1996. PROCEEDINGS., 1996 INTERNATIONAL CONFERENCE ON COLUMBUS, OH, USA 29 OCT.-1 NOV. 1996, LOS ALAMITOS, CA, USA,IEEE COMPUT. SOC, US, 29 October 1996 (1996-10-29), pages 112-121, XP010204425 ISBN: 0-8186-7453-9 * |
SHIROSHITA T ET AL: "Reliable data distribution middleware for large-scale massive data replication" PARALLEL AND DISTRIBUTED INFORMATION SYSTEMS, 1996., FOURTH INTERNATIONAL CONFERENCE ON MIAMI BEACH, FL, USA 18-20 DEC. 1996, LOS ALAMITOS, CA, USA,IEEE COMPUT. SOC, US, 18 December 1996 (1996-12-18), pages 196-205, XP010213188 ISBN: 0-8186-7475-X * |
Also Published As
Publication number | Publication date |
---|---|
ATE445188T1 (en) | 2009-10-15 |
EP1595216B1 (en) | 2009-10-07 |
CN1751305A (en) | 2006-03-22 |
GB2398650B (en) | 2006-09-20 |
US7987340B2 (en) | 2011-07-26 |
JP2006519429A (en) | 2006-08-24 |
EP1595216A2 (en) | 2005-11-16 |
DE602004023482D1 (en) | 2009-11-19 |
JP4455580B2 (en) | 2010-04-21 |
KR20050115865A (en) | 2005-12-08 |
GB0304055D0 (en) | 2003-03-26 |
US20070083791A1 (en) | 2007-04-12 |
GB2398650A (en) | 2004-08-25 |
KR101067593B1 (en) | 2011-09-27 |
WO2004074963A3 (en) | 2005-01-27 |
CN100414534C (en) | 2008-08-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1595216B1 (en) | Communications in a processor array | |
CA2056644C (en) | Interprocessor switching network | |
US7228373B2 (en) | Serial digital communication system and method | |
KR940007903B1 (en) | Multiple cluster signal processor | |
US5131085A (en) | High performance shared main storage interface | |
EP0246724A2 (en) | Chain configured interface bus system and a communication arrangement for use therein | |
JPH02502505A (en) | exchange device | |
US4672604A (en) | Time slot polling arrangement for multiple stage time division switch | |
SU798777A1 (en) | Information exchange device | |
US20090073968A1 (en) | Device with modified round robin arbitration scheme and method for transferring data | |
JP2000151593A (en) | Data exchange switch | |
JPH02220534A (en) | Distributed processing type packet exchange | |
JPS6039952A (en) | Data transfer system | |
KR100249158B1 (en) | Device for incresing efficiency in network | |
JPS61279969A (en) | Data buffer control system | |
JPH04322538A (en) | Packet retransmission control system | |
JPH0758762A (en) | Data transfer system | |
JPS6132629A (en) | Control method of multiple circuit communication | |
JPS61214043A (en) | Terminal equipment | |
JPH06104908A (en) | Distributed control type band management communication method | |
WO1996005558A1 (en) | A network switch | |
WO2003026212A1 (en) | A switch fabric apparatus and method | |
JPS59196644A (en) | Loop type data transmission system | |
JPH02220533A (en) | Cell contention control system | |
JPS63144632A (en) | Communication equipment |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2004712607 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006502302 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20048047337 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057015461 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2004712607 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057015461 Country of ref document: KR |
|
DPEN | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2007083791 Country of ref document: US Ref document number: 10546616 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 10546616 Country of ref document: US |