WO2003047091A3 - A data processing circuit - Google Patents

A data processing circuit Download PDF

Info

Publication number
WO2003047091A3
WO2003047091A3 PCT/GB2002/005141 GB0205141W WO03047091A3 WO 2003047091 A3 WO2003047091 A3 WO 2003047091A3 GB 0205141 W GB0205141 W GB 0205141W WO 03047091 A3 WO03047091 A3 WO 03047091A3
Authority
WO
WIPO (PCT)
Prior art keywords
sign
samples
module
multiplying means
control
Prior art date
Application number
PCT/GB2002/005141
Other languages
French (fr)
Other versions
WO2003047091A2 (en
Inventor
John Reeve
Alan Plews
Original Assignee
Ubinetics Ltd
John Reeve
Alan Plews
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ubinetics Ltd, John Reeve, Alan Plews filed Critical Ubinetics Ltd
Priority to AU2002339162A priority Critical patent/AU2002339162A1/en
Publication of WO2003047091A2 publication Critical patent/WO2003047091A2/en
Publication of WO2003047091A3 publication Critical patent/WO2003047091A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/32Carrier systems characterised by combinations of two or more of the types covered by groups H04L27/02, H04L27/10, H04L27/18 or H04L27/26
    • H04L27/34Amplitude- and phase-modulated carrier systems, e.g. quadrature-amplitude modulated carrier systems
    • H04L27/38Demodulator circuits; Receiver circuits

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Complex Calculations (AREA)

Abstract

A data processing circuit for a communication receiver comprises an input path (23), a control (27), a sign modifying module (29), first and second delay elements (31, 33), first and second multiplying means (35, 37) and a summing module (39). The control module (27) is arranged to generate control signals for controlling the operation of the sign modifying module (29), by means of control line (41), and the first and second multiplying means, by means of respective control lines (43, 45). In operation, input samples (e.g. from an ADC) are fed at a clock rate to an input of the sign modifying module (29). The sign modifying module (29) acts to modify the sign of the value of incoming samples in accordance with a control signal from the control module (27). The output of the sign modifying module (29) splits into two paths (30a, 30b). The first path (30a) includes the first and second delay elements (31, 33) and the first multiplying means (35). The second path (30b) includes the second multiplying means (37). In the first path (30a), samples outputted from the sign modifying module are delayed by two clock periods by the first and second delay elements (31, 33), each delay element delaying throughput of the samples by one clock period. The first and second multiplying means (35, 37) are arranged to multiply applied input samples by one of two different weighting factors. Finally, the outputted samples from the first and second multiplying means (35, 37) are each fed to the summing module (39) whereby the value of the output samples are added together.
PCT/GB2002/005141 2001-11-22 2002-11-14 A data processing circuit WO2003047091A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2002339162A AU2002339162A1 (en) 2001-11-22 2002-11-14 A data processing circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB0128039A GB2382506B (en) 2001-11-22 2001-11-22 A data processing circuit
GB0128039.5 2001-11-22

Publications (2)

Publication Number Publication Date
WO2003047091A2 WO2003047091A2 (en) 2003-06-05
WO2003047091A3 true WO2003047091A3 (en) 2003-09-18

Family

ID=9926276

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/GB2002/005141 WO2003047091A2 (en) 2001-11-22 2002-11-14 A data processing circuit

Country Status (3)

Country Link
AU (1) AU2002339162A1 (en)
GB (1) GB2382506B (en)
WO (1) WO2003047091A2 (en)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6638480B2 (en) 2000-12-01 2003-10-28 Environmental Test Systems, Inc. High sensitivity test system for the colorimetric determination of specific gravity or total dissolved solids in aqueous samples
US8874410B2 (en) 2011-05-23 2014-10-28 Lsi Corporation Systems and methods for pattern detection
US9019641B2 (en) 2012-12-13 2015-04-28 Lsi Corporation Systems and methods for adaptive threshold pattern detection
US9053217B2 (en) 2013-02-17 2015-06-09 Lsi Corporation Ratio-adjustable sync mark detection system
US9424876B2 (en) 2013-03-14 2016-08-23 Avago Technologies General Ip (Singapore) Pte. Ltd. Systems and methods for sync mark mis-detection protection
US9275655B2 (en) 2013-06-11 2016-03-01 Avago Technologies General Ip (Singapore) Pte. Ltd. Timing error detector with diversity loop detector decision feedback
US10152999B2 (en) 2013-07-03 2018-12-11 Avago Technologies International Sales Pte. Limited Systems and methods for correlation based data alignment
US9129650B2 (en) 2013-07-25 2015-09-08 Avago Technologies General Ip (Singapore) Pte. Ltd. Array-reader based magnetic recording systems with frequency division multiplexing
US9129646B2 (en) 2013-09-07 2015-09-08 Avago Technologies General Ip (Singapore) Pte. Ltd. Array-reader based magnetic recording systems with mixed synchronization
US8976475B1 (en) 2013-11-12 2015-03-10 Lsi Corporation Systems and methods for large sector dynamic format insertion
US9224420B1 (en) 2014-10-02 2015-12-29 Avago Technologies General Ip (Singapore) Pte. Ltd. Syncmark detection failure recovery system

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5594341A (en) * 1994-06-27 1997-01-14 Varian Associates, Inc. Nuclear magnetic resonance receiver, method and system
US5787125A (en) * 1996-05-06 1998-07-28 Motorola, Inc. Apparatus for deriving in-phase and quadrature-phase baseband signals from a communication signal
US5955783A (en) * 1997-06-18 1999-09-21 Lsi Logic Corporation High frequency signal processing chip having signal pins distributed to minimize signal interference

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1117749A (en) * 1997-06-24 1999-01-22 Nec Corp Demodulation circuit
SE9802059D0 (en) * 1998-06-10 1998-06-10 Ericsson Telefon Ab L M Digital channeliser and De-shanneliser

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5594341A (en) * 1994-06-27 1997-01-14 Varian Associates, Inc. Nuclear magnetic resonance receiver, method and system
US5787125A (en) * 1996-05-06 1998-07-28 Motorola, Inc. Apparatus for deriving in-phase and quadrature-phase baseband signals from a communication signal
US5955783A (en) * 1997-06-18 1999-09-21 Lsi Logic Corporation High frequency signal processing chip having signal pins distributed to minimize signal interference

Also Published As

Publication number Publication date
GB0128039D0 (en) 2002-01-16
GB2382506A (en) 2003-05-28
AU2002339162A8 (en) 2003-06-10
GB2382506B (en) 2004-11-17
WO2003047091A2 (en) 2003-06-05
AU2002339162A1 (en) 2003-06-10

Similar Documents

Publication Publication Date Title
WO2003047091A3 (en) A data processing circuit
EP2296279A3 (en) Clock data recovery with selectable phase control
CA2333660A1 (en) Apparatus and method for processing signals selected from multiple data streams
WO1999014876A8 (en) Constant phase crossbar switch
WO2007120957A3 (en) Dynamic timing adjustment in a circuit device
HK1106071A1 (en) Blind signal separation using i and q components
WO2006096217A8 (en) Configurable filter and receiver incorporating same
AU2003285687A1 (en) A multi-antenna solution for mobile handset
US6853220B2 (en) Method and amplification circuit with pre-emphasis
WO2002023358A3 (en) Digital system of adjusting delays on circuit boards
DK1442541T3 (en) Radio channel simulation method and device
ATE233972T1 (en) COMMUNICATION THROUGH A CHANNEL WITH A VARIABLE DELAY TIME
TW200627834A (en) Blind signal separation using I and Q components
MXPA03009272A (en) A phase tracking system.
WO2003085831A3 (en) A method and apparatus for precise signal interpolation
TW200638206A (en) Multi-channel receiver, digital edge tuning circuit and method thereof
JP4324106B2 (en) Data transmission / reception system
EP1249943A3 (en) Phase compensation circuit
US7028062B2 (en) FIR filter, method of operating the same, semiconductor integrated circuit including FIR filter, and communication system for transmitting data filtered by FIR filter
ATE532267T1 (en) DELAY CONTROL LOOP
AU2003280193A1 (en) Phase-error based signal alignment
EP0785621A1 (en) Correlating filter and CDMA receiver
TW200511739A (en) Apparatus and method for transmitter phase shift compensation
WO2004059898A3 (en) Multiport serial feed device
EP0782261A3 (en) Update block for an adaptive equalizer filter configuration

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SC SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP