WO2003036797A1 - Non linear scaling of reliability values in a turbo decoder system - Google Patents

Non linear scaling of reliability values in a turbo decoder system Download PDF

Info

Publication number
WO2003036797A1
WO2003036797A1 PCT/IB2002/004010 IB0204010W WO03036797A1 WO 2003036797 A1 WO2003036797 A1 WO 2003036797A1 IB 0204010 W IB0204010 W IB 0204010W WO 03036797 A1 WO03036797 A1 WO 03036797A1
Authority
WO
WIPO (PCT)
Prior art keywords
reliability
scaling
decoder
decoder system
values
Prior art date
Application number
PCT/IB2002/004010
Other languages
French (fr)
Inventor
Arie G. C. Koppelaar
Original Assignee
Koninklijke Philips Electronics N.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V. filed Critical Koninklijke Philips Electronics N.V.
Priority to JP2003539168A priority Critical patent/JP4047279B2/en
Priority to AT02760514T priority patent/ATE438957T1/en
Priority to KR10-2004-7006074A priority patent/KR20040045918A/en
Priority to EP02760514A priority patent/EP1446888B1/en
Priority to DE60233252T priority patent/DE60233252D1/en
Publication of WO2003036797A1 publication Critical patent/WO2003036797A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/65Purpose and implementation aspects
    • H03M13/6508Flexibility, adaptability, parametrability and configurability of the implementation
    • H03M13/6511Support of multiple decoding rules, e.g. combined MAP and Viterbi decoding
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2957Turbo codes and decoding

Definitions

  • the present invention relates to a decoder system for concatenated codes such as turbo codes, comprising at least two component decoders mutually coupled through a reliability value handler for handling reliability values.
  • the present invention also relates to a receiver comprising such a decoder system, to a method for decoding concatenated codes, such as turbo codes which are iteratively decoded, and whereby after being decoded and quantised, reliability values are being de-quantised, as well as to associated signals.
  • concatenated codes such as turbo codes which are iteratively decoded
  • the known decoder system includes decoder configurations for concatenated codes, such as parallel or serially concatenated codes for example turbo codes.
  • the decoder configuration comprises so called SISO (Soft-Input Soft-Output) component decoders, which are mutually coupled through addressing units acting as interleavers and de-interleavers.
  • SISO Soft-Input Soft-Output
  • Each component decoder outputs extrinsic information in the form of reliability information, called LLR (Log Likelihood Ratio) information, if SISO decoders are used.
  • the reliability information output by the component decoders originally is in analog form, which may be quantised in a quantiser before being fed to the addressing unit.
  • the reliability information is represented by a binary value.
  • the bits of the binary reliability value are mapped on the total range of the original analog reliability information in a number of bits, which preferably is as small as possible.
  • the magnitude of the reliability value increases as the iterations progress. So in order to cope with an increasing reliability information dynamic it is proposed to progressively decrease the precision by which the reliability information is represented by its associated reliability value bits. By applying this form of precision correction it is possible to accommodate for a larger dynamic reliability information range, which is required at an increasing number of iterations.
  • the binary reliability value After being processed in the addressing unit the binary reliability value is de- quantised in a de-quantiser, wherein the original reliability value is restored, given the precision corrected value of the binary reliability information.
  • the decoder system whose decoder performance is improved.
  • the reliability value handler comprises a scaling unit for providing non linearly scaled reliability values.
  • the method according to the invention is characterized in that the reliability values are subjected to a non linear scaling. It has been found by the inventor that practically built component decoders do not always provide accurate and reliable reliability information. Under those circumstances the reliability information which is actually exchanged between the component decoders is found to be too optimistic. In accordance therewith it is proposed to non linearly scale the reliability values in the decoder system according to the invention. The effect of a possible non linear scaling is that such a scaled reliability value may express a lower, but more accurate and more exact value, which reflects the actual practically realized reliability of the reliability information better.
  • An embodiment of the decoder system according to the invention is characterized in that the scaling unit has one or more scaling control inputs and is equipped for performing a scaling in dependence on one or more of the following scaling control signals: (a) a scaling control signal which depends on the amount of correlation between inputs of the component decoders;
  • the non linear scaling concerned can be performed when either one, or more of the above mentioned or similar items tending to jeopardize the required performance of the decoder system according to the invention.
  • By applying the non linear scaling in dependency on one or more of the above items a steady high decoding performance can be maintained.
  • a further embodiment of the decoder system according to the invention is characterized in that the reliability value handler comprises a quantiser for providing quantised reliability values, and that the scaling of the reliability values by the scaling unit is performed on the basis of a non linear scaling of mid- values of the quantised reliability values.
  • the effect of the non linear scaling of the mid-values may be that such a non linear scaled mid-value upon de-quantisation represents an associated reliability value which differs from the original reliability value, but which better reflects the genuine reliability acquired.
  • the decoder system according to the invention is characterized in that the non linear scaling of the mid- values performed by the scaling unit is such that a different scaling factor is applied for every separate reliability value.
  • a still further embodiment of the decoder system according to the invention is characterized in that the reliability value handler comprises addressing units in the form of interleavers and de-interleavers interspersed between the component decoders.
  • addressing units having interleavers and de-interleavers are known to comprise addressing memory.
  • the amount of memory of the addressing units applied in the decoder system according to the invention may decrease, which may even decrease significantly if quantisation of the reliability values can be optimized by means of combining quantisation with the non linear scaling, such that a smaller number of bits is needed for coding the reliability information than without such scaling; without however adversely influencing the proper decoder performance.
  • the decoder system comprises one or more of the following types of component decoders: a log APP decoder, a max log APP (MAP) decoder, a soft output Viterby (SON) decoder, or similar concatenated code decoder.
  • a log APP decoder a log APP decoder
  • MAP max log APP
  • SON soft output Viterby
  • This embodiment exemplifies some of the types of decoders which may be applied as sub optimal decoders and whose reliability information would be too optimistic also if no non linear scaling of the reliability decision intervals would have been applied. Due to this non linear scaling the performance of these types of decoders has improved, because their output reliability information now better reflects the genuine reliability of information decoded by the component decoders.
  • Fig. 1 shows by way of example a schematic embodiment of a turbo encoder according to the prior art
  • Fig. 2 shows an embodiment of the decoder system according to the invention
  • Fig. 3 shows a part of a reliability value handler for possible application in the decoder system of fig. 2;
  • Fig. 4 shows a graph of reliability values against binary coded reliability bits for explaining the decoder system and the method according to the invention;
  • Fig. 5 shows a drawn graph of a non linear assembly of non linear corrected midvalues and a comparative dotted graph representing the prior art method.
  • Turbo codes are a form of parallel concatenated codes known to the man skilled in the art of channel coding theory, since a first article entitled: 'Near Shannon Limit Error-Correcting Coding and Decoding; Turbo Codes', by C. Berrou, A. Glaemper, and P. Thitimajshima, IEEE Proceedings of ICC '93, pp 1064-1070, May 1993.
  • Turbo coding is a form of channel coding known for its outstanding Bit Error Rate (BER).
  • BER Bit Error Rate
  • Such coding can for example be applied in all kinds of communication devices, such as future UMTS devices, deep space receivers, or devices like hard discs, telemetry devices, or digital networks, such as local area networks and the like, where reliable communication possibly in a low signal to noise environment is of vital importance.
  • Fig. 1 shows an embodiment of a encoder system 1 according to the prior art. Its functioning will be summarized as follows.
  • the encoders 2-1, 2- 2 map incoming bits of an information word to a code word comprising bits I, PI, P2, which code word is to be sent over a transmission channel (not shown).
  • a transmission channel not shown
  • three output bits I, PI, P2 are produced, resulting in a rate 1/3 code.
  • a decoder system 3 such as shown in fig. 2.
  • the encoder system 1 comprises two recursive systematic encoders 2- 1, 2-2, each comprising delay lines and adders (circled additions), the latter being coupled as shown in fig. 2.
  • the two encoders 2-1, 2-2 are separated by an addressing unit in the form of an interleaver ⁇ for dividing the input information bit stream in information blocks having a certain length of for example 150 bits, and shuffling these blocks.
  • the interleaver size may range from 320-5120 samples.
  • the three output bits are produced, which are (possibly after appropriate mapping): a systematic bit I, a reliability bit PI of encoder 2-1 and a reliability bit P2 of encoder 2-2.
  • the encoders 2-1, 2-2 After processing N input bits the encoders 2-1, 2-2 terminate their so called trellis, which is a well known delay line state diagram as a function of the time. This results in 6 additional bits that is 3 systematic and 3 reliability bits for each trellis.
  • the encoded output bits I, PI, P2 are then sent over the transmission channel to a decoder system inputs 4-1, 4-2, 4-3 of the decoder system 3.
  • the decoder system 3 exemplified in fig. 2 has the structure of a concatenated decoder system having a first Soft Input/Soft Output (SISO) component block decoder 5-1 and a second SISO block decoder 5-2, mutually coupled in a feedback arrangement. Quantisers and de-quantisers are omitted from fig. 2.
  • Block decoders 5-1 and 5-2 are executed for decoding an input received from the transmission channel, which received input is representative for the encoded signals I, PI and P2.
  • a reliability output of block decoder 5-1 after negatively adding thereto a-priori information in adder 6-1 is processed in an interleaver ⁇ and then used as a-priori information in block decoder 5-2, together with a received signal which is representative for reliability P2.
  • a reliability output of block decoder 5-2 whereto in adder 6-2 the negative reliability output of interleaver ⁇ has been added, is de-interleaved in an addressing unit in the form of a de-interleaver II" 1, whose output is used in two adders 6-3 and 6-1 as fed back a-priori reliability information for further decoding by block decoder 5-1, together with a received signal which is representative for reliability PI.
  • This decoding schedule can be continued until some iteration stop criterion implemented is met, where after an output signal A is provided on output 17 of block decoder 5-2, which will then if necessary be de- interleaved and de-mapped to provide a turbo decoded output signal of the turbo decoder system 3 concerned.
  • the reliability value handler 8 which includes an addressing unit 7 and a quantiser 9 and a de-quantiser 10 sandwiching the unit 7, which in the case as shown is an interleaver, but may well include a de-interleaver.
  • Reliability information x is possibly in sampled form fed to the quantiser 9 and quantised, where the reliability output value i n may for example include eight reliability values or quantisation intervals, which may then be coded by three reliability bits. These reliability bit representations are then interleaved in addressing interleaver 7 and de-quantised in de-quantizer 10.
  • Fig. 4 shows a graph of the reliability values against binary coded reliability bits for explaining the operation of the decoder system 3.
  • the corresponding binary reliability bit value can easily be determined by the quantiser 9 from the intersection with the drawn line, indicating the one to one relation between the reliability value and the binary bit value or bit representation concerned.
  • this also holds for the reverse case even if the interval width is adjusted in order to cope with an increasing dynamic range as proposed in the article in Globecom 2000 (November) referred to in the preamble of the description.
  • a linear scaling would have points of intersection which are all situated on the drawn line. The effects due to a non linear scaling proposed here can be seen by viewing at the dotted line in fig. 4.
  • the non linearly scaled value is reduced by some factor for example 0.7, representing a more reliable reliability information or LLR value.
  • the actual non linear scaling action can be performed somewhere in the reliability value handlers' 8 components, such as shown in figs. 2 and 3, for example in a separate scaling unit 12, in de-quantiser 10, or elsewhere in the reliability value handler 8.
  • the non linear scaling may be controlled in dependence on one or more of the following scaling control signals:
  • a scaling control signal which depends on the amount of correlation between either or not iterating inputs of the component decoders 5-1, 5-2;
  • a scaling control signal which depends for example on the number of iterations or on the number of the iteration performed by the component decoders 5-1, 5-2;
  • the scaling unit 12 or if combined with the de-quantiser the de- quantiser 10 itself is provided with a scaling control input 13 for one or more of the above mentioned scaling control signals.
  • Examples of applicable types of generally sub optimal component decoders are: a log APP decoder, a max log APP (MAP) decoder, a max* log APP decoder, a Soft Output Viterby (SOV or SOV Algorithm) decoder, or a similar concatenated code decoder.
  • each quantised reliability value has a fixed scaling factor as indicated in the above.
  • each binary reliability interval may have its own individual scaling factor.
  • An example thereof will now be given.
  • the component decoders 5-1, 5-2 use reliability value intervals of 1.4.
  • the reliability value decision boundaries shown along the vertical in fig. 3 would be at -4.2; -2.8; -1.4; 0.0; 1.4; 2.8; and 4.2 having corresponding midvalues at -4.9; -3.5; -2.1; -0.7; 0.7; 2.1; 3.5; and 4.9 respectively.
  • the non linear scaled midvalues are: - 4.0; -2.3; -1.3; -0.4; 0.4; 1.3; 2.3; and 4.0 respectively, which are the non linear corrected midvalues provided by the scaling unit 12 or de-quantiser 10.
  • the latter very non linear assembly of non linear corrected midvalues is illustrated in fig. 5 by the drawn line, which may be compared to the no scaling or only stretched case of the prior art above.

Landscapes

  • Physics & Mathematics (AREA)
  • Probability & Statistics with Applications (AREA)
  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Error Detection And Correction (AREA)
  • Detection And Correction Of Errors (AREA)
  • Amplifiers (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)

Abstract

A decoder system for concatenated codes such as turbo codes, comprises at least two component decoders mutually coupled through a reliability value handler for handling reliability values. The reliability value handler comprises a scaling unit for providing non linearly scaled reliability values. This reduces the reliability values provided by the component decoders, such that the non linearly scaled reliability values better reflect the genuine reliability information or Log Likelihood Ratio (LLR) in a practical realization of the decoder system generally having sub optimal component decoders.

Description

Non Linear scaling of reliability values in a turbo decoder system
The present invention relates to a decoder system for concatenated codes such as turbo codes, comprising at least two component decoders mutually coupled through a reliability value handler for handling reliability values.
The present invention also relates to a receiver comprising such a decoder system, to a method for decoding concatenated codes, such as turbo codes which are iteratively decoded, and whereby after being decoded and quantised, reliability values are being de-quantised, as well as to associated signals.
Such a decoder system is known from an article entitled: "Design of Fixed-
Point Iterative Decoders for Concatenated Codes with Interleavers" by G. Montorsi and S. Benedetto, published in Globecom 2000 (November). The known decoder system includes decoder configurations for concatenated codes, such as parallel or serially concatenated codes for example turbo codes. The decoder configuration comprises so called SISO (Soft-Input Soft-Output) component decoders, which are mutually coupled through addressing units acting as interleavers and de-interleavers. Each component decoder outputs extrinsic information in the form of reliability information, called LLR (Log Likelihood Ratio) information, if SISO decoders are used. The reliability information output by the component decoders originally is in analog form, which may be quantised in a quantiser before being fed to the addressing unit. The reliability information is represented by a binary value. The bits of the binary reliability value are mapped on the total range of the original analog reliability information in a number of bits, which preferably is as small as possible. However the magnitude of the reliability value increases as the iterations progress. So in order to cope with an increasing reliability information dynamic it is proposed to progressively decrease the precision by which the reliability information is represented by its associated reliability value bits. By applying this form of precision correction it is possible to accommodate for a larger dynamic reliability information range, which is required at an increasing number of iterations. After being processed in the addressing unit the binary reliability value is de- quantised in a de-quantiser, wherein the original reliability value is restored, given the precision corrected value of the binary reliability information.
It has been found that this known decoder system in practice does not always perform as good and reliable as expected.
Therefore it is an object of the present invention to provide a decoder system, whose decoder performance is improved. Thereto the decoder system according to the invention is characterized in that the reliability value handler comprises a scaling unit for providing non linearly scaled reliability values.
Accordingly the method according to the invention is characterized in that the reliability values are subjected to a non linear scaling. It has been found by the inventor that practically built component decoders do not always provide accurate and reliable reliability information. Under those circumstances the reliability information which is actually exchanged between the component decoders is found to be too optimistic. In accordance therewith it is proposed to non linearly scale the reliability values in the decoder system according to the invention. The effect of a possible non linear scaling is that such a scaled reliability value may express a lower, but more accurate and more exact value, which reflects the actual practically realized reliability of the reliability information better.
Experiments have confirmed that the non linear scaling of reliability information generally provided by the component decoders as reliability values, improves the performance of iterative decoders in the system according to the invention, in that a lower word error rate (WER) and a lower bit error rate (BER) is obtained with the same number of iterations as without such scaling. Conversely the same WER and BER respectively can be reached with less iterations, which saves valuable signal handling time and processing in the decoder system according to the invention. An embodiment of the decoder system according to the invention is characterized in that the scaling unit has one or more scaling control inputs and is equipped for performing a scaling in dependence on one or more of the following scaling control signals: (a) a scaling control signal which depends on the amount of correlation between inputs of the component decoders;
(b) a scaling control signal which depends on the number of iterations or on the number of the iteration performed by the component decoders; (c) a scaling control signal which depends on an actual bit error rate;
(d) a scaling control signal which depends on the type of decoder applied as component decoder;
(e) a scaling control signal which depends on a signal to noise ratio at the decoder system; (f) a scaling control signal which depends on an expected fading at the decoder system.
Advantageously a choice can be made as to the particular dependency of the non linear scaling from items included in various scaling control signals. This means that the non linear scaling concerned can be performed when either one, or more of the above mentioned or similar items tending to jeopardize the required performance of the decoder system according to the invention. By applying the non linear scaling in dependency on one or more of the above items a steady high decoding performance can be maintained. Of course it is also possible to choose one or a combination of scaling control signals having associated dependencies. This way a switching may be performed from one scaling dependency to another or put otherwise from one of such or similar items influencing the non linear scaling to another. This way even a dynamic/adaptive non linear scaling of reliability values is achievable, where the particular way of influencing the non linear scaling may depend on the item which is important at a particular moment.
A further embodiment of the decoder system according to the invention is characterized in that the reliability value handler comprises a quantiser for providing quantised reliability values, and that the scaling of the reliability values by the scaling unit is performed on the basis of a non linear scaling of mid- values of the quantised reliability values.
The effect of the non linear scaling of the mid-values may be that such a non linear scaled mid-value upon de-quantisation represents an associated reliability value which differs from the original reliability value, but which better reflects the genuine reliability acquired.
In a flexible elaboration of the further embodiment the decoder system according to the invention is characterized in that the non linear scaling of the mid- values performed by the scaling unit is such that a different scaling factor is applied for every separate reliability value.
A still further embodiment of the decoder system according to the invention is characterized in that the reliability value handler comprises addressing units in the form of interleavers and de-interleavers interspersed between the component decoders.
These addressing units having interleavers and de-interleavers are known to comprise addressing memory. Advantageously the amount of memory of the addressing units applied in the decoder system according to the invention may decrease, which may even decrease significantly if quantisation of the reliability values can be optimized by means of combining quantisation with the non linear scaling, such that a smaller number of bits is needed for coding the reliability information than without such scaling; without however adversely influencing the proper decoder performance.
Another embodiment of the decoder system according to the invention is characterized in that the decoder system comprises one or more of the following types of component decoders: a log APP decoder, a max log APP (MAP) decoder, a soft output Viterby (SON) decoder, or similar concatenated code decoder.
This embodiment exemplifies some of the types of decoders which may be applied as sub optimal decoders and whose reliability information would be too optimistic also if no non linear scaling of the reliability decision intervals would have been applied. Due to this non linear scaling the performance of these types of decoders has improved, because their output reliability information now better reflects the genuine reliability of information decoded by the component decoders.
At present the decoder system and associated features according to the invention will be elucidated further together with their additional advantages, while reference is being made to the appended drawing, wherein similar components are being referred to by means of the same reference numerals.
In the drawings: Fig. 1 shows by way of example a schematic embodiment of a turbo encoder according to the prior art;
Fig. 2 shows an embodiment of the decoder system according to the invention;
Fig. 3 shows a part of a reliability value handler for possible application in the decoder system of fig. 2; Fig. 4 shows a graph of reliability values against binary coded reliability bits for explaining the decoder system and the method according to the invention; and
Fig. 5 shows a drawn graph of a non linear assembly of non linear corrected midvalues and a comparative dotted graph representing the prior art method.
Turbo codes are a form of parallel concatenated codes known to the man skilled in the art of channel coding theory, since a first article entitled: 'Near Shannon Limit Error-Correcting Coding and Decoding; Turbo Codes', by C. Berrou, A. Glavieux, and P. Thitimajshima, IEEE Proceedings of ICC '93, pp 1064-1070, May 1993. Turbo coding is a form of channel coding known for its outstanding Bit Error Rate (BER). Such coding can for example be applied in all kinds of communication devices, such as future UMTS devices, deep space receivers, or devices like hard discs, telemetry devices, or digital networks, such as local area networks and the like, where reliable communication possibly in a low signal to noise environment is of vital importance.
Just by way of example Fig. 1 shows an embodiment of a encoder system 1 according to the prior art. Its functioning will be summarized as follows. The encoders 2-1, 2- 2 map incoming bits of an information word to a code word comprising bits I, PI, P2, which code word is to be sent over a transmission channel (not shown). In this case for each input bit of the information word three output bits I, PI, P2 are produced, resulting in a rate 1/3 code. Of all possible messages only that fraction of messages is used for encoding which have the largest mutual Euclidean distances, in order to minimize the probability that an incorrect code word will be received at the side of a decoder system 3, such as shown in fig. 2. In the case as shown the encoder system 1 comprises two recursive systematic encoders 2- 1, 2-2, each comprising delay lines and adders (circled additions), the latter being coupled as shown in fig. 2. The two encoders 2-1, 2-2 are separated by an addressing unit in the form of an interleaver π for dividing the input information bit stream in information blocks having a certain length of for example 150 bits, and shuffling these blocks. In UMTS applications the interleaver size may range from 320-5120 samples. For each input bit the three output bits are produced, which are (possibly after appropriate mapping): a systematic bit I, a reliability bit PI of encoder 2-1 and a reliability bit P2 of encoder 2-2. After processing N input bits the encoders 2-1, 2-2 terminate their so called trellis, which is a well known delay line state diagram as a function of the time. This results in 6 additional bits that is 3 systematic and 3 reliability bits for each trellis. The encoded output bits I, PI, P2 are then sent over the transmission channel to a decoder system inputs 4-1, 4-2, 4-3 of the decoder system 3.
The decoder system 3 exemplified in fig. 2 has the structure of a concatenated decoder system having a first Soft Input/Soft Output (SISO) component block decoder 5-1 and a second SISO block decoder 5-2, mutually coupled in a feedback arrangement. Quantisers and de-quantisers are omitted from fig. 2. Block decoders 5-1 and 5-2 are executed for decoding an input received from the transmission channel, which received input is representative for the encoded signals I, PI and P2. During a first iteration a reliability output of block decoder 5-1 after negatively adding thereto a-priori information in adder 6-1, is processed in an interleaver π and then used as a-priori information in block decoder 5-2, together with a received signal which is representative for reliability P2. During a next iteration a reliability output of block decoder 5-2, whereto in adder 6-2 the negative reliability output of interleaver π has been added, is de-interleaved in an addressing unit in the form of a de-interleaver II" 1, whose output is used in two adders 6-3 and 6-1 as fed back a-priori reliability information for further decoding by block decoder 5-1, together with a received signal which is representative for reliability PI. This decoding schedule can be continued until some iteration stop criterion implemented is met, where after an output signal A is provided on output 17 of block decoder 5-2, which will then if necessary be de- interleaved and de-mapped to provide a turbo decoded output signal of the turbo decoder system 3 concerned.
Of course various modifications comprising more than two properly configured component decoders 5, such as 5-1 and 5-2 and reliability value handlers, such as adders 6 and interleavers II, rH> acting as addressing units 7 are feasible for implementing wanted decoding schemas. The reliability information processed by and circulating in the system 3 through the reliability value handlers is herein referred to by 8, indicating all reliability handling components present between the decoders 5-1 and 5-2. For ease of description the information signal I will also be considered to be included in the reliability information. The reliability information provides reliability information and in case of the above component decoders it may be considered to represent, well known Log Likelihood Ratios (LLR), although this is not always the case.
Reference is now made to fig. 3, where a part of the reliability value handler 8 is shown which includes an addressing unit 7 and a quantiser 9 and a de-quantiser 10 sandwiching the unit 7, which in the case as shown is an interleaver, but may well include a de-interleaver. Reliability information x is possibly in sampled form fed to the quantiser 9 and quantised, where the reliability output value in may for example include eight reliability values or quantisation intervals, which may then be coded by three reliability bits. These reliability bit representations are then interleaved in addressing interleaver 7 and de-quantised in de-quantizer 10.
Fig. 4 shows a graph of the reliability values against binary coded reliability bits for explaining the operation of the decoder system 3. Starting at a reliability value somewhere on the vertical axes of the graph the corresponding binary reliability bit value can easily be determined by the quantiser 9 from the intersection with the drawn line, indicating the one to one relation between the reliability value and the binary bit value or bit representation concerned. In general this also holds for the reverse case even if the interval width is adjusted in order to cope with an increasing dynamic range as proposed in the article in Globecom 2000 (November) referred to in the preamble of the description. In fact a linear scaling would have points of intersection which are all situated on the drawn line. The effects due to a non linear scaling proposed here can be seen by viewing at the dotted line in fig. 4. Upon de-quantising, that is starting from the horizontal axes in the middle of a binary bit interval the intersection with the dotted line and its projection on the vertical indicates the de-quantised reliability value of that binary value if the meant non linear scaling is applied. Starting from for example binary value 111 it is to be noted that its midvalue might (depending on the tangent of the dotted line) end up in decision interval 6 and not in interval 7, as would normally be the case. The same bit reduction or bit compression for the case as shown holds for the binary value 110, which ends up in interval 5 instead of 6. This means that in this case a scaling down takes place, which reduces the number of reliability values, but which is justified as the normal de-quantised value would be too optimistic. The non linearly scaled value is reduced by some factor for example 0.7, representing a more reliable reliability information or LLR value. The actual non linear scaling action can be performed somewhere in the reliability value handlers' 8 components, such as shown in figs. 2 and 3, for example in a separate scaling unit 12, in de-quantiser 10, or elsewhere in the reliability value handler 8. The non linear scaling may be controlled in dependence on one or more of the following scaling control signals:
(a) a scaling control signal which depends on the amount of correlation between either or not iterating inputs of the component decoders 5-1, 5-2; (b) a scaling control signal which depends for example on the number of iterations or on the number of the iteration performed by the component decoders 5-1, 5-2;
(c) a scaling control signal which depends on an actual bit error rate, measured at an appropriate place in the decoder system 3; (d) a scaling control signal which depends on the type of decoder 5-1, 5-2 applied as component decoder;
(e) a scaling control signal which depends on a signal to noise ratio at or in the decoder system 3;
(f) a scaling control signal which depends on an expected fading at the decoder system 3.
Thereto the scaling unit 12 or if combined with the de-quantiser the de- quantiser 10 itself is provided with a scaling control input 13 for one or more of the above mentioned scaling control signals. Examples of applicable types of generally sub optimal component decoders are: a log APP decoder, a max log APP (MAP) decoder, a max* log APP decoder, a Soft Output Viterby (SOV or SOV Algorithm) decoder, or a similar concatenated code decoder.
If necessary the non linear scaling could be performed such that each quantised reliability value has a fixed scaling factor as indicated in the above. However possibly in dependence on one or more of the above items each binary reliability interval may have its own individual scaling factor. An example thereof will now be given. Suppose the component decoders 5-1, 5-2 use reliability value intervals of 1.4. Then the reliability value decision boundaries shown along the vertical in fig. 3 would be at -4.2; -2.8; -1.4; 0.0; 1.4; 2.8; and 4.2 having corresponding midvalues at -4.9; -3.5; -2.1; -0.7; 0.7; 2.1; 3.5; and 4.9 respectively. Suppose the possibly dynamically designated various scaling factors are: 0.82; 0.66; 0.62; 0.57; 0.57; 0.62; 0.66; and 0.82 then the non linear scaled midvalues are: - 4.0; -2.3; -1.3; -0.4; 0.4; 1.3; 2.3; and 4.0 respectively, which are the non linear corrected midvalues provided by the scaling unit 12 or de-quantiser 10. The latter very non linear assembly of non linear corrected midvalues is illustrated in fig. 5 by the drawn line, which may be compared to the no scaling or only stretched case of the prior art above. Whilst the above has been described with reference to essentially preferred embodiments and best possible modes it will be understood that these embodiments are by no means to be construed as limiting examples of the devices concerned, because various modifications, features and combination of features falling within the scope of the appended claims are now within reach of the skilled person. For example for each iteration number a different scaling can be performed.

Claims

CLAIMS:
1. Decoder system (3) for concatenated codes such as turbo codes, comprising at least two component decoders (5-1, 5-2) mutually coupled through a reliability value handler (8) for handling reliability values, characterized in that the reliability value handler (8) comprises a scaling unit (12) for providing non linearly scaled reliability values.
2. The decoder system (3) according to claim 1, characterized in that the scaling unit (12) has one or more scaling control inputs (13) and is equipped for performing a scaling in dependence on one or more of the following scaling control signals:
(a) a scaling control signal which depends on the amount of correlation between inputs of the component decoders (5-1, 5-2);
(b) a scaling control signal which depends on the number of iterations or on the number of the iteration performed by the component decoders (5-1, 5-2);
(c) a scaling control signal which depends on an actual bit error rate;
(d) a scaling control signal which depends on the type of decoder applied as component decoder (5-1, 5-2);
(e) a scaling control signal which depends on a signal to noise ratio at the decoder system (3);
(f) a scaling control signal which depends on an expected fading at the decoder system (3).
3. The decoder system (3) according to claim 1 or 2, characterized in that the reliability value handler (8) comprises a quantiser for providing quantised reliability values, and that the scaling of the reliability values by the scaling unit (12) is performed on the basis of a non linear scaling of mid-values of the quantised reliability values.
4. The decoder system (3) according to claim 3, characterized in that the non linear scaling of the mid-values performed by the scaling unit (12) is such that a different scaling factor is applied for every quantised reliability value.
5. The decoder system (3) according to one of the claims 1-4, characterized in that the reliability value handler (8) comprises addressing units (7) in the form of interleavers and de-interleavers interspersed between the component decoders (5-1, 5-2).
6. The decoder system (3) according to one of the claims 1-5, characterized in that the decoder system (3) comprises one or more of the following types of component decoders (5-1, 5-2) : a log APP decoder, a max log APP (MAP) decoder, a max* log APP decoder, a soft output Viterby (SOV) decoder, or a similar concatenated code decoder.
7. A receiver comprising a decoder system (3) according to one of the claims 1-
6, the decoder system (3) comprising at least two component decoders (5-1, 5-2) mutually coupled through a reliability value handler (8) for handling reliability values, characterized in that the reliability value handler (8) comprises a scaling unit (12) for providing non linearly scaled reliability values.
8. A method for decoding concatenated codes, such as turbo codes which are iteratively decoded, whereby reliability values are generated, characterized in that the reliability values are subjected to a non linear scaling.
9. The method according to claim 8, characterized in that during a de- quantisation the reliability bits are subjected to the non linear scaling.
10. Signals for performing the method according to one of the claims 8 or 9 by means of the receiver according to claim 7 or by means of the decoder system (3) according to one of the claims 1-6.
PCT/IB2002/004010 2001-10-25 2002-09-26 Non linear scaling of reliability values in a turbo decoder system WO2003036797A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
JP2003539168A JP4047279B2 (en) 2001-10-25 2002-09-26 Nonlinear scaling of reliability values for turbo decoder systems.
AT02760514T ATE438957T1 (en) 2001-10-25 2002-09-26 NON-LINEAR SCALING OF RELIABILITY VALUES IN A TURBO DECODER SYSTEM
KR10-2004-7006074A KR20040045918A (en) 2001-10-25 2002-09-26 Non linear scaling of reliability values in a turbo decoder system
EP02760514A EP1446888B1 (en) 2001-10-25 2002-09-26 Non linear scaling of reliability values in a turbo decoder system
DE60233252T DE60233252D1 (en) 2001-10-25 2002-09-26 IN A TURBO DECODER SYSTEM

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP01204083 2001-10-25
EP01204083.8 2001-10-25

Publications (1)

Publication Number Publication Date
WO2003036797A1 true WO2003036797A1 (en) 2003-05-01

Family

ID=8181141

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2002/004010 WO2003036797A1 (en) 2001-10-25 2002-09-26 Non linear scaling of reliability values in a turbo decoder system

Country Status (8)

Country Link
US (1) US7185267B2 (en)
EP (1) EP1446888B1 (en)
JP (1) JP4047279B2 (en)
KR (1) KR20040045918A (en)
CN (1) CN100382435C (en)
AT (1) ATE438957T1 (en)
DE (1) DE60233252D1 (en)
WO (1) WO2003036797A1 (en)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7555071B2 (en) * 2005-09-29 2009-06-30 Agere Systems Inc. Method and apparatus for non-linear scaling of log likelihood ratio (LLR) values in a decoder
DE112005003790B4 (en) * 2005-12-26 2013-03-07 Intel Corporation Generalized multi-threshold decoder for low density parity check codes
US7861135B2 (en) * 2006-02-03 2010-12-28 Electronics And Telecommunications Research Institute Of Daejeon Low-complexity and low-power-consumption turbo decoder with variable scaling factor
JP4675820B2 (en) * 2006-04-27 2011-04-27 京セラ株式会社 Receiving apparatus and receiving method
CN101479945A (en) * 2006-06-27 2009-07-08 Nxp股份有限公司 Turbo decoder with extrinsic information scaling modules
JP5711451B2 (en) * 2009-09-15 2015-04-30 富士通株式会社 Concatenated code decoding method and concatenated code decoding apparatus
US8867673B2 (en) * 2010-07-23 2014-10-21 Qualcomm Incorporated Selective quantization of decision metrics in wireless communication
JP5844667B2 (en) * 2012-03-19 2016-01-20 パナソニック株式会社 Decoding device, decoding method, and wireless communication device
TWI569584B (en) * 2015-07-17 2017-02-01 晨星半導體股份有限公司 Decoding methods using dynamic scaling factor
KR101769134B1 (en) 2016-10-17 2017-08-30 엘아이지넥스원 주식회사 Method and apparatus for finding least reliability values in codes decoding using shuffle
CN114079474A (en) * 2020-08-14 2022-02-22 深圳市中兴微电子技术有限公司 Data processing method, device, decoder, network equipment and readable storage medium

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6145114A (en) * 1997-08-14 2000-11-07 Her Majesty The Queen In Right Of Canada, As Represented By The Minister Of Industry Through Communications Research Centre Method of enhanced max-log-a posteriori probability processing
US6223319B1 (en) * 1998-08-20 2001-04-24 General Electric Company Turbo code decoder with controlled probability estimate feedback

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6029264A (en) * 1997-04-28 2000-02-22 The Trustees Of Princeton University System and method for error correcting a received data stream in a concatenated system
JP4178752B2 (en) * 1998-05-28 2008-11-12 ソニー株式会社 Soft output decoding apparatus and soft output decoding method for convolutional code
KR100296028B1 (en) * 1998-12-31 2001-09-06 윤종용 Decoder with Gain Control Device in Mobile Communication System

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6145114A (en) * 1997-08-14 2000-11-07 Her Majesty The Queen In Right Of Canada, As Represented By The Minister Of Industry Through Communications Research Centre Method of enhanced max-log-a posteriori probability processing
US6223319B1 (en) * 1998-08-20 2001-04-24 General Electric Company Turbo code decoder with controlled probability estimate feedback

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
BLAZEK Z ET AL: "A DSP-BASED IMPLEMENTATION OF A TURBO-DECODER", IEEE GLOBECOM 1998. GLOBECOM '98. THE BRIDGE TO GLOBAL INTEGRATION. SYDNEY, NOV. 8 - 12, 1998, IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, NEW YORK, NY: IEEE, US, vol. 5, 1998, pages 2751 - 2755, XP000801545, ISBN: 0-7803-4985-7 *
VOGT J ET AL: "Reducing bit width of extrinsic memory in turbo decoder realisations", ELECTRONICS LETTERS, IEE STEVENAGE, GB, vol. 36, no. 20, 28 September 2000 (2000-09-28), pages 1714 - 1716, XP006015740, ISSN: 0013-5194 *
ZHONGFENG WANG ET AL: "VLSI implementation issues of TURBO decoder design for wireless applications", SIGNAL PROCESSING SYSTEMS, 1999. SIPS 99. 1999 IEEE WORKSHOP ON TAIPEI, TAIWAN 20-22 OCT. 1999, PISCATAWAY, NJ, USA,IEEE, US, 20 October 1999 (1999-10-20), pages 503 - 512, XP010370879, ISBN: 0-7803-5650-0 *

Also Published As

Publication number Publication date
CN100382435C (en) 2008-04-16
JP4047279B2 (en) 2008-02-13
US20030088820A1 (en) 2003-05-08
EP1446888A1 (en) 2004-08-18
JP2005506793A (en) 2005-03-03
DE60233252D1 (en) 2009-09-17
EP1446888B1 (en) 2009-08-05
ATE438957T1 (en) 2009-08-15
CN1575547A (en) 2005-02-02
KR20040045918A (en) 2004-06-02
US7185267B2 (en) 2007-02-27

Similar Documents

Publication Publication Date Title
US8443265B2 (en) Method and apparatus for map decoding and turbo decoder using the same
EP1152542B1 (en) Turbodecoding method with re-encoding of erroneous information and feedback
EP1085661A1 (en) Channel decoder and method of channel decoding
US7243295B2 (en) Low complexity channel decoders
EP1127413B1 (en) Efficient iterative decoding
US8321744B2 (en) Channel adaptive iterative turbo decoder system and method
AU8906798A (en) Communications systems and methods employing parallel coding without interleaving
EP1446888B1 (en) Non linear scaling of reliability values in a turbo decoder system
JP2002359563A (en) Method of optimizing size of blocks of coded data, method for iterative decoding of blocks of the coded data, device for iterative decoding of blocks of the coded data, coding /decoding system, device for coding blocks of data and device for turboequalization of blocks of data
US6807239B2 (en) Soft-in soft-out decoder used for an iterative error correction decoder
US7027521B2 (en) Digital transmission method of the error correcting coding type
US7113554B2 (en) Turbo decoder system comprising parallel decoders
US7236591B2 (en) Method for performing turbo decoding in mobile communication system
US7333419B2 (en) Method to improve performance and reduce complexity of turbo decoder
EP1094612B1 (en) SOVA Turbo decoder with decreased normalisation complexity
US7200797B2 (en) Method and device for optimising, under performance constraint, the size of blocks of coded data
EP1587218B1 (en) Data receiving method and apparatus
Cabral et al. Bootstrap hybrid decoding using the multiple stack algorithm
Kim et al. A simple efficient stopping criterion for turbo decoder
KR20040086872A (en) Its methods and control apparatus of iterative decoding number for turbo decoder
EP1178613A1 (en) Apparatus and method for determining an abort criterion in an iterative detection process
KR20010054809A (en) Encoding apparatus for imt-2000

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2003539168

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 2002760514

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 20028210867

Country of ref document: CN

Ref document number: 1020047006074

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2002760514

Country of ref document: EP